ETC STK15C68-P45

STK15C68
8K x 8 AutoStore™ nvSRAM
High Performance CMOS
Nonvolatile Static RAM
FEATURES
DESCRIPTION
• Nonvolatile Storage Without Battery Problems
• Directly Replaces 8K x 8 static RAM, Battery
Backed RAM or EEPROM
• 25ns, 35ns and 45ns Access Times
• Store to EEPROM Initiated by Software or
AutoStore™ on Power Down
• Recall to SRAM by Software or Power Restore
• 15mA ICC at 200ns Cycle Time
• Unlimited Read, Write and Recall Cycles
• 1,000,000 Store Cycles to EEPROM
• 100 Year Data Retention Over Full Industrial
Temperature Range
• Commercial and Industrial Temp. Ranges
• 28 Pin 600 or 300 mil PDIP and 350 mil SOIC
The STK15C68 is a fast SRAM with a nonvolatile
EEPROM element incorporated in each static memory
cell. The SRAM can be read and written an unlimited
number of times, while independent, nonvolatile data
resides in EEPROM. Data transfers from the SRAM to
EEPROM (the STORE operation) can take place automatically on power down using charge stored in system
capacitance. Transfers from the EEPROM to the SRAM
(the RECALL operation) take place automatically on restoration of power. Initiation of STORE and RECALL
cycles can also be controlled by entering control
sequences on the SRAM inputs. The nvSRAM can be
used in place of existing 8K x 8 SRAMs and also matches
the pinout of 8k x 8 Battery Backed SRAMs, EPROMs,
and EEPROMs, allowing direct substitution while enhancing performance. There is no limit on the number of read
or write cycles that can be executed and no support circuitry is required for microprocessor interface.
PIN CONFIGURATIONS
BLOCK DIAGRAM
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
STORE
STATIC RAM
ARRAY
128 x 512
RECALL
1
28
V CC
2
3
27
26
W
NC
A6
A5
4
5
25
24
A8
A9
A4
A3
6
7
23
22
A 11
G
A2
A1
8
9
21
20
A 10
E
A0
DQ 0
10
11
19
18
DQ 7
DQ 6
DQ 1
DQ 2
12
13
17
16
DQ 5
DQ 4
V SS
14
15
DQ 3
VCC
STORE/
RECALL
CONTROL
POWER
CONTROL
SOFTWARE
DETECT
INPUT BUFFERS
A5
A6
A7
A8
A9
A11
A12
ROW DECODER
EEPROM ARRAY
128 x 512
NC
A 12
A7
A0
A12
28 - 300 PDIP
28 - 600 PDIP
28 - 350 SOIC
COLUMN I/O
COLUMN DEC
PIN NAMES
A0 A1 A2 A3 A4 A10
G
E
W
4-61
A0 - A12
Address Inputs
W
Write Enable
DQ0 - DQ7
Data In/Out
E
Chip Enable
G
Output Enable
VCC
Power (+5V)
VSS
Ground
STK15C68
ABSOLUTE MAXIMUM RATINGSa
Note a:
Voltage on input relative to VSS . . . . . . . . . . . –0.6V to (VCC + 0.5V)
Voltage on DQ0-7 . . . . . . . . . . . . . . . . . . . . . . –0.5V to (VCC + 0.5V)
Temperature under bias . . . . . . . . . . . . . . . . . . . . . –55°C to 125°C
Storage temperature . . . . . . . . . . . . . . . . . . . . . . . . –65°C to 150°C
Power dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1W
DC output current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15mA
Stresses greater than those listed under “Absolute Maxmum Ratings” may cause permanent damage to the
device. This a stress rating only, and functional operation
of the device at conditions above those indicated in the
operational sections of this specification is not implied.
Exposure to absolute maximum rating conditions for
extended periods may affect reliability.
(Vcc = 5.0V ± 10%)
DC CHARACTERISTICS
SYMBOL
COMMERCIAL
INDUSTRIAL
MIN
MIN
PARAMETER
UNITS
MAX
NOTES
MAX
ICC1b
Average Current
85
80
75
95
85
80
mA
mA
mA
tAVAV = 25ns
tAVAV = 35ns
tAVAV = 45ns
ICC2c
Average Current During STORE
6
7
mA
All inputs Don’t Care
ICC3b
Average VCC Current at tAVAV = 200ns
15
15
mA
W ≥ (V CC – 0.2V)
All others cycling, CMOS levels
ICC4c
Average Current During AutoStore™
Cycle
4
4
mA
ISB1d
Average Current
(Standby, Cycling TTL Input Levels)
35
32
28
39
35
32
mA
mA
mA
tAVAV = 25ns, E ≥ VIH
tAVAV = 35ns, E ≥ VIH
tAVAV = 45ns, E ≥ VIH
ISB2d
Standby Current
(Standby, Stable CMOS Input Levels)
3
3
mA
E ≥ (V CC – 0.2V)
All others VIN ≤ 0.2V or ≥ (VCC – 0.2V)
IILK
Input Leakage Current
±1
±1
µA
VCC = max
VIN = VSS to VCC
IOLK
Off-State Output Leakage Current
±5
±5
µA
VCC = max
VIN = VSS to VCC, E or G ≥ VIH
2.2
VCC + .5
V
All inputs
VSS – .5
0.8
V
All inputs
V
IOUT = – 4mA
0.4
V
IOUT = 8mA
85
°C
SRAM
READ
CYCLES #1 & SRAM2.2READ
VIH
Input Logic “1” Voltage
VCC + .5
VIL
Input Logic “0” Voltage
VOH
Output Logic “1” Voltage
VOL
Output Logic “0” Voltage
TA
Operating Temperature
VSS – .5
0.8
2.4
2.4
0.4
0
70
-40
All inputs Don’t Care
Note b: ICC1 and ICC3 are dependent on output loading and cycle rate. The specified values are obtained with outputs unloaded.
Note c: ICC and ICC are the average currents required for the duration of the respective STORE cycles (tSTORE ) .
2
4
Note d: E ≥ VIH will not produce standby current levels until any nonvolatile cycle in progress has timed out.
AC TEST CONDITIONS
5.0V
Input pulse levels . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0V to 3V
Input rise and fall times . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ≤ 5ns
Input and output timing reference levels . . . . . . . . . . . . . . . . . 1.5V
Output load . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . See Figure 1
CAPACITANCEe
SYMBOL
PARAMETER
(TA = 25°C, f = 1.0MHz)
MAX
UNITS
CONDITIONS
CIN
Input capacitance
8
pF
∆V = 0 to 3V
COUT
Output capacitance
7
pF
∆V = 0 to 3V
Note e: These parameters are guaranteed but not tested.
4-62
480 Ohms
Output
255 Ohms
Figure 1: AC Output Loading
30pF
INCLUDING
SCOPE
AND FIXTURE
STK15C68
(Vcc = 5.0V ± 10%)
SRAM READ CYCLES #1 & #2
SYMBOLS
NO.
STK15C68-25
STK15C68-35
STK15C68-45
PARAMETER
#1, #2
UNITS
Alt.
MIN
MAX
MIN
MAX
MIN
MAX
1
tELQV
tACS
Chip Enable Access Time
2
tAVAVf
tRC
Read Cycle Time
3
tAVQVg
tAA
Address Access Time
25
35
45
ns
4
tGLQV
tOE
Output Enable to Data Valid
10
20
25
ns
5
tAXQXg
tOH
Output Hold After Address Change
3
3
3
ns
6
tELQX
tLZ
Chip Enable to Output Active
5
5
5
ns
7
tEHQZh
tHZ
Chip Disable to Output Inactive
8
tGLQX
tOLZ
Output Enable to Output Active
9
tGHQZh
tOHZ
Output Disable to Output Inactive
10
tELICCHe
tPA
Chip Enable to Power Active
11
tEHICCLd, e
tPS
Chip Disable to Power Standby
25
25
35
45
35
45
10
0
17
0
10
0
17
0
0
25
35
2
tAVAV
ADDRESS
3
tAVQV
DQ(Data Out)
DATA VALID
SRAM READ CYCLE #2 (E Controlled)f
2
tAVAV
ADDRESS
1
11
tELQV
E
tEHICCL
6
tELQX
7
tEHQZ
G
9
tGHQZ
4
8
tGLQV
tGLQX
DQ(Data Out)
DATA VALID
10
tELICCH
ICC
ACTIVE
STANDBY
4-63
ns
ns
45
SRAM READ CYCLE #1 (Address Controlled)f, g
ns
ns
20
Note f: W must be high during SRAM read cycles and low during SRAM write cycles.
Note g: I/O state assumes E, G, < VIL and W > VIH; device is continuously selected
Note h: Measured + 200mV from steady state output voltage
5
tAXQX
ns
20
0
ns
ns
STK15C68
(Vcc = 5.0V ± 10%)
SRAM WRITE CYCLES #1 & #2
SYMBOLS
STK15C68-25
NO.
STK15C68-35
STK15C68-45
PARAMETER
UNITS
#1
#2
Alt.
MIN
MAX
MIN
MAX
MIN
MAX
12
tAVAV
tAVAV
tWC
Write Cycle Time
25
35
45
ns
13
tWLWH
tWLEH
tWP
Write Pulse Width
20
30
35
ns
14
tELWH
tELEH
tCW
Chip Enable to End of Write
20
30
35
ns
15
tDVWH
tDVEH
tDW
Data Set-up to End of Write
10
18
20
ns
16
tWHDX
tEHDX
tDH
Data Hold After End of Write
0
0
0
ns
17
tAVWH
tAVEH
tAW
Address Set-up to End of Write
20
30
35
ns
18
tAVWL
tAVEL
tAS
Address Set-up to Start of Write
0
0
0
ns
19
tWHAX
tEHAX
tWR
Address Hold After End of Write
0
0
0
ns
20
tWLQZh, i
tWZ
Write Enable to Output Disable
21
tWHQX
tOW
Output Active After End of Write
Note i:
Note j:
10
5
17
5
5
If W is low when E goes low the outputs remain in the high impedance state.
E or W must be ≥ VIH during address transitions.
SRAM WRITE CYCLE #1: W CONTROLLEDj
12
tAVAV
ADDRESS
19
tWHAX
14
tELWH
E
17
tAVWH
18
tAVWL
13
tWLWH
W
15
16
tDVWH
DATA IN
tWHDX
DATA VALID
20
tWLQZ
DATA OUT
21
tWHQX
HIGH IMPEDENCE
PREVIOUS DATA
SRAM WRITE CYCLE #2: E CONTROLLEDj
12
tAVAV
ADDRESS
18
19
14
tAVEL
tEHAX
tELEH
E
17
tAVEH
13
W
tWLEH
15
16
tDVEH
DATA IN
DATA OUT
tEHDX
DATA VALID
HIGH IMPEDENCE
4-64
20
ns
ns
STK15C68
(Vcc = 5.0V ± 10%)
AutoStore™ / POWER-UP RECALL
SYMBOLS
STK15C68
NO.
PARAMETER
UNITS NOTES
Standard
MIN
MAX
22
tRESTORE
Power Up RECALL Duration
550
µs
k
23
tSTORE
STORE Cycle Duration
10
ms
g
24
tDELAY
Time Allowed to Complete SRAM Cycle
µs
g
25
VSWITCH
Low Voltage Trigger Level
26
VRESET e
Low Voltage Reset Level
1
4.0
4.5
V
3.6
V
Note k: tRESTORE starts from the time VCC rises above VSWITCH.
AutoStore™ / POWER UP RECALL
V
CC
5V
25
VSWITCH
26
VRESET
AUTOSTORE
TM
23
t STORE
POWER UP RECALL
22
t RESTORE
24
t DELAY
W
DQ
(Data Out)
POWER-UP
RECALL
BROWN OUT
NO STORE DUE TO
NO SRAM WRITES
BROWN OUT
AutoStore™
BROWN OUT
AutoStore™
NO RECALL
(VCC DID NOT GO
BELOW VRESET)
NO RECALL
(VCC DID NOT GO
BELOW VRESET)
RECALL WHEN
ABOVE VSWITCH
4-65
STK15C68
SOFTWARE MODE SELECTION
E
W
L
H
L
H
Note l:
G
A12 - A0 (hex)
MODE
I/O with G Low
I/O with G High
NOTES
X
0000
1555
0AAA
1FFF
10F0
0F0F
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Nonvolatile STORE
Output data
Output data
Output data
Output data
Output data
Output high Z
Output High Z
Output High Z
Output High Z
Output High Z
Output High Z
Output High Z
l
X
0000
1555
0AAA
1FFF
10F0
0F0E
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Read SRAM
NonvolatileRECALL
Output data
Output data
Output data
Output data
Output data
Output high Z
Output High Z
Output High Z
Output High Z
Output High Z
Output High Z
Output High Z
l
The six consecutive addresses must be in order listed. W must be high during all six consecutive cycles to enable a nonvolatile cycle.
(VCC = 5.0V ± 10%)
SOFTWARE CYCLES #1 & #2m,n
SYMBOLS
NO.
STK15C68-25
STK15C68-35
STK15C68-45
MIN
MIN
MIN
PARAMETER
UNITS
#1
MAX
MAX
MAX
27
tAVAV
STORE/RECALL Initiation Cycle Time
28
tELQZg,m
End of Sequence to Outputs Inactive
29
tAVELm
Address Set-up Time
0
0
0
ns
30
tELEHm
Clock Pulse Width
20
25
30
ns
31
tELAXg,m
Address Hold Time
20
20
20
ns
32
tRECALL
Recall Cycle Duration
25
35
650
20
45
650
ns
650
20
20
ns
µs
Note m: The software sequence is clocked with E controlled reads.
Note n: The six consecutive addresses must be in the order listed in the SOFTWARE MODE SELECTION Table - (0000, 1555, 0AAA, 1FFF, 10F0,
0F0F) for a STORE cycle or (0000, 1555, 0AAA, 1FFF, 10F0, 0F0E) for a RECALL cycle. W must be high during all six consecutive cycles.
SOFTWARE CYCLE: E CONTROLLED
27
t AVAV
27
t AVAV
ADDRESS #1
ADDRESS
29
t AVEL
ADDRESS #6
30
t ELEH
E
31
t ELAX
23
32
t STORE
t RECALL
t ELQZ28
DQ(Data Out)
DATA VALID
DATA VALID
4-66
HIGH IMPEDANCE
STK15C68
DEVICE OPERATION
The STK15C68 is a versatile memory chip that provides several modes of operation. The STK15C68
can operate as a standard 8K x 8 SRAM. It has a 8K
x 8 EEPROM shadow to which the SRAM information
can be copied, or from which the SRAM can be
updated in nonvolatile mode.
NOISE CONSIDERATIONS
Note that the STK15C68 is a high speed memory
and so must have a high frequency bypass capacitor of approximately 0.1µF connected between DUT
VCC and VSS, using leads and traces that are as short
as possible. As with all high speed CMOS ICs, normal careful routing of power, ground and signals will
help prevent noise problems.
SRAM READ
The STK15C68 performs a READ cycle whenever E
and G are low and W is high. The address specified
on pins A0-12 determines which of the 8,192 data
bytes will be accessed. When the READ is initiated
by an address transition, the outputs will be valid
after a delay of tAVQV (READ CYCLE #1). If the READ is
initiated by E or G, the outputs will be valid at tELQV or
at tGLQV, whichever is later (READ CYCLE #2). The
data outputs will repeatedly respond to address
changes within the tAVQV access time without the
need for transitions on any control input pins, and will
remain valid until another address change or until E
or G is brought high or W is brought low.
SRAM WRITE
A WRITE cycle is performed whenever E and W are
low. The address inputs must be stable prior to
entering the WRITE cycle and must remain stable
until either E or W goes high at the end of the cycle.
The data on the common I/O pins DQ0-7 will be written into the memory if it is valid tDVWH before the end
of a W controlled WRITE or tDVEH before the end of an
E controlled WRITE.
It is recommended that G be kept high during the
entire WRITE cycle to avoid data bus contention on
the common I/O lines. If G is left low, internal circuitry
will turn off the output buffers tWLQZ after W goes low.
SOFTWARE NONVOLATILE STORE
The STK15C68 software STORE cycle is initiated by
executing sequential READ cycles from six specific
address locations. During the STORE cycle an erase
of the previous nonvolatile data is first performed,
followed by a program of the nonvolatile elements.
The program operation copies the SRAM data into
nonvolatile memory. Once a STORE cycle is initiated, further input and output are disabled until the
cycle is completed.
Because a sequence of reads from specific
addresses is used for STORE initiation, it is important that no other READ or WRITE accesses intervene in the sequence or the sequence will be
aborted and no STORE or RECALL will take place.
To initiate the software STORE cycle, the following
READ sequence must be performed:
1.
2.
3.
4.
5.
6.
Read address
Read address
Read address
Read address
Read address
Read address
0000 (hex)
1555 (hex)
0AAA (hex)
1FFF (hex)
10F0 (hex)
0F0F (hex)
Valid READ
Valid READ
Valid READ
Valid READ
Valid READ
Initiate STORE cycle
The software sequence is clocked with E controlled
reads.
Once the sixth address in the sequence has been
entered, the STORE cycle will commence and the
chip will be disabled. It is important that READ cycles
and not WRITE cycles be used in the sequence,
although it is not necessary that G be low for the
sequence to be valid. After the tSTORE cycle time has
been fulfilled, the SRAM will again be activated for
READ and WRITE operation.
SOFTWARE NONVOLATILE RECALL
A software RECALL cycle is initiated with a sequence
of READ operations in a manner similar to the software STORE initiation. To initiate the RECALL cycle,
the following sequence of READ operations must be
performed:
4-67
1.
2.
3.
4.
5.
6.
Read address
Read address
Read address
Read address
Read address
Read address
0000 (hex)
1555 (hex)
0AAA (hex)
1FFF (hex)
10F0 (hex)
0F0E (hex)
Valid READ
Valid READ
Valid READ
Valid READ
Valid READ
Initiate RECALL cycle
STK15C68
Internally, RECALL is a two step procedure. First,
the SRAM data is cleared and second, the nonvolatile information is transferred into the SRAM cells.
After the tRECALL cycle time the SRAM will once again
be ready for READ and WRITE operations. The
RECALL operation in no way alters the data in the
EEPROM cells. The nonvolatile data can be recalled
an unlimited number of times.
The STK15C68 offers hardware protection against
inadvertent STORE operation during low voltage
conditions. When VCC < VSWITCH Software STORE
operations will be inhibited.
AutoStoreTM OPERATION
LOW AVERAGE ACTIVE POWER
The STK15C68 uses the intrinsic system capacitance to perform an automatic store on power
down. As long as the system power supply takes at
least tSTORE to decay from VSWITCH down to 3.6V the
STK15C68 will safely and automatically store the
SRAM data in EEPROM on power-down.
In order to prevent unneeded STORE operations,
automatic STORE will be ignored unless at least
one WRITE operation has taken place since the
most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of
whether a WRITE operation has taken place.
POWER UP RECALL
During power up, or after any low power condition
(VCC < VRESET) an internal recall request will be
latched. When VCC once again exceeds the sense
voltage of VSWITCH, a RECALL cycle will automatically
be initiated and will take tRESTORE to complete.
HARDWARE PROTECT
The STK15C68 draws significantly less current
when it is cycled at times longer than 55ns. Figure
2, below, shows the relationship between ICC and
READ cycle time. Worst case current consumption
is shown for both CMOS and TTL input levels (commercial temperature range, VCC = 5.5V, 100% duty
cycle on chip enable). Figure 3 shows the same
relationship for WRITE cycles. If the chip enable
duty cycle is less than 100%, only standby current
is drawn when the chip is disabled. The overall
average current drawn by the STK15C68 depends
on the following items: 1) CMOS vs. TTL input levels; 2) the duty cycle of chip enable; 3) the overall
cycle rate for accesses; 4) the ratio of READ’s to
WRITE’s; 5) the operating temperature; 6) the VCC
level and; 7) I/O loading.
100
Average Active Current (ma)
Average Active Current (ma)
100
80
60
40
TTL
20
CMOS
80
60
40
TTL
CMOS
20
0
0
50
100
150
50
200
Cycle Time (ns)
100
150
200
Cycle Time (ns)
Fig. 2 - Icc (max) Reads
Fig. 3 - Icc (Max) Writes
4-68
STK15C68
ORDERING INFORMATION
STK15C68 - W 25 I
Temperature Range
blank = Commercial (0 to 70 degrees C)
I = Industrial (–40 to 85 degrees C)
Access Time
25 = 25ns
35 = 35ns
45 = 45ns
Package
W = Plastic 28 pin 600 mil DIP
P = Plastic 28 pin 300 mil DIP
S = Plastic 28 pin 350 mil SOIC
4-69