SONY ACX302

ACX302AK
8.80cm (3.5 Type) NTSC/PAL Color LCD Panel
Description
The ACX302AK is a 8.80cm diagonal active matrix
TFT-LCD panel addressed by low temperature
polycrystalline silicon transistors with built-in
peripheral driving circuitry. This panel provides fullcolor representation for NTSC and PAL systems. In
addition, RGB dots are arranged in a delta pattern
that provides smooth picture quality without fixed
color patterns compared to vertical stripe and mosaic
patterns.
Features
• Number of active dots: 200,000, 8.80cm (3.5 Type) in diagonal
• Horizontal resolution: 440 TV lines
• Optical transmittance: 8.2% (typ.)
• High contrast ratio with normally white mode: 200 (typ.)
• Built-in H and V driving circuitry (built-in input level conversion circuit, 3V drive possible)
• Low voltage, low power consumption 12V drive: 60mW (typ.)
• Smooth pictures with a RGB delta arrangement
• Supports NTSC/PAL
• Built-in picture quality improvement circuit
• Up/down and/or right/left inverse display function
• 16:9 screen display function
• AR (anti-reflectance) surface treatment provides an easy-to-see display even outdoors
• Dirt-resistant surface treatment
• Narrow frame
• High color reproductivity
Element Structure
• Active matrix TFT-LCD panel with built-in peripheral driving circuitry using low temperature polycrystalline
silicon transistors
• Number of pixels
Total number of dots
: 884 (H) × 230 (V) = 203,320
Number of active dots
: 880 (H) × 228 (V) = 200,640
• Panel dimensions
Package dimensions
: 78.8 (W) × 63.3 (D) × 2.2 (H) (mm)
Effective display dimensions : 70.400 (H) × 52.725 (V) (mm)
Applications
LCD monitors, etc.
Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by
any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the
operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.
–1–
E99419A9Z-PS
ACX302AK
Block Diagram
The panel block diagram is shown below.
H Level Shifter & Shift Register
COM
LC
V Shift Register
V Shift Register
CS
Negative Voltage
Generation Circuit
COM
VST
VCK
EN
DWN
VVDD
VSS
HVDD
VSSG
TEST2
17
18
19 20
21
22
23 24
TESTR
TESTL
–2–
16
RGT
11 12 13 14 15
BLUE
10
RED
9
GREEN
8
PSIG
7
HCK1
6
HCK2
5
TEST1
4
REF
3
HST
2
WIDE
1
Cext/Rext
V Level Shifter
Common
Voltage
ACX302AK
Absolute Maximum Ratings (Vss = 0V)
• H driver supply voltage
HVDD, Cext/Rext
• V driver supply voltage
VVDD
• V driver negative supply voltage VSSG
• Common voltage of panel
COM
• H driver input pin voltage
HST, HCK1, HCK2, RGT, WIDE
• V driver input pin voltage
VST, VCK, EN, DWN, REF
• Video signal, uniformity improvement signal input pin voltage
GREEN, RED, BLUE, PSIG
• Operating temperature
Topr
• Storage temperature
Tstg
–1.0 to +17
–1.0 to +15
–3.0 to +1.0
–1.0 to +17
–1.0 to +17
–1.0 to +15
V
V
V
V
V
V
–1.0 to +13
–10 to +60
–30 to +85
V
°C
°C
Operating Conditions
1. Input/output supply voltage conditions∗1
Item
(Vss = 0V)
Symbol
Supply voltage
Min.
Typ.
Max.
Unit
HVDD
11.4
12.0/13.5
14.0
V
VVDD
11.4
12.0/13.5
14.0
V
HVDD – 2.0
12.0/13.5
—
V
–2.3
–1.8
–1.5
V
Cext/Rext∗2
VSSG output voltage setting∗3
VSSG
∗1 The HVDD/VVDD typical voltage setting is noted as 12.0V in these specifications.
∗2 Connect the resistor and capacitor to the Cext/Rext pin as shown in the figure below.
∗3 For the VSSG output setting, connect an external smoothing capacitor and a voltage stabilizing Zener diode
as shown in the figure below.
The Cext/Rext value differs
according to the rising time
of the panel supply voltage.
ACX302AK
HVDD
HVDD
Voltage
HVDD
VSSG
Cext/Rext
Rext
1µF
HVDD – Cext/Rext
7
text
Cext/Rext
Cext
Time
Set a Cext value that satisfies
text > 1ms.
–3–
VSS
Use a Zener
voltage of 2.7V.
(RD2.7UM is
recommended.)
ACX302AK
2. Input signal voltage conditions
Item
H/V driver input voltage
(Vss = 0V)
Symbol
Min.
Typ.
Max.
Unit
(Low)
VIL
–0.3
0.0
0.3
V
(High)
VIH
2.6
3.0
5.5
V
VIH/2 – 0.3
VIH/2
VIH/2 + 0.3
V
REF input voltage
VREF
Video signal center voltage
VVC
5.3
5.5
5.7
V
Video signal input range
Vsig
1.0
VVC ± 4.0
VVDD – 2.0
(however, 10V or less)
V
Uniformity improvement signal
Vpsig
VVC ± 2.3
VVC ± 2.5
VVC ± 2.7
V
16:9 display top/bottom black signal∗4
VpsigBK
VVC ± 4.0
VVC ± 4.5
V
Common voltage of panel (Ta = 25°C)
Vcom
VVC – 0.3
VVC – 0.2
V
VVC – 0.4
∗4 Input video and uniformity improvement signals should be symmetrical to VVC. The input conditions for the
uniformity improvement signal Vpsig differ for 4:3 display and 16:9 display.
1) During 4:3 display, input the voltage amplitude symmetrical to VVC as shown in Fig. 1.
2) During 16:9 display, input the same signal amplitude as in 1) above during the effective display portion,
and input the black signal level VpsigBK during the top/bottom black input portion as shown in Fig. 2.
During 4:3 display
PSIG
VVC
Vpsig
Fig. 1
During 16:9 display
PSIG
VVC
Vpsig
VpsigBK
VVC ± 4.0V
VVC ± 2.5V
Top/bottom black display portion
(letterbox portion)
Effective display portion
Fig. 2
–4–
ACX302AK
Pin Description
Pin
No.
Symbol
Panel test output; no connection
13
HST
Start pulse input for H shift register
drive
COM
Common voltage input of panel
14
REF
Level shifter circuit REF voltage
input
3
VST
Start pulse input for V shift register
drive
15
TEST1
Panel test output; no connection
4
VCK
Clock input for V shift register drive
16
Cext/
Rext
Time constant power supply input
for H shift register drive
5
EN
Gate selection pulse enable input
17
HCK2
Clock input for H shift register drive
6
DWN
V shift register drive direction signal
input
18
HCK1
Clock input for H shift register drive
7
VVDD
Power supply input for V driver
19
PSIG
Uniformity improvement signal input
8
VSS
H and V driver GND
20
GREEN Video signal (G) input to panel
9
HVDD
Power supply input for H driver
21
RED
Video signal (R) input to panel
10
VSSG
Negative power supply setting for
V driver
22
BLUE
Video signal (B) input to panel
11
TEST2
Test; no connection
23
RGT
H shift register drive direction signal
input
12
WIDE
Pulse input for 16:9 mode
24
TESTR
Panel test output; no connection
Pin
No.
Symbol
1
TESTL
2
Description
–5–
Description
ACX302AK
Input Equivalent Circuits
To prevent static charges, protective diodes are provided for each pin except the power supplies. In addition,
protective resistors are added to all pins except the video signal input pins. All pins are connected to Vss with a
high resistance of 1MΩ (typ.). The equivalent circuit of each input pin is shown below: (Resistor value: typ.)
(1) RED, GREEN, BLUE, PSIG
HVDD
Input
1MΩ
Signal line
(2) HCK1, HCK2
HVDD
HVDD
H level shifter and
shift register circuit
HCK1
1MΩ
HCK2
1MΩ
(3) HST, WIDE, REF
HVDD
HVDD
350Ω
350Ω
Level conversion
circuit
Input
1MΩ
REF
1MΩ
(4) RGT, REF
HVDD
HVDD
2kΩ
2kΩ
Level conversion
circuit
Input
1MΩ
REF
1MΩ
(5) VST, VCK, EN, REF
VVDD
VVDD
800Ω
800Ω
Level conversion
circuit
Input
1MΩ
REF
1MΩ
–6–
ACX302AK
(6) DWN, REF
VVDD
VVDD
2kΩ
2kΩ
Level conversion
circuit
Input
1MΩ
REF
1MΩ
(7) VSSG
HVDD
Negative voltage
generation circuit
VSSG
(8) COM
Input
LC
1MΩ
(9) Cext/Rext
HVDD
H driver
Cext/Rext
1MΩ
(10) TEST1/TEST2
HVDD
350Ω
350Ω
TEST1
TEST2
1MΩ
1MΩ
(11) TESTL, TESTR
TESTL
TESTR
–7–
ACX302AK
Clock Timing Conditions
(VIH = 3.0V, HVDD = VVDD = 12V, Ta = 25°C)
Symbol
Item
HST
HCK
VST
VCK
EN
WIDE
Min.
Typ.
Max.
HST rise time
trHst
—
—
30
HST fall time
tfHst
—
—
30
HST data setup time
tdHst
137
167
197
HST data hold time
thHst
–30
0
30
HCKn rise time
trHckn
—
—
30
HCKn fall time
HCK1∗5 fall to HCK2 rise time
tfHckn
—
—
30
to1Hck
–15
0
15
HCK1∗5 rise to HCK2 fall time
to2Hck
–15
0
15
VST rise time
trVst
—
—
100
VST fall time
tfVst
—
—
100
VST data setup time
tdVst
30
32
34
VST data hold time
thVst
–34
–32
–30
VCK rise time
trVckn
—
—
100
VCK fall time
tfVckn
—
—
100
EN rise time
trEn
—
—
100
EN fall time
tfEn
—
—
100
EN rise to VCK rise/fall time
tdEn
2400
2500
2600
EN pulse width
twEn
5400
5500
5600
WIDE rise time
trWide
—
—
100
WIDE fall time
tfWide
—
—
100
WIDE (H) rise to VCK rise/fall time
tdhWide
0.9
1.1
1.3
WIDE (H) pulse width
twhWide
2.8
3.0
3.3
WIDE (V) pulse width
twvWide
1928
1933
1938
WIDE (V) fall to EN rise time
tov1Wide
25
32
—
EN fall to WIDE (V) fall time
tov2Wide
25
32
—
∗5 HCKn means HCK1 and HCK2. (fHCKn = 3.0MHz)
–8–
Unit
ns
µs
ns
µs
ACX302AK
Horizontal Standard Timing
5.0µs
HST
HCK1
HCK2
1.3µs
FRP
VCK
3µs
2.5µs
EN
WIDE∗6
1.1µs
1.9µs
∗6 WIDE represents every 1H pulse indicated on the horizontal timing.
–9–
ACX302AK
<Horizontal Shift Register Driving Waveforms>
Item
HST rise time
Symbol
Waveform
trHst
90%
HST
HST
HST fall time
tfHst
HST data setup time
tdHst
Conditions
90%
10%
10%
trHst
tfHst
• HCKn∗5 duty cycle
50%
to1Hck = 0ns
to2Hck = 0ns
∗7
HST 50%
50%
50% 50%
HCK1
HST data hold time
thHst
thHst
tdHst
HCKn∗5 rise time
trHckn
∗5
90%
HCKn
HCKn∗5 fall time
• HCKn∗5 duty cycle
50%
to1Hck = 0ns
to2Hck = 0ns
tdHst = 167ns
thHst = 0ns
90%
10%
tfHckn
HCK
HCK1 fall to HCK2 rise
time
• HCKn∗5 duty cycle
50%
to1Hck = 0ns
to2Hck = 0ns
10%
trHckn
tfHckn
∗7
to1Hck
HCK1
50%
50%
50%
• tdHst = 167ns
thHst = 0ns
50%
HCK2
HCK1 rise to HCK2 fall
time
to2Hck
WIDE rise time
trWide
to2Hck
to1Hck
90%
90%
WIDE
10%
WIDE fall time
tfWide
WIDE fall to VCK rise/fall
time
tdhWide
trWide
∗6
WIDE
VCK
WIDE
WIDE pulse width
10%
twhWide
tfWide
50%
50%
50%
twWide
tdWide
∗7 Definitions:
The right-pointing arrow (
) means +.
The left-pointing arrow (
) means –.
The black dot at an arrow (
) indicates the start of measurement.
– 10 –
ACX302AK
Vertical Standard Timing
NTSC 4:3 (in case of EVEN field)
VST
VCK
FRP
HST
EN
WIDE
NTSC WIDE (in case of EVEN field)
VST
VCK
FRP
HST
EN
∗8
WIDE
∗8 WIDE represents 1F period indicated on the vertical timing.
– 11 –
ACX302AK
<Vertical Shift Register Driving Waveforms>
Item
VST rise time
Symbol
Waveform
trVst
90%
Conditions
90%
VST
10%
VST
VST fall time
tfVst
VST data setup time
tdVst
10%
trVst
tfVst
∗7
VST
50%
50%
50%
50%
VCK
VST data hold time
VCK rise time
thVst
trVck
VCK
VCK
VCK fall time
tfVck
EN rise time
trEn
tdVst
thVst
90%
90%
10%
10%
trVck
tfVck
90%
90%
• VCK duty cycle
50%
to1Vck = 0ns
to2Vck = 0ns
10%
10%
EN fall time
tfEn
EN fall to VCK rise/fall
time
tdEn
∗7
VCK
50%
50%
EN
EN pulse width
trEn
tfEn
twEn
tdEn
WIDE rise time
trWide
50%
twEn
90%
90%
WIDE
10%
∗8
WIDE
WIDE fall time
tfWide
WIDE pulse width
twvWide
10%
trWide
WIDE
tfWide
50%
50%
twWide
∗7
WIDE fall to EN fall time
tov1Wide
trWide
50%
WIDE
EN
50%
EN rise to WIDE fall time tov2Wide
50%
to1Wide
to2Wide
– 12 –
• VCK duty cycle
50%
to1Vck = 0ns
to2Vck = 0ns
• VCK duty cycle
50%
to1Vck = 0ns
to2Vck = 0ns
tdVst = 32µs
thVst = –32µs
EN
EN
• VCK duty cycle
50%
to1Vck = 0ns
to2Vck = 0ns
ACX302AK
Electrical Characteristics (Ta = 25°C, HVDD = 12.0V, VVDD = 12.0V, VIH = 3.0V, VREF = 1.5V)
1. Horizontal drivers
Item
Symbol
Min.
Typ.
Max.
Unit
HCKn input pin capacitance
CHckn
—
80
95
pF
HST input pin capacitance
CHst
—
30
45
pF
Video signal input pin capacitance
Csig
—
270
310
pF
Psig input pin capacitance (4:3 display)
Cpsig
—
16
20
nF
Psig input pin capacitance (16:9 display)
Cpsig
—
45
50
nF
Input pin current
HCK1
I Hck1
–900
–300
—
µA
HCK1: actual driving
HCK2
I Hck2
–900
–300
—
µA
HCK2: actual driving
HST
I Hst
–300
–100
—
µA
HST = GND
RGT
I RGT
–150
–50
—
µA
RGT = GND
REF
I REF
–1200
–300
—
µA
REF = VIH/2
(Ta = 25°C)
I H25
—
4.0
4.75
mA
(Ta = 60°C)
I H60
—
—
6.00
mA
Symbol
Min.
Typ.
Max.
Unit
VCK input pin capacitance
CVck
—
10
15
pF
VST input pin capacitance
CVst
—
10
15
pF
Input pin current
VCK
I Vck
–150
–50
—
µA
VCK = GND
VST
I Vst
–150
–50
—
µA
VST = GND
EN
I En
–150
–50
—
µA
EN = GND
DWN
I DWN
–150
–50
—
µA
DWN = GND
WIDE
I WIDE
–150
–50
—
µA
WIDE = GND
Current consumption
Conditions
HCKn: HCK1, HCK2 (3.0MHz)
2. Vertical drivers
Item
Current consumption
(Ta = 25°C)
I V25
—
1.0
1.5
mA
(Ta = 60°C)
I V60
—
—
2.0
mA
Symbol
Min.
Typ.
Max.
Unit
(Ta = 25°C)
PWR25
—
60
75
mW
(Ta = 60°C)
PWR60
—
—
96
mW
Symbol
Min.
Typ.
Max.
Unit
Rin
0.5
1
—
MΩ
3. Total power consumption of the panel
Item
Total power consumption
of the panel (NTSC)
4. Pin input resistance
Item
Pin – VSS input resistance
– 13 –
Conditions
ACX302AK
Electro-optical Characteristics
(Ta = 25°C, NTSC mode)
Item
Symbol
Contrast ratio
25°C
CR25
60°C
CR60
T
Optical transmittance
Measurement
method
1
2
Min.
Typ.
Max.
100
200
—
100
200
—
7.7
8.2
—
Unit
—
%
X
Rx
0.595
0.625
0.655
Y
Ry
0.310
0.340
0.370
X
Gx
0.245
0.275
0.305
Y
Gy
0.580
0.610
0.640
X
Bx
0.120
0.150
0.180
Y
By
0.090
0.120
0.150
25°C
V90-25
1.30
1.50
1.70
60°C
V90-60
1.30
1.50
1.70
25°C
V50-25
1.70
1.90
2.10
60°C
V50-60
1.70
1.90
2.10
25°C
V10-25
2.20
2.40
2.60
60°C
V10-60
2.20
2.40
2.60
R–G
V50RG
–0.050
–0.080
–0.110
B–G
V50BG
0.000
0.030
0.050
0°C
ton0
—
40
55
25°C
ton25
—
15
25
0°C
toff0
—
140
180
25°C
toff25
—
50
75
Flicker
60°C
F
7
—
–60
–30
dB
Image retention time
1 min.
YT1
8
—
—
10
s
CR ≥ 10
θT
θB
θL
θR
9
35
50
45
45
45
60
55
55
—
Degree
(°)
Surface reflection ratio
θ = 0°
Rf
10
—
0.9
1.5
%
Cross talk
25°C
CTK
11
—
1.5
%
R
Chromaticity
G
B
V90
V-T
characteristics
V50
V10
Half tone color reproduction
range
ON time
Response time
OFF time
Viewing angle range
3
– 14 –
4
5
6
CIE
standards
V
V
ms
ACX302AK
<Electro-optical Characteristics Measurement>
Basic measurement conditions
(1) Driving voltage
HVDD = 12.0V, VVDD = 12.0V, VIH = 3.0V, VREF = 1.5V
VVC = 5.5V, VCOM = 5.2V, Vpsig = 5.5 ± 2.5V
(2) Measurement temperature
25°C unless otherwise specified.
(3) Measurement point
One point in the center of the screen unless otherwise specified.
(4) Measurement systems
Three types of measurement systems are used as shown below.
(5) R, G and B input signal voltage Vsig
Vsig = 5.5 ± VAC [V] (VAC: signal amplitude)
Surface A∗
Backlight
∗ Measurement system I
Luminance
Meter
Measurement
Equipment
3.5mm
LCD panel
∗ Measurement system II
Optical fiber
Light receptor lens
Light Detector
Surface A∗
Measurement
Equipment
LCD panel
Drive Circuit
Light
Source
∗ Measurement system III
Light
Source
Optical fiber
Spectroscope
Surface A∗
∗ Surface A: See the Package Outline.
1. Contrast Ratio
Contrast ratio (CR) is given by the following formula.
CR = L (White)/L (Black)
L (White): Surface luminance of the TFT-LCD panel at the input signal amplitude VAC = 0.5V.
L (Black): Surface luminance of the panel at VAC = 4.0V.
Both luminosities are measured by System I.
– 15 –
ACX302AK
2. Optical Transmittance
Optical transmittance (T) is given by the following formula.
T = L (White)/Luminance of Backlight × 100 [%]
L (White) is the same expression as defined in the "Contrast Ratio" section.
Optical transmittance is measured by System I.
3. Chromaticity
Chromaticity of the panels is measured by System I. Raster modes of each color are defined by the
representations at the input signal amplitude conditions shown in the table below. System I uses x and y of
the CIE standards as the chromaticity here.
Signal amplitudes (VAC) supplied to each input
Raster
R input
G input
B input
R
0.5
4.0
4.0
G
4.0
0.5
4.0
B
4.0
4.0
0.5
W
0.0
0.0
0.0
4. V-T Characteristics
V-T characteristics, or the relationship between signal
amplitude and the transmittance of the panel, are
measured by System II by inputting the same signal
amplitude VAC to each input pin. V90, V50, and V10
correspond to the voltages which define 90%, 50%,
and 10% of transmittance respectively.
Transmittance [%]
(Unit: V)
90
50
10
V90 V50 V10
VAC – Signal amplitude [V]
– 16 –
100
Transmittance [%]
5. Half Tone Color Reproduction Range
The half tone color reproduction range of LCD panels
is characterized by the differences between the V-T
characteristics of R, G and B. The differences of these
V-T characteristics are measured by System II.
System II defines signal voltages of each R, G and B
raster mode which correspond to 50% of transmittance,
V50R, V50G and V50B, respectively. V50RG and V50BG,
that is to say the differences between V50R and V50G
and between V50B and V50G, are given by the following
formulas respectively.
V50RG = V50R – V50G
V50BG = V50B – V50G
V50RG
V50BG
50
R raster
G raster
B raster
0
V50R V50B
V50G
VAC – Signal amplitude [V]
ACX302AK
6. Response Time
Response times ton and toff are measured
by System II by applying the input signal
voltages in the figure to the right to each
input pin. These times are defined by the
following formulas.
ton = t1 – tON
toff = t2 – tOFF
t1: time which gives 10% transmittance
of the panel.
t2: time which gives 90% transmittance
of the panel.
Input signal voltage (Waveform applied to measured pixels)
4.0V
0.5V
5.5V
0V
Optical transmittance output
waveform
100%
90%
The relationships between t1, t2, tON and
tOFF are shown in the figure to the right.
10%
0%
tON
t1
ton
tOFF
t2
toff
7. Flicker
Flicker (F) is given by the following formula. DC and AC components (NTSC: 30Hz, rms; PAL: 25Hz, rms)
of the panel output signal for gray raster* mode are measured by a DC voltmeter and a spectrum analyzer
in System II.
F (dB) = 20 log {AC component/DC component}
∗ R, G, B input signal voltage for gray raster mode is given by Vsig = 5.5 ± V50 (V)
where: V50 is the signal amplitude which gives 50% of transmittance in V-T curve.
8. Image Retention Time
Image retention time is given by the following procedures.
Apply the monoscope pattern∗ to the LCD panel for 1 minute and then change to a gray scale signal
(Vsig = 5.5 ± VAC (V); VAC = 3 to 4V). Judging by sight at the VAC that holds the maximum image retention,
measure the time for the residual image to disappear.
∗ Monoscope pattern input conditions
Vsig = 5.5 ± 4.0 or 5.5 ± 2.0 [V]
(shown in the figure to the right)
Vcom = 5.20V
Black level
White level
4.0V
2.0V
5.5V
2.0V
4.0V
0V
Vsig waveform
– 17 –
ACX302AK
9. Definition of Viewing Angle Range
Viewing angle range is measured by System I.
The contrast ratio (CR) is measured at the
angles defined in the figure to the right and the
range where CR ≥ 10 is taken as the viewing
angle range.
Measure with surface A∗ facing upwards.
∗ Surface A: See the Package Outline.
Normal (θ = 0°)
θB
θT
θL
Left
θR
Top
Bottom
Right
Surface A
10. Surface Reflection Ratio
Surface reflection ratio (Rf) is given by the following formula.
Rf = Reflected optical luminance of the panel surface A∗/Reflected optical luminance of Al (wafer) × 100 [%]
The incident and reflected angles of light are both 0°.
Both luminosities are measured by System III.
∗ Surface A: See the Package Outline.
11. Cross Talk
Cross talk is determined by the luminance differences between adjacent areas represented by Wi' and Wi
(i = 1 to 4) around the black window (Vsig = 4.0V/1V).
W1 W1'
Cross talk value CTK =
W2
W4
W2'
W4'
Wi' – Wi
Wi
× 100 [%]
W3 W3'
12. Measurement Backlight Specifications
Optical characteristics
Item
Standard
Average luminance of effective
illuminating surface
2,700 ± 300
Color temperature (reference value)
8,800
Chromaticity coordinates
x: 0.285 ± 0.01
y: 0.303 ± 0.01
Unit
Remarks
cd/m2
Ta = 25 ± 2°C,
at dimmer = max.
K
– 18 –
Ta = 25 ± 2°C,
at dimmer = max.
ACX302AK
Description of Operation
1. Color Coding
The color filters are coded in a delta arrangement. The shaded area is used for the dark border around the
display.
Gate SW
Gate SW
Gate SW
Gate SW
Gate SW
1
Gate SW
G
R
B
R
B
G
G
R
G
B
R
B
B
G
R
G
B
880
884
– 19 –
B
G
R
G
B
R
G
B
R
G
B
R
G
R
B
G
B
R
G
B
Active area
R
R
G
R
B
G
B
R
G
R
B
G
B
G
R
B
R
B
G
R
G
R
B
G
B
G
R
B
R
B
G
R
G
R
B
G
B
G
R
B
R
G
B
G
R
B
2
B
G
R
G
R
B
R
B
R
G
B
R
G
B
R
B
R
G
G
R
G
B
R
R
G
B
R
G
B
R
G
R
G
B
R
B
G
B
R
B
R
G
G
R
G
B
R
2
230
R
B
R
B
228
G
1
R
ACX302AK
2. Description of LCD Panel Operations
• A vertical driver, which consists of vertical shift registers, enable-gates and buffers, applies a selected pulse
to each of 228 line electrodes sequentially one line electrode at a time in a single horizontal scanning period.
• The selected pulse is output when the enable pin goes to high level. PAL signal pulse elimination display and
16:9 mode pulse elimination display are possible by using the enable pin and simultaneously controlling VCK.
• A horizontal driver, which consists of horizontal shift registers, gates and CMOS sample-and-hold circuitry,
applies selected pulses to each of 880 signal electrodes sequentially in a single horizontal scanning period.
These pulses are used to supply the sampled video signal to the row signal lines.
• The scanning direction of the horizontal shift registers can be switched with the RGT pin. The scanning
direction is left to right (right scan) for RGT pin at high level (2.6 to 5.5V), and right to left (left scan) for RGT
pin at low level (0V). In addition, the scanning direction of the vertical shift registers can be switched with the
DWN pin. The scanning direction is top to bottom for DWN pin at high level (2.6 to 5.5V), and bottom to top
for DWN pin at low level (0V). (These scanning directions are from a front view.)
• The vertical and horizontal drivers address one pixel, and then thin film transistors (TFTs; two TFTs for one
pixel) turn on to apply a video signal to the pixel. The same procedures lead to the entire 228 × 880 pixels to
display a picture in a single vertical scanning period.
• Pixel dots are arranged in a delta arrangement, where sets of RGB pixels are positioned shifted by 1.5 dots
against adjacent horizontal lines. The horizontal driver output pulse must be shifted by 1.5 dots for each
horizontal line against the horizontal sync signal to apply a video signal to each pixel properly.
• The video signal should be input with the polarity-inverted every horizontal cycle.
• The relationships between the vertical shift register start pulse VST and the vertical display period, and
between the horizontal shift register start pulse HST and the horizontal display period are shown below for
top to bottom and left to right scan.
(1) Vertical display period (DWN: high level)
VD
VST
VCK
1
2
227
228
Vertical display period 228H (14.5ms)
(2) Vertical display period (DWN: low level)
VD
VST
1
VCK
2
227
228
Vertical display period 228H (14.5ms)
(3) Horizontal display period (RGT: high level)
BLK
HST
294
HCK1
1
2
3
293
295
Horizontal display period (48.9µs)
HCK2
– 20 –
ACX302AK
3. RGB Simultaneous Sampling
The horizontal driver samples R, G and B video signal simultaneously, which requires phase matching
between the R, G and B signals to prevent the horizontal resolution from deteriorating. Thus phase matching
by an external signal delay circuit is needed before applying the video signal to the LCD panel.
Two methods are applied for the delaying procedure: Sample-and-hold and Delay circuits. These two block
diagrams are as follows.
The ACX302AK has a right/left inversion function. The following phase relationship diagram indicates the
phase setting for right scan (RGT = high level). For left scan (RGT = low level), the phase setting should be
inverted for the B and G signals.
B
S/H
S/H
CKB
CKG
R
S/H
S/H
CKR
CKG
G
S/H
AC Amp
22 BLUE
AC Amp
21 RED
AC Amp
20 GREEN
ACX302AK
(1) Sample-and-hold (right scan)
CKG
<Phase relationships of delaying sample-and-hold pulses> (right scan)
HCKn
CKB
CKR
CKG
B
R
Delay
Delay
AC Amp
22 BLUE
Delay
AC Amp
21 RED
AC Amp
20 GREEN
G
– 21 –
ACX302AK
(2) Delay element (right scan)
ACX302AK
System Configuration
+12.0V
+12.0V
+3.0V
10kΩ
PSIG
Y/color difference
RED
R/G/B
Cext/Rext
Cext∗
GREEN
BLUE
∗ See page 3 for
the value setting.
COM/CS
HST
HCK1
CXA3268AR
HCK2
LCD Panel
ACX302AK
VST
Serial data
VCK
DWN
EN
RGT
Use a Zener
voltage of 2.7V.
(RD2.7UM is
recommended.)
REF
WIDE
VSSG
1µF
Control Circuit
– 22 –
ACX302AK
Notes on Handling
(1) Static charge prevention
Be sure to take the following protective measures. TFT-LCD panels are easily damaged by static charges.
a) Use non-chargeable gloves, or simply use bare hands.
b) Use an earth-band when handling.
c) Do not touch any electrodes of a panel.
d) Wear non-chargeable clothes and conductive shoes.
e) Install grounded conductive mats on the working floor and working table.
f) Keep panels away from any charged materials.
g) Use ionized air to discharge the panels.
(2) Protection from dust and dirt
a) Operate in a clean environment.
b) Do not touch the polarizer surface. The surface is easily scratched. When cleaning, use a clean-room
wiper with isopropyl alcohol. Be careful not to leave stains on the surface.
c) Use ionized air to blow dust off the panel.
(3) Other handling precautions
a) Do not twist or bend the flexible PC board especially at the connecting region because the board is
easily deformed.
b) Do not drop the panel.
c) Do not twist or bend the panel or panel frame.
d) Keep the panel away from heat sources.
e) Do not dampen the panel with water or other solvents.
f) Avoid storing or using the panel at high temperatures or high humidity, as this may result in panel damage.
– 23 –
2.2
31.08
Note1. Tolerance with no indicate(±0.2)
2. SONY logotype
3. Label is stuck hear
12.8 ±0.5
Note 2
2
1
(2.75)
Mass: Approximately 25g
Center
(reference)
70.4(Active area)
Thickness of the connector
Front view
(39.9)
(37.15)
74.3(Window)
73±0.5 (Polarizer)
37.15
38.9
52.725(Active area)
78.8
(3.35)
(0.5)
Pin24
63.3
Unit: mm
12.5 ±0.05
32
0.3 ±0.05
(32.22)
1.75
28.35
(28.3)
(Polarizer)
55.4 ±0.5
30 ±0.5
0.35
±0.03
72±0.5
Electrode Enlarged(Back)
36.55
0.5
Pin1
Center
(Reference)
(Polarizer)
P : 0.5±0.02×23=11.5±0.03
Rear view
(36.55)
73.1(Window)
Note 3
2.35
(Polarizer)
54.4 ±0.5
3
4
1FPC
2 Reinforcing board
3 Polarizer
4 Shield case(Front)
5Shield case(Rear)
6 Double coated adhesive tape
3.33
55.5(Window)
2.73
28.35
(28.35)
(3.87)
– 24 –
(4.47)
Package Outline
6
3
6
5
ACX302AK
56.7(Window)