TI TLV2548Q

TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
20
2
19
3
18
4
17
5
16
6
15
7
14
8
13
9
12
10
11
CS
REFP
REFM
FS
PWDN
GND
CSTART
A7
A6
A5
SDO
SDI
SCLK
EOC/(INT)
VCC
A0
A1
A2
1
16
2
15
3
14
4
13
5
12
6
11
7
10
8
9
CS
REFP
REFM
FS
PWDN
GND
CSTART
A3
REFP
1
3
2
1
20 19
EOC/(INT)
4
18 REFM
VCC
5
17 FS
A0
6
16 PWDN
A1
7
15 GND
A2
8
14 CSTART
9
10 11 12 13
A7
SDO
SDI
SCLK
EOC/(INT)
VCC
A0
A1
A2
A3
A4
TLV2548M . . . FK PACKAGE
(TOP VIEW)
(TOP VIEW)
(TOP VIEW)
CS
TLV2544Q . . . D PACKAGE
TLV2548Q . . . DW PACKAGE
A6
D
SDO
D
SDI
D
D
D
A5
D
D
A4
D
D
Hardware Controlled and Programmable
Sampling Period
Low Operating Current (1-mA at 3.3-V,
2-mA at 5.5-V With External Ref, 1.7-mA at
3.3-V, 2.4-mA at 5.5-V With Internal Ref)
Power Down: Software/Hardware
Power-Down Mode (1 µA Typ, Ext Ref),
Autopower-Down Mode (1 µA Typ, Ext Ref)
Programmable Auto-Channel Sweep
Available in Q-Temp Automotive
High Reliability Automotive Applications
Configuration Control/Print Support
Qualification to Automotive Standards
SCLK
D
D
Maximum Throughput 200-KSPS
Built-In Reference, Conversion Clock and
8× FIFO
Differential/Integral Nonlinearity Error:
±1.2 LSB at –55°C to 125°C
Signal-to-Noise and Distortion Ratio:
65 dB, fi = 12-kHz at –55°C to 125°C
Spurious Free Dynamic Range: 75 dB,
fi = 12- kHz
SPI/DSP-Compatible Serial Interfaces With
SCLK up to 20-MHz
Single Wide Range Supply 3 Vdc to
5.5 Vdc
Analog Input Range 0-V to Supply Voltage
With 500 kHz BW
A3
D
D
description
The TLV2544Q, TLV2548Q, and TLV2548M are a family of high performance, 12-bit low power, 3.5 µs, CMOS
analog-to-digital converters (ADC) which operate from a single 3-V to 5.5-V power supply. These devices have
three digital inputs and a 3-state output [chip select (CS), serial input-output clock (SCLK), serial data input
(SDI), and serial data output (SDO)] that provide a direct 4-wire interface to the serial port of most popular host
microprocessors (SPI interface). When interfaced with a DSP, a frame sync (FS) signal is used to indicate the
start of a serial data frame.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
Copyright  2002, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
1
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
description (continued)
In addition to a high-speed A/D converter and versatile control capability, these devices have an on-chip analog
multiplexer that can select any analog inputs or one of three internal self-test voltages. The sample-and-hold
function is automatically started after the fourth SCLK edge (normal sampling) or can be controlled by a special
pin, CSTART, to extend the sampling period (extended sampling). The normal sampling period can also be
programmed as short (12 SCLKs) or as long (24 SCLKs) to accommodate faster SCLK operation popular
among high-performance signal processors. The TLV2548 and TLV2544 are designed to operate with very low
power consumption. The power-saving feature is further enhanced with software/hardware/autopower-down
modes and programmable conversion speeds. The conversion clock (OSC) and reference are built-in. The
converter can use the external SCLK as the source of the conversion clock to achieve higher (up to 2.8 µs when
a 20 MHz SCLK is used) conversion speed. Two different internal reference voltages are available. An optional
external reference can also be used to achieve maximum flexibility.
The TLV2544Q and the TLV2548Q are characterized for operation from –40°C to 125°C. The TLV2548M is
characterized for operation from –55°C to 125°C.
functional block diagram
VCC
REFP
REFM
2544
A0
X
A1
X
A2
X
A3
X
FIFO
12 Bit × 8
Analog
MUX
2548
A0
A1
A2
A3
A4
A5
A6
A7
4/2 V
Reference
Low Power
12-BIT
SAR ADC
S/H
OSC
Conversion
Clock
Command
Decode
M
U
X
CFR
SDI
SDO
CMR (4 MSBs)
SCLK
CS
FS
CSTART
PWDN
Control Logic
EOC/(INT)
GND
AVAILABLE OPTIONS
20-SOIC
(DW)
TA
–40°C to 125°C
–55°C to 125°C
2
TLV2548QDW
—
POST OFFICE BOX 655303
16-SOIC
(D)
20-LCCC
(FK)
TLV2544QD
—
—
TLV2548MFK
• DALLAS, TEXAS 75265
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
Terminal Functions
TERMINAL
NO.
I/O
DESCRIPTION
6
7
8
9
10
11
12
13
I
Analog signal inputs. The analog inputs are applied to these terminals and are internally
multiplexed. The driving source impedance should be less than or equal to 1 kΩ.
16
20
I
Chip select. A high-to-low transition on the CS input resets the internal 4-bit counter, enables SDI,
and removes SDO from 3-state within a maximum setup time. SDI is disabled within a setup time
after the 4-bit counter counts to 16 (clock edges) or a low-to-high transition of CS whichever
happens first.
NOTE: CS falling and rising edges need to happen when SCLK is low for a microprocessor interface
such as SPI.
CSTART
10
14
I
This terminal controls the start of sampling of the analog input from a selected multiplex channel.
Sampling time starts with the falling edge of CSTART and ends with the rising edge of CSTART as
long as CS is held high. In mode 01, select cycle, CSTART can be issued as soon as CHANNEL
is selected which means the fifth SCLK during the select cycle, but the effective sampling time is
not started until CS goes to high. The rising edge of CSTART (when CS = 1) also starts the
conversion. Tie this terminal to VCC if not used.
EOC/(INT)
4
4
O
End of conversion or interrupt to host processor.
[PROGRAMMED AS EOC]: This output goes from a high-to-low logic level at the end of the
sampling period and remains low until the conversion is complete and data are ready for transfer.
EOC is used in conversion mode 00 only.
NAME
TLV2544
TLV2548
6
7
8
9
CS
A0
A1
A2
A3
A0
A1
A2
A3
A4
A5
A6
A7
For a source impedance greater than 1 kΩ, use the asynchronous conversion start signal CSTART
(CSTART low time controls the sampling period) or program long sampling period to increase the
sampling time.
[PROGRAMMED AS INT]: This pin can also be programmed as an interrupt output signal to the host
processor. The falling edge of INT indicates data are ready for output. The following CS↓ or FS
clears INT.
FS
13
17
I
DSP frame sync input. Indication of the start of a serial data frame in or out of the device. If FS
remains low after the falling edge of CS, SDI is not enabled until an active FS is presented. A
high-to-low transition on the FS input resets the internal 4-bit counter and enables SDI within a
maximum setup time. SDI is disabled within a setup time after the 4-bit counter counts to 16 (clock
edges) or a low-to-high transition of CS whichever happens first.
Tie this terminal to VCC if not used. NOTE: The current silicon will react to FS input irrespective of
the state of CS signal.
GND
11
15
I
Ground return for the internal circuitry. Unless otherwise noted, all voltage measurements are with
respect to GND.
PWDN
12
16
I
Both analog and reference circuits are powered down when this pin is at logic zero. The device can
be restarted by active CS, FS or CSTART after this pin is pulled back to logic one.
SCLK
3
3
I
Input serial clock. This terminal receives the serial SCLK from the host processor. SCLK is used to
clock the input SDI to the input register. When programmed, it may also be used as the source of
the conversion clock.
NOTE: This device supports CPOL (clock polarity) = 0, which is SCLK returns to zero when idling
for SPI compatible interface.
SDI
2
2
I
Serial data input. The input data is presented with the MSB (D15) first. The first 4-bit MSBs,
D(15–12) are decoded as one of the 16 commands (12 only for the TLV2544). The configure write
commands require an additional 12 bits of data.
When FS is not used (FS =1), the first MSB (D15) is expected after the falling edge of CS and is
latched in on the rising edges of SCLK (after CS↓).
When FS is used (typical with an active FS from a DSP) the first MSB (D15) is expected after the
falling edge of FS and is latched in on the falling edges of SCLK.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
3
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
Terminal Functions (Continued)
TERMINAL
NAME
SDO
NO.
TLV2544
TLV2548
1
1
I/O
DESCRIPTION
O
The 3-state serial output for the A/D conversion result. SDO is kept in the high-impedance state
when CS is high and after the CS falling edge and until the MSB (D15) is presented. The output
format is MSB (D15) first.
When FS is not used (FS = 1 at the falling edge of CS), the MSB (D15) is presented to the SDO pin
after the CS falling edge, and successive data are available at the rising edge of SCLK.
When FS is used (FS = 0 at the falling edge of CS), the MSB (D15) is presented to SDO after the
falling edge of CS and FS = 0 is detected. Successive data are available at the falling edge of SCLK.
(This is typically used with an active FS from a DSP.)
For conversion and FIFO read cycles, the first 12 bits are result from previous conversion (data)
followed by 4 don’t care bits. The first four bits from SDO for CFR read cycles should be ignored.
The register content is in the last 12 bits. SDO is 3-state (float) after the 16th bit.
REFM
14
18
I
External reference input or internal reference decoupling.
REFP
15
19
I
External reference input or internal reference decoupling. (Shunt capacitors of 10 µF and 0.1 µF
between REFP and REFM.) The maximum input voltage range is determined by the difference
between the voltage applied to this terminal and the REFM terminal when an external reference is
used.
VCC
5
5
I
Positive supply voltage
detailed description
analog inputs and internal test voltages
The 4/8 analog inputs and three internal test inputs are selected by the analog multiplexer depending on the
command entered. The input multiplexer is a break-before-make type to reduce input-to-input noise injection
resulting from channel switching.
converter
The TLV2544/48 uses a 12-bit successive approximation ADC utilizing a charge redistribution DAC. Figure 1
shows a simplified version of the ADC.
The sampling capacitor acquires the signal on Ain during the sampling period. When the conversion process
starts, the SAR control logic and charge redistribution DAC are used to add and subtract fixed amounts of charge
from the sampling capacitor to bring the comparator into a balanced condition. When the comparator is
balanced, the conversion is complete and the ADC output code is generated.
Charge
Redistribution
DAC
_
Ain
+
Control
Logic
ADC Code
REFM
Figure 1. Simplified Model of the Successive-Approximation System
4
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
detailed description (continued)
serial interface
INPUT DATA FORMAT
MSB
LSB
D15–D12
D11–D0
Command
Configuration data field
Input data is binary. All trailing blanks can be filled with zeros.
OUTPUT DATA FORMAT READ CFR
MSB
LSB
D15–D12
D11–D0
Don’t care
Register content
OUTPUT DATA FORMAT CONVERSION/READ FIFO
MSB
LSB
D15–D4
D3–D0
Conversion result
Don’t care
The output data format is binary (unipolar straight binary).
binary
Zero scale code = 000h, Vcode = VREFM
Full scale code = FFFh, Vcode = VREFP – 1 LSB
control and timing
power up and initialization requirements
D
D
Determine processor type by writing A000h to the TLV2544/48 (CS must be toggled)
Configure the device (CS must make a high-to-low transition, then can be held low if in DSP mode; i.e.,
active FS.)
The first conversion after power up or resuming from power down is not valid.
start of the cycle:
D
D
When FS is not used (FS = 1 at the falling edge of CS), the falling edge of CS is the start of the cycle.
When FS is used (FS is an active signal from a DSP), the falling edge of FS is the start of the cycle.
first 4-MSBs: the command register (CMR)
The TLV2544/TLV2548 have a 4-bit command set (see Table 1) plus a 12-bit configuration data field. Most of
the commands require only the first 4 MSBs, i.e., without the 12-bit data field.
NOTE:
The device requires a write CFR (configuration register) with 000h data (write A000h to the serial
input) at power up to initialize host select mode.
The valid commands are listed in Table 1.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
5
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
Table 1. TLV2544/TLV2548 Command Set
SDI D(15–12) BINARY
TLV2548 COMMAND
TLV2544 COMMAND
0000b
0h
Select analog input channel 0
Select analog input channel 0
0001b
1h
Select analog input channel 1
N/A
0010b
2h
Select analog input channel 2
Select analog input channel 1
0011b
3h
Select analog input channel 3
N/A
0100b
4h
Select analog input channel 4
Select analog input channel 2
0101b
5h
Select analog input channel 5
N/A
0110b
6h
Select analog input channel 6
Select analog input channel 3
0111b
7h
Select analog input channel 7
N/A
1000b
8h
SW power down (analog + reference)
1001b
9h
Read CFR register data shown as SDO D(11–0)
1010b
Ah plus data
Write CFR followed by 12-bit data, e.g., 0A100h means external reference,
short sampling, SCLK/4, single shot, INT
1011b
Bh
Select test, voltage = (REFP+REFM)/2
1100b
Ch
Select test, voltage = REFM
1101b
Dh
Select test, voltage = REFP
1110b
Eh
FIFO read, FIFO contents shown as SDO D(15–4), D(3–0) = 0000
1111b
Fh plus data
Reserved
configuration
Configuration data is stored in one 12-bit configuration register (CFR) (see Table 2 for CFR bit definitions). Once
configured after first power up, the information is retained in the H/W or S/W power down state. When the device
is being configured, a write CFR cycle is issued by the host processor. This is a 16-bit write. If the SCLK stops
after the first 8 bits are entered, then the next eight bits can be taken after the SCLK is resumed. The status of
the CFR can be read with a read CFR command when the device is programmed for one-shot conversion mode
(CFR D[6,5] = 00).
6
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
control and timing (continued)
Table 2. TLV2544/TLV2548 Configuration Register (CFR) Bit Definitions
BIT
DEFINITION
D11
Reference select
0: External
D10
Internal reference voltage select
0: Internal ref = 4 V 1: internal ref = 2 V
D9
Sample period select
0: Short sampling 12 SCLKs (1x sampling time)
1: Long sampling 24 SCLKs (2x sampling time)
D(8–7)
Conversion clock source select
00: Conversion clock = internal OSC
01: Conversion clock = SCLK
10: Conversion clock = SCLK/4
11: Conversion clock = SCLK/2
D(6,5)
Conversion mode select
00: Single shot mode [FIFO not used, D(1,0) has no effect.]
01: Repeat mode
10: Sweep mode
11: Repeat sweep mode
D(4,3)†
1: internal
TLV2548
TLV2544
Sweep auto sequence select
00: 0–1–2–3–4–5–6–7
01: 0–2–4–6–0–2–4–6
10: 0–0–2–2–4–4–6–6
11: 0–2–0–2–0–2–0–2
Sweep auto sequence select
00: N/A
01: 0–1–2–3–0–1–2–3
10: 0–0–1–1–2–2–3–3
11: 0–1–0–1–0–1–0–1
D2
EOC/INT – pin function select
0: Pin used as INT
1: Pin used as EOC
D(1,0)
FIFO trigger level (sweep sequence length)
00: Full (INT generated after FIFO level 7 filled)
01: 3/4 (INT generated after FIFO level 5 filled)
10: 1/2 (INT generated after FIFO level 3 filled)
11: 1/4 (INT generated after FIFO level 1 filled)
† These bits only take effect in conversion modes 10 and 11.
sampling
The sampling period starts after the first 4 input data are shifted in if they are decoded as one of the conversion
commands. These are select analog input (channel 0 through 7) and select test (channel 1 through 3).
normal sampling
When the converter is using normal sampling, the sampling period is programmable. It can be 12 SCLKs (short
sampling) or 24 SCLKs (long sampling). Long sampling helps when SCLK is faster than 10 MHz or when input
source resistance is high.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
7
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
extended sampling
CSTART – An asynchronous (to the SCLK) signal, via dedicated hardware pin, CSTART, can be used in order
to have total control of the sampling period and the start of a conversion. This extended sampling is user-defined
and is totally independent of SCLK. While CS is high, the falling edge of CSTART is the start of the sampling
period and is controlled by the low time of CSTART. The minimum low time for CSTART should be at least equal
to the minimum t(SAMPLE). In a select cycle used in mode 01 (REPEAT MODE), CSTART can be started as soon
as the channel is selected (after the fifth SCLK). In this case the sampling period is not started until CS has
become inactive. Therefore the nonoverlapped CSTART low time must meet the minimum sampling time
requirement. The low-to-high transition of CSTART terminates the sampling period and starts the conversion
period. The conversion clock can also be configured to use either internal OSC or external SCLK. This function
is useful for an application that requires:
D
D
The use of an extended sampling period to accommodate different input source impedance
The use of a faster I/O clock on the serial port but not enough sampling time is available due to the fixed
number of SCLKs. This could be due to a high input source impedance or due to higher MUX ON resistance
at lower supply voltage.
Once the conversion is complete, the processor can initiate a read cycle by using either the read FIFO command
to read the conversion result or by simply selecting the next channel number for conversion. Since the device
has a valid conversion result in the output buffer, the conversion result is simply presented at the serial data
output. To completely get out of the extended sampling mode, CS must be toggled twice from a high-to-low
transition while CSTART is high. The read cycle mentioned above followed by another configuration cycle of
the ADC qualifies this condition and will successfully put the ADC back to its normal sampling mode. This can
be viewed in Figure 9.
Table 3. Sample and Convert Conditions
CONDITIONS
CSTART
CS = 1
CS
CSTART = 1
FS = 1
FS
CSTART = 1
CS = 0
8
SAMPLE
CONVERT
No sampling clock (SCLK) required. Sampling
period is totally controlled by the low time of CSTART.
The high-to-low transition of CSTART (when CS=1)
starts the sampling of the analog input signal. The low
time of CSTART dictates the sampling period. The
low-to-high transition of CSTART ends sampling
period and begins the conversion cycle. (Note: this
trigger only works when internal reference is selected
for conversion modes 01, 10, and 11.)
SCLK is required. Sampling period is programmable
under normal sampling. When programmed to sample
under short sampling, 12 SCLKs are generated to
complete sampling period. 24 SCLKs are generated
when programmed for long sampling. A command set
to configure the device requires 4 SCLKs thereby extending to 16 or 28 SCLKs respectively before converconver
sion takes place. (Note: Because the ADC only
bypasses a valid channel select command, the user
can use select channel 0, 0000b, as the SDI input
when either CS or FS is used as trigger for conversion.
The ADC responds to commands such as SW powerdown, 1000b.)
POST OFFICE BOX 655303
1) If internal clock OSC is selected a minimum of 3 MHz
(equivalent to 4.6 µs conversion speed) can be
achieved.
2) If external SCLK is selected, conversion time is
tconv = 14 × DIV/f(SCLK), where DIV can be 1, 2,
or 4.
• DALLAS, TEXAS 75265
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
TLV2544/TLV2548 conversion modes
The TLV2544 and TLV2548 have four different conversion modes (mode 00, 01, 10, 11). The operation of each
mode is slightly different, depending on how the converter performs the sampling and which host interface is
used. The trigger for a conversion can be an active CSTART (extended sampling), CS (normal sampling, SPI
interface), or FS (normal sampling, TMS320 DSP interface). When FS is used as the trigger, CS can be held
active, i.e. CS does not need to be toggled through the trigger sequence. SDI can be one of the channel select
commands, such as SELECT CHANNEL 0. Different types of triggers should not be mixed throughout the repeat
and sweep operations. When CSTART is used as the trigger, the conversion starts on the rising edge of
CSTART. The minimum low time for CSTART is equal to t(SAMPLE). If an active CS or FS is used as the trigger,
the conversion is started after the 16th or 28th SCLK edge. Enough time (for conversion) should be allowed
between consecutive triggers so that no conversion is terminated prematurely.
one shot mode (mode 00)
One shot mode (mode 00) does not use the FIFO, and the EOC is generated as the conversion is in progress
(or INT is generated after the conversion is done).
repeat mode (mode 01)
Repeat mode (mode 01) uses the FIFO. This mode setup requires configuration cycle and channel select cycle.
Once the programmed FIFO threshold is reached, the FIFO must be read, or the data is lost when the sequence
starts over again with the SELECT cycle and series of triggers. No configuration is required except for
reselecting the channel unless the operation mode is changed. This allows the host to set up the converter and
continue monitoring a fixed input and come back to get a set of samples when preferred.
Triggered by CSTART: The first conversion can be started with a select cycle or CSTART. To do so, the user
can issue CSTART during the select cycle, immediately after the four-bit channel select command. The first
sample started as soon as the select cycle is finished (i.e., CS returns to 1). If there is enough time (2 µs) left
between the SELECT cycle and the following CSTART, a conversion is carried out. In this case, you will need
one less trigger to fill the FIFO. Succeeding samples are triggered by CSTART.
sweep mode (mode 10)
Sweep mode (mode 10) also uses the FIFO. Once it is programmed in this mode, all of the channels listed in
the selected sweep sequence are visited in sequence. The results are converted and stored in the FIFO. This
sweep sequence may not be completed if the FIFO threshold is reached before the list is completed. This allows
the system designer to change the sweep sequence length. Once the FIFO has reached its programmed
threshold, an interrupt (INT) is generated. The host must issue a read FIFO command to read and clear the FIFO
before the next sweep can start.
repeat sweep mode (mode 11)
Repeat sweep mode (mode 11) works the same way as mode 10 except the operation has an option to continue
even if the FIFO threshold is reached. Once the FIFO has reached its programmed threshold, an interrupt (INT)
is generated. Then two things may happen:
1. The host may choose to act on it (read the FIFO) or ignore it. If the next cycle is a read FIFO cycle, all of
the data stored in the FIFO is retained until it has been read in order.
2. If the next cycle is not a read FIFO cycle, or another CSTART is generated, all of the content stored in the
FIFO is cleared before the next conversion result is stored in the FIFO, and the sweep is continued.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
9
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
TLV2544/TLV2548 conversion modes (continued)
Table 4. TLV2544/TLV2548 Conversion Mode
CONVERSION
MODE
One shot
Repeat
Sweep
Repeat sweep
CFR
D(6,5)
00
01
10
11
SAMPLING
TYPE
OPERATION
Normal
•
•
•
•
Single conversion from a selected channel
CS or FS to start select/sampling/conversion/read
One INT or EOC generated after each conversion
Host must serve INT by selecting channel, and converting and reading the previous output.
Extended
•
•
•
•
•
Single conversion from a selected channel
CS to select/read
CSTART to start sampling and conversion
One INT or EOC generated after each conversion
Host must serve INT by selecting next channel and reading the previous output.
Normal
•
•
•
•
Repeated conversions from a selected channel
CS or FS to start sampling/conversion
One INT generated after FIFO is filled up to the threshold
Host must serve INT by either 1) (FIFO read) reading out all of the FIFO contents up to the
threshold, then repeat conversions from the same selected channel or 2) writing another
command(s) to change the conversion mode. If the FIFO is not read when INT is served, it is
cleared.
Extended
•
Same as normal sampling except CSTART starts each sampling and conversion when CS is
high.
Normal
•
•
•
•
One conversion per channel from a sequence of channels
CS or FS to start sampling/conversion
One INT generated after FIFO is filled up to the threshold
Host must serve INT by (FIFO read) reading out all of the FIFO contents up to the threshold, then
write another command(s) to change the conversion mode.
Extended
•
Same as normal sampling except CSTART starts each sampling and conversion when CS is
high.
Normal
•
•
•
•
Repeated conversions from a sequence of channels
CS or FS to start sampling/conversion
One INT generated after FIFO is filled up to the threshold
Host must serve INT by either 1) (FIFO read) reading out all of the FIFO contents up to the
threshold, then repeat conversions from the same selected channel or 2) writing another
command(s) to change the conversion mode. If the FIFO is not read when INT is served it is
cleared.
Extended
•
Same as normal sampling except CSTART starts each sampling and conversion when CS is
high.
NOTES: 1. Programming the EOC/INT pin as the EOC signal works for mode 00 only. The other three modes automatically generate an INT
signal irrespective of how EOC/INT is programmed.
2. When using CSTART to sample in extended mode, the falling edge of the next CSTART trigger should occur no more than 2.5 µs
after the falling CS edge (or falling FS edge if FS is active) of the channel select cycle. This is to prevent an ongoing conversion from
being canceled.
10
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
timing diagrams
The timing diagrams can be categorized into two major groups: nonconversion and conversion. The
nonconversion cycles are read and write (configuration). None of these cycles carry a conversion. Conversion
cycles are those four modes of conversion.
read cycle (read FIFO or read CFR)
read CFR cycle:
The read command is decoded in the first 4 clocks. SDO outputs the contents of the CFR after the 4th SCLK.
1
2
3
4
5
7
6
13
12
14
15
16
1
SCLK
CS
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
FS
SDI
INT
EOC
SDO
ID15
ID14
ID13
ID12
ID15
ÏÏÏÏÏÏÏ
ÏÏÏÏÏÏÏ
OD11 OD10
OD9
OD4
OD3
OD2
OD1
OD0
ÏÏÏÏ
ÏÏÏÏ
Figure 2. TLV2544/TLV2548 Read CFR Cycle (FS active)
1
2
3
4
ID14
ID13
ID12
5
6
7
12
13
14
15
16
1
SCLK
CS
ÏÏÏ
ÏÏÏ
FS
SDI
INT
EOC
SDO
ID15
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ÏÏÏÏÏÏ
OD11 OD10
OD9
OD4
OD3
OD2
OD1
OD0
ID15
ID14
ÏÏÏ
Figure 3. TLV2544/TLV2548 Read CFR Cycle (FS = 1)
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
11
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
read cycle (read FIFO or read CFR) (continued)
FIFO read cycle
The first command in the active cycle after INT is generated, if the FIFO is used, is assumed as the FIFO read
command. The first FIFO content is output immediately before the command is decoded. If this command is
not a FIFO read, then the output is terminated but the first data in the FIFO is retained until a valid FIFO read
command is decoded. Use of more layers of the FIFO reduces the time taken to read multiple data. This is
because the read cycle does not generate EOC or INT, nor does it carry out any conversion.
1
2
3
4
ID13
ID12
5
7
6
12
13
14
15
16
1
2
ID15
ID14
SCLK
CS
FS
SDI
INT
ÏÏÏ
ÏÏÏ
ID15 ID14
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
EOC
SDO
OD11 OD10
OD9
OD8
OD7 OD6
OD5
ÏÏÏÏÏÏÏ
ÏÏÏÏÏÏÏ
OD0
These Devices can Perform Continuous FIFO Read Cycle (FS = 1) Controlled by SCLK, SCLK can Stop Between Each 16 SCLKs.
Figure 4. TLV2544/TLV2548 FIFO Read Cycle (FS = 1)
12
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
OD11 OD10
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
write cycle (write CFR)
The write cycle is used to write to the configuration register CFR (with 12-bit register content). The write cycle
does not generate an EOC or INT, nor does it carry out any conversion (see power up and initialization
requirements).
1
2
3
4
5
6
ID11
ID10
7
12
13
14
15
16
1
SCLK
CS
FS
ÏÏÏÏ
ÏÏÏÏ
SDI
ID15
ID14
ID13
ID12
ID9
ID4
ID3
ID2
ID1
INT
EOC
SDO
ÏÏÏÏÏÏÏÏÏ
ÏÏÏÏÏÏÏÏÏ
ID0
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
Figure 5. TLV2544/TLV2548 Write Cycle (FS Active)
1
2
3
4
5
6
7
12
13
ID15
ID14
ID13
ID12
ID11
ID10
ID9
ID4
ID3
14
15
16
ID1
ID0
ID15
ÏÏÏÏÏ
ÏÏÏÏÏ
1
SCLK
CS
FS
ÏÏÏ
SDI
ID2
ÏÏÏÏÏÏÏÏ
ID15
ID14
INT
EOC
SDO
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ÏÏÏÏ
ÏÏÏÏ
Figure 6. TLV2544/TLV2548 Write Cycle (FS = 1)
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
13
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
conversion cycles
DSP/normal sampling
1
2
3
4
5
6
7
12
16 – Short Sampling
30 – Short Sampling
28 – Long Sampling
42 – Long Sampling
(If CONV
CLK = SCLK0
SCLK
tc (30 or 42 SCLKs)
CS
FS
SDI
INT
ÏÏÏ
ÏÏÏ
ID15
ID14
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ID13
ID12
ID15
t(sample) (12 or 24 SCLKs)
EOC
ÏÏÏÏÏÏ
ÏÏÏÏÏÏ
(SDOZ on SCLK16L Regardless
of Sampling Time)
SDO
MSB-1
MSB
MSB-2
MSB-3
MSB-4
MSB-5
LSB
MSB-6
t(conv)
MSB
Figure 7. Mode 00 Single Shot/Normal Sampling (FS Signal Used)
16 – Short Sampling
1
2
3
4
5
6
7
12
13
28 – Long Sampling
30 – Short Sampling
42 – Long Sampling
(If CONV
CLK = SCLK0
1
SCLK
tc (30 or 42 SCLKs)
CS
FS
ÏÏÏÏ
SDI
ID15
ID14
ID13
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ID12
ID15
INT
t(sample) (12 or 24 SCLKs)
EOC
SDO
ÏÏÏÏÏÏÏ
ÏÏÏÏÏÏÏ
(SDOZ on SCLK16L Regardless
of Sampling Time)
MSB
MSB-1
MSB-2
MSB-3
MSB-4
MSB-5
MSB-6
t(conv)
LSB
Figure 8. Mode 00 Single Shot/Normal Sampling (FS = 1, FS Signal not Used)
14
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
MSB
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
conversion cycles (continued)
Device Going Into
Extended Sampling Mode
Select/Read
Cycle
Select/Read
Cycle
Read
Cycle
Device Get Out
Extended Sampling
Mode
CS
t(sample )
Normal
Cycle
CSTART
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
FS
t(conv)
†
SDI
†
INT
EOC
SDO
Previous Conversion
Result
Previous Conversion
Result
Hi-Z
Hi-Z
ÏÏÏÏ
Hi-Z
† This is one of the single shot commands. Conversion starts on next rising edge of CSTART.
Figure 9. Mode 00 Single Shot/Extended Sampling (FS Signal Used, FS Pin Connected to TMS320 DSP)
modes using the FIFO: modes 01, 10, 11 timing
Configure Select
Conversion #1
From Channel 2
Conversion #4
From Channel 2
Select
CS
FS
CSTART
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
SDI
†
§
¶
¶
¶
‡
‡
‡
‡
§
¶
INT
SDO
Hi-Z
Hi-Z
Read FIFO
#1
Top of FIFO
#2
#3
#4
Next #1
† Command = Configure write for mode 01, FIFO threshold = 1/2
‡ Command = Read FIFO, 1st FIFO read
§ Command = Select ch2.
¶ Use any channel select command to trigger SDI input.
Figure 10. TLV2544/TLV2548 Mode 01 DSP Serial Interface (Conversions Triggered by FS)
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
15
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
modes using the FIFO: modes 01, 10, 11 timing (continued)
Conversion #1 From Channel 2
Configure Select
CS
Conversion #4 From Channel 2
Select
¶
FS
(DSP)
t(sample)
t(sample)
t(sample)
t(sample)
CSTART
SDI
INT
SDO
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ÏÏÏÏ
ÏÏ
ÏÏÏÏ
ÏÏ
†
§
‡
‡
‡
‡
§
Hi-Z
Hi-Z
Read FIFO
#1
#2
First FIFO Read
Sample Times ≥ MIN t(sample)
(See Operating Characteristics)
#3
#4
† Command = Configure write for mode 01, FIFO threshold = 1/2
‡ Command = Read FIFO, 1st FIFO read
§ Command = Select ch2.
¶ Minimum CS low time for select cycle is 6 SCLKs. The same amount of time is required between FS low to CSTART for proper channel decoding.
The low time of CSTART, not overlapped with CS low time, is the valid sampling time for the select cycle (see Figure 18).
Figure 11. TLV2544/TLV2548 Mode 01 µp/DSP Serial Interface (Conversions Triggered by CSTART)
Conversion
From Channel 0
Configure
Conversion
From Channel 3
Conversion
From Channel 0
Conversion
From Channel 3
CS
FS
(DSP)
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ÏÏÏ
ÏÏÏ
CSTART
SDI
†
§
§
§
§
‡
‡
‡
‡
§
§
§
§
‡
Read FIFO
#1
INT
SDO
Repeat
Read FIFO
#1
#2
#3
Top of FIFO
First FIFO Read
#4
Repeat
Second FIFO Read
† Command = Configure write for mode 10 or 11, FIFO threshold = 1/2, sweep seq = 0–1–2–3.
‡ Command = Read FIFO
§ Use any channel select command to trigger SDI input.
Figure 12. TLV2544/TLV2548 Mode 10/11 DSP Serial Interface (Conversions Triggered by FS)
16
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
modes using the FIFO: modes 01, 10, 11 timing (continued)
Conversion
From Channel 0
Conversion
From Channel 3
Conversion
From Channel 0
Conversion
From Channel 3
Configure
CS
FS
(DSP)
CSTART
t(sample)
t(sample)
t(sample)
t(sample)
SDI
INT
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
‡
†
‡
‡
‡
#3
#4
‡
SDO
Read FIFO
Repeat
#1
#2
Top of FIFO
Repeat
Read FIFO
#1
Second FIFO Read
First FIFO Read
† Command = Configure write for mode 10 or 11, FIFO threshold = 1/2, sweep seq = 0–1–2–3.
‡ Command = Read FIFO
Figure 13. TLV2544/TLV2548 Mode 10/11 DSP Serial Interface (Conversions Triggered by CSTART)
Conversion
From Channel 0
Conversion
From Channel 3
Conversion
From Channel 0
Conversion
From Channel 3
Configure
CS
CSTART
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
ÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏÏ
SDI
‡
†
‡
‡
‡
‡
INT
SDO
Read FIFO
Repeat
#1
#2
#3
Top of FIFO
First FIFO Read
#4
Read FIFO
#1
Repeat
Second FIFO Read
† Command = Configure write for mode 10 or 11, FIFO threshold = 1/2, sweep seq = 0–1–2–3.
‡ Command = Read FIFO
Figure 14. TLV2544/TLV2548 Mode 10/11 µp Serial Interface (Conversions Triggered by CS)
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
17
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
FIFO operation
Serial
OD
12-BIT×8
FIFO
ADC
7
6
FIFO Full
5
4
3
2
1
0
FIFO 1/2 Full
FIFO 3/4 Full
FIFO 1/4 Full
FIFO Threshold Pointer
Figure 15. TLV2544/TLV2548 FIFO
The device has an 8-layer FIFO that can be programmed for different thresholds. An interrupt is sent to the host
after the preprogrammed threshold is reached. The FIFO can be used to store data from either a fixed channel
or a series of channels based on a preprogrammed sweep sequence. For example, an application may require
eight measurements from channel 3. In this case, the FIFO is filled with eight data sequentially taken from
channel 3. Another application may require data from channel 0, channel 2, channel 4, and channel 6 in an
orderly manner. Therefore, the threshold is set for 1/2 and the sweep sequence 0–2–4–6–0–2–4–6 is chosen.
An interrupt is sent to the host as soon as all four data are in the FIFO.
In single shot mode, the FIFO automatically uses a 1/8 FIFO depth. Therefore the CFR bits (D1,0) controlling
FIFO depth are don’t care.
SCLK and conversion speed
There are two ways to adjust the conversion speed.
D
D
The SCLK can be used as the source of the conversion clock.
The onboard OSC is approximately 4 MHz and 14 conversion clocks are required to complete a conversion.
(Corresponding 3.5 µs conversion time) The devices can operate with an SCLK up to 20 MHz for the supply
voltage range specified. When a more accurate conversion time is desired, the SCLK can be used as the
source of the conversion clock. The clock divider provides speed options appropriate for an application
where a high speed SCLK is used for faster I/O. The total conversion time is 14 × (DIV/fSCLK) where DIV is 1,
2, or 4. For example a 20 MHz SCLK with the divide by 4 option produces a {14 × (4/20 M)} = 2.8 µs
conversion time. When an external serial clock (SCLK) is used as the source of the conversion clock, the
maximum equivalent conversion clock (fSCLK/DIV) should not exceed 6 MHz.
Autopower down can be used. This mode is always on. If the device is not accessed (by CS or CSTART),
the converter is powered down to save power. The built-in reference is left on in order to quickly resume
operation within one half SCLK period. This provides unlimited choices to trade speed with power savings.
reference voltage
The device has a built-in reference with a programmable level of 2 V or 4 V. If the internal reference is used,
REFP is set to 2 V or 4 V and REFM is set to 0 V. An external reference can also be used through two reference
input pins, REFP and REFM, if the reference source is programmed as external. The voltage levels applied to
these pins establish the upper and lower limits of the analog inputs to produce a full-scale and zero-scale
reading respectively. The values of REFP, REFM, and the analog input should not exceed the positive supply
or be lower than GND consistent with the specified absolute maximum ratings. The digital output is at full scale
when the input signal is equal to or higher than REFP and at zero when the input signal is equal to or lower than
REFM.
18
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
reference block equivalent circuit
INT REF
Close = Int Ref Used
Open = Ext Ref Used
REFP
Sample
0.1 µF
Decoupling
Cap
10 µF
Internal
Reference
Compensation
Cap
Convert
~50 pF
CDAC
REFM
External to the Device
NOTES: A. If internal reference is used, tie REFM to AGND and install a 10 µF (or 4.7 µF) internal reference compensation capacitor between
REFP and REFM to store the charge as shown in the figure above.
B. If external reference is used, the 10 µF (internal reference compensation) capacitor is optional. REFM can be connected to external
REFM or AGND.
C. Internal reference voltage drift, due to temperature variations, is approximately ±10 mV about the nominal 2 V (typically) from –10°C
to 100°C . The nominal value also varies approximately ±50 mV across devices.
D. Internal reference leakage during low ON time: Leakage resistance is on the order of 100 MΩ or more. This means the time constant
is about 1000 s with 10 µF compensation capacitance. Since the REF voltage does not vary much, the reference will come up quickly
after resuming from auto power down. At power up and power down the internal reference sees a glitch of about 500 µV when 2
V internal reference is used (1 mV when 4 V internal reference is used). This glitch settles out after about 50 µs.
power down
Writing 8000h to the device puts the device into a software power down state. For a hardware power-down, the
dedicated PWDN pin provides another way to power down the device asynchronously. These two power-down
modes power down the entire device including the built-in reference to save power. It requires 20 ms to resume
from either a software or hardware power down.
Auto power-down mode is always enabled. This mode maintains the built-in reference if an internal reference
is used so resumption is fast enough to be used between cycles.
The configuration register is not affected by any of the power down modes but the sweep operation sequence
has to be started over again. All FIFO contents are cleared by the power-down modes.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
19
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
absolute maximum ratings over operating free-air temperature (unless otherwise noted)†
Supply voltage range, GND to VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to 6.5 V
Analog input voltage range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to VCC + 0.3 V
Reference input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VCC + 0.3 V
Digital input voltage range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to VCC + 0.3 V
Operating virtual junction temperature range, TJ . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 55°C to 150°C
Operating free-air temperature range, TA: TLV2544/48Q . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –40°C to 125°C
TLV2548M . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –55°C to 125°C
Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 65°C to 150°C
Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 260°C
† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
DISSIPATION RATING TABLE
PACKAGE
TA ≤ 25°C
POWER RATING
DERATING FACTOR
ABOVE TA = 25°C‡
TA = 70°C
POWER RATING
TA = 85°C
POWER RATING
TA = 125°C
POWER RATING
D
1110 mW
8.9 mW/°C
710 mW
577 mW
222 mW
DW
1294 mW
10.4 mW/°C
828 mW
673 mW
259 mW
FK
1375 mW
11.0 mW/°C
880 mW
715 mW
275 mW
‡ This is the inverse of the traditional junction-to-ambient thermal resistance (RΘJA). Thermal resistance is not production tested and the values
given are for informational purposes only.
20
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
recommended operating conditions
MIN
Supply voltage, VCC
3
Analog input voltage (see Note 3)
0
High level control input voltage, VIH
NOM
3.3
MAX
V
VCC
V
2.1
V
Low-level control input voltage, VIL
0.6
Setup time, tsu(CS-SCLK) CS falling edge before
SCLK rising edge (FS=1) or before SCLK falling
edge (when FS is active)
VCC = 4.5 V, SCLK = 20 MHz
20
VCC = 3 V, SCLK = 20 MHz
30
UNIT
5.5
V
ns
Hold time, CS rising edge after SCLK rising edge
VCC = 4.5 V
(FS=1) or after SCLK falling edge (when FS is
VCC = 3 V
active), th(SCLK-CS)
Delay time, delay from CS falling edge to FS rising edge, td(CSL-FSH)
10
ns
15
Delay time, delay time from 16th SCLK falling edge to CS rising edge (FS is active),
td(SCLK16L-CSH)
Setup time, FS rising edge before SCLK falling edge, tsu(FSH-SCLKL)
Hold time, FS hold high after SCLK falling edge, th(FSH-SCLKL)
0.5
SCLKs
0.5
SCLKs
20
ns
30
37
ns
0.75
1
SCLKs
67
10000
ns
50
10000
ns
Pulse width, CS high time, twH(CS)
100
Pulse width, FS high time, twH(FS)
SCLK cycle time, VCC = 3 V to 3.6V, tc(SCLK)
SCLK cycle time, VCC = 4.5 V to 5.5V, tc(SCLK)
Pulse width
width, SCLK low time
time, twL(SCLK)
L(SCLK)
VCC = 4.5 V
VCC = 3 V
22
Pulse width,
width SCLK high time,
time twH(SCLK)
H(SCLK)
VCC = 4.5 V
VCC = 3 V
22
ns
ns
27
ns
27
Setup time, SDI valid before falling edge of SCLK (FS is active) or the rising edge of
SCLK (FS=1), tsu(DI-SCLK)
25
ns
Hold time, SDI hold valid after falling edge of SCLK (FS is active) or the rising edge
of SCLK (FS=1), th(DI-SCLK)
5
ns
Delay time, delay from CS falling edge to SDO valid, td(CSL-DOV)
25
ns
Delay time, delay from FS falling edge to SDO valid, td(FSL-DOV)
25
ns
0.5 SCLK
+5
SDO = 0 pF
5V
VCC = 5
5.5
0.5 SCLK
+ 24
SDO = 60 pF
Delay time, delay from SCLK falling edge (FS is
active) or SCLK rising edge (FS=1) to SDO valid,
valid
td(SCLK-DOV)
0.5 SCLK
+ 12
SDO = 0 pF
VCC = 3
3.3
3V
ns
0.5 SCLK
+ 33
SDO = 60 pF
Delay time, delay from CS rising edge to SDO 3-state, td(CSH-DOZ)
80
ns
Delay time, delay from 17th SCLK rising edge (FS is active) or the 16th falling edge
(FS=1) to EOC falling edge, td(SCLK-EOCL)
45
ns
Delay time, delay from 16th SCLK falling edge to INT falling edge (FS =1) or from the
17th rising edge SCLK to INT falling edge (when FS active), td(SCLK-INT)
Delay time, delay from CS falling edge to INT rising edge, td(CSL-INTH)
50
Delay time, delay from CS rising edge to CSTART falling edge, td(CSH-CSTARTL)
100
Delay time, delay from CSTART rising edge to EOC falling edge, td(CSTARTH-EOCL)
Pulse width, CSTART low time, twL(CSTART)
µs
Min t(conv)
ns
50
Min t(sample)
ns
ns
µs
NOTE 3: When binary output format is used, analog input voltages greater than that applied to REFP convert as all ones (111111111111), while
input voltages less than that applied to REFM convert as all zeros (000000000000). The device is functional with reference down to
1 V. (VREFP – VREFM – 1); however, the electrical specifications are no longer applicable.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
21
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
recommended operating conditions (continued)
MIN
Delay time, delay from CSTART rising edge to CSTART falling edge,
td(CSTARTH-CSTARTL)
Delay time, delay from CSTART rising edge to INT falling edge, td(CSTARTH-INTL)
free air temperature,
temperature TA
Operating free-air
NOM
MAX
UNIT
µs
Max t(conv)
µs
Max t(conv)
TLV2544Q/TLV2548Q
–40
125
TLV2548M
–55
125
°C
electrical characteristics over recommended operating free-air temperature range, VCC = VREFP =
3 V to 5.5 V, SCLK frequency = 20 MHz at 5 V, 15 MHz at 3 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
VCC = 5.5 V, IOH = –0.2 mA at 30 pF load
VOH
High level output voltage
High-level
VOL
O
Low level output voltage
Low-level
IOZ
Off-state output current
(high-impedance-state)
VO = VCC
CS = VCC
IOZ
Off-state output current
(high-impedance-state)
VO = 0
CS = VCC
IIH
High-level input current
VI = VCC
IIL
Low-level input current
VI = 0 V
VCC = 3 V, IOH = -20 µA at 30 pF load
0.1
ICC
V Ext ref
CS at 0 V,
Operating
g supplyy current,, extended
sampling
CS at 0 V,
V Int ref
ICC(AUTOPWDN)
CC(
O
)
Auto power-down current for all
digital inputs
inputs, 0 ≤ VI ≤ 0
0.3
3 V or
VI ≥ VCC – 0.3 V, SCLK = 0
Selected channel leakage current
Maximum EXT analog reference
current into REFP (use external
reference)
Ci
Input capacitance
Zi
Input MUX ON resistance
2.5
2.5
µA
–0.005
2.5
µA
VCC = 3 V to 3.3 V
1
VCC = 4.5 V to 5.5 V
2.4
VCC = 3 V to 3.3 V
1.7
VCC = 3 V to 3.3 V
1.1
VCC = 4.5 V to 5.5 V
2.1
VCC = 3 V to 3.3 V
1.7
0.7
VCC = 4.5 V to 5.5 V, Ext clock
1
VCC = 3 V to 3.3 V, Ext clock
1
mA
µA
VCC = 4.5 V to 5.5 V, Ext clock, Ext ref
1‡
VCC = 3 V to 3.3 V, Ext ref, Ext clock
1§
µA
Selected channel at VCC
2.5
Selected channel at 0 V
2.5
VREFP = VCC = 5.5 V, VREFM = GND
20
Analog inputs
45
50
Control Inputs
5
25
VCC = 4.5 V
500
VCC = 3 V
600
• DALLAS, TEXAS 75265
mA
mA
1
VCC = 3 V to 3.3 V
mA
mA
1
CS at 0 V, VCC = 4.5 V to 5.5 V
POST OFFICE BOX 655303
µA
0.005
2
VCC = 4.5 V to 5.5 V
V
µA
–1
VCC = 4.5 V to 5.5 V
† All typical values are at VCC = 5 V, TA = 25°C.
‡ 1.2 mA typical if internal reference is used, 165 µA typical if internal clock is used.
§ 0.8 mA typical if internal reference is used, 116 µA typical if internal clock is used.
22
1
–2.5
UNIT
V
VCC–0.2
0.4
CS at 0 V,
V Int ref
Power down supply current
o a
g a inputs,
u s,
for
all d
digital
0 ≤ VI ≤ 0.3 V or
VI ≥ VCC – 0.3 V, SCLK = 0
MAX
2.4
VCC = 3 V, IOL = 20 µA at 30 pF load
CS at 0 V,
V Ext ref
ICC(PD)
CC( )
TYP†
VCC = 5.5 V, IOL = 0.8 mA at 30 pF load
Operating
g supplyy current,, normal
sampling (short)
Internal reference supply current
MIN
µA
µA
pF
Ω
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
electrical characteristics over recommended operating free-air temperature range, VCC = VREFP =
3 V to 5.5 V, SCLK frequency = 20 MHz at 5 V, 15 MHz at 3 V (unless otherwise noted) (continued)
ac specifications
PARAMETER
TEST CONDITIONS
SINAD
Signal-to-noise ratio +distortion
fI = 12 kHz at 200 KSPS
THD
Total harmonic distortion
fI = 12 kHz at 200 KSPS
ENOB
Effective number of bits
SFDR
Spurious free dynamic range
fI = 12 kHz at 200 KSPS
fI = 12 kHz at 200 KSPS
MIN
TYP
65
71
TA = –55°C
All other temperatures
MAX
dB
–82
–73
–82
–75
11.6
–84
UNIT
dB
Bits
–75
dB
Analog input
Full power-bandwidth, –3 dB
1
MHz
Full-power bandwidth, –1 dB
500
kHz
reference specifications (0.1 µF and 10 µF between REFP and REFM pins)
PARAMETER
TEST CONDITIONS
Positive reference input voltage, REFP
VCC = 3 V to 5.5 V
VCC = 3 V to 5.5 V
Negative reference input voltage, REFM
5V
VCC = 5
5.5
Reference Input impedance
VCC = 3 V
Reference Input voltage difference, REFP – REFM
0
CS = 1,
SCLK = 0, (off)
CS = 0,
SCLK = 20 MHz (on)
CS = 1,
SCLK = 0 (off)
CS = 0,
SCLK = 20 MHz (on)
VCC = 3 V to 5.5 V
VCC = 5.5 V
VREF SELECT = 4 V
MAX
UNIT
VCC
2
V
100
20
25
kΩ
100
20
V
MΩ
MΩ
25
VCC
4.15
V
4
VREF SELECT = 2 V
1.925
2
2.075
V
VREF SELECT = 2 V
1.925
2
2.075
Internal reference start-up time
VCC = 5.5 V, 3 V with 10 µF compensation cap
VCC = 3 V to 5.5 V
• DALLAS, TEXAS 75265
2
kΩ
3.85
VCC = 5.5 V
VCC = 3 V
POST OFFICE BOX 655303
TYP
2
Internal reference voltage, REFP – REFM
Internal reference temperature coefficient
† Not assured
MIN
20
16
V
V
ms
40† PPM/°C
23
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED OCTOBER 2002
operating characteristics over recommended operating free-air temperature range, VCC = VREFP
= 3 V to 5.5 V, SCLK frequency = 20 MHz (unless otherwise noted)
PARAMETER
EL
ED
TEST CONDITIONS
MIN
TYP†
Integral linearity error (INL) (see Note 5)
Differential linearity error (DNL)
See Note 4
Offset error (see Note 6)
See Note 4
M Suffix, TA = 25°C
and 125°C
–4
M Suffix, TA = –55°C
–4
Q Suffix
EFS
Full scale error (see Note 6)
See Note 4
Self-test output code (see Table 1 and
Note 7)
Internal OSC
t(conv)
Conversion time
t(sample)
Sampling time
M Suffix, TA = 25°C
and 125°C
–4
M Suffix, TA = –55°C
–4
LSB
±1
LSB
+6
±4
±1.1
+6
±1.1
+7.6
SDI = B000h
SDI = C000h
000h (0D)
SDI = D000h
FFFh
(4095D)
OSC = 3 MHz to 6 MHz
3.2
(14
DIV)
f
SCLK
External SCLK
600
LSB
+6.2
±1.1
800h
(2048D)
With a maximum of 1-kΩ input source
impedance
UNIT
±1.2
±2
Q Suffix
EO
MAX
LSB
4.65
µs
ns
† All typical values are at TA = 25°C.
NOTES: 4. Analog input voltages greater than that applied to REFP convert as all ones (111111111111), while input voltages less than that
applied to REFM convert as all zeros (000000000000).
5. Linear error is the maximum deviation from the best straight line through the A/D transfer characteristics.
6. Zero error is the difference between 000000000000 and the converted output for zero input voltage: full-scale error is the difference
between 111111111111 and the converted output for full-scale input voltage.
7. Both the input data and the output codes are expressed in positive logic.
24
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
VIH
CS
VIL
twH(CS)
tWH(FS)
td(CSL-FSH)
VIH
VIL
th(FSH-SCLKL)
td(SCLK-CSH)
tc(SCLK)
tsu(FSH-SCLKL)
1
td(FSH-INTH)
2
15
16
twL(SCLK)
tsu(DI-SCLK)
th(DI-SCLK)
ÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎ
ÎÎÎÎÎ
ÎÎÎÎÎ
ÎÎÎÎÎ
td(CSL-DOV)
SDI
ID15
ID14
ID1
ID0
td(FSL-DOV)
SDO
Hi-Z
VIH
VIL
td(FSL-DOV)
OD11
td(SCLK-DOV)
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎ
ÎÎÎÎÎÎ
ÎÎÎÎÎÎ
OD10
don’t care
don’t care
td(SCLK-EOCL)
Hi-Z
t(conv)
EOC
VOH
OD15
VOL
VOH
VOL
td(SCLK-INTL)
VOH
INT
VOL
Figure 16. Critical Timing (Normal Sampling, FS is Active)
25
SGLS119C – FEBRUARY 2002 – REVISED SEPTEMBER 2002
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
SCLK
PARAMETER MEASUREMENT INFORMATION
td(CSL-INTH)
twH(SCLK)
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER-DOWN
FS
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED SEPTEMBER 2002
PARAMETER MEASUREMENT INFORMATION
SELECT CYCLE
VIH
CS
VIL
td(CSH-CSTARTL)
twL(CSTART)
VIH
CSTART
†
VIL
td(CSTARTH-INTL)
tc
VOH
EOC
VOL
td(CSTARTH-EOCL)
td(CSL-INTH)
VOH
INT
VOL
† CSTART falling edge may come before the rising edge of CS but no sooner than the fifth SCLK of the SELECT CYCLE.
Figure 17. Critical Timing (Extended Sampling, Single Shot)
SELECT CYCLE
VIH
CS
twL(CSTART)
VIL
td(CSTARTH–CSTARTL)
td(CSH-CSTARTL)
VIH
CSTART
VIL
†
VOH
EOC
td(CSL-INTH)
td(CSTARTH-EOCL)
VOL
td(CSTARTH-INTL)
VOH
INT
VOL
† CSTART falling edge may come before the rising edge of CS but no sooner than the fifth SCLK of the SELECT CYCLE.
Figure 18. Critical Timing (Extended Sampling, Repeat/Sweep/Repeat Sweep)
26
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
VIH
CS
twH(CS)
twH(SCLK)
VIL
td(SCLK16L-CSH)
tc(SCLK)
tsu(CS-CLK)
1
2
15
16
VIH
VIL
SDI
ID15
ID14
ID1
ID0
OD1
OD0
td(CSL-DOV)
SDO
Hi-Z
OD15
OD14
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
VIH
VIL
VOH
Hi-Z
VOL
td(SCLK-DOV)
td(CLK-EOCL)
t(conv)
VOH
ECO
VOL
td(SCLK-INTL)
td(CSL-INTH)
VOH
INT
VOL
Figure 19. Critical Timing (Normal Sampling, FS = 1)
27
SGLS119C – FEBRUARY 2002 – REVISED SEPTEMBER 2002
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎ
tsu(DI-CLK)
PARAMETER MEASUREMENT INFORMATION
twL(SCLK)
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER-DOWN
SCLK
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED SEPTEMBER 2002
TYPICAL CHARACTERISTICS
INTEGRAL NONLINEARITY
vs
TEMPERATURE
INTEGRAL NONLINEARITY
vs
TEMPERATURE
0.6
0.595
0.52
INL – Integral Nonlinearity – LSB
INL – Integral Nonlinearity – LSB
0.53
0.51
0.5
0.49
0.48
VCC = 2.7 V, Internal Reference = 2 V,
Internal Oscillator, Single Shot,
Short Sample, Mode 00 µP Mode
0.59
0.585
0.58
0.575
0.57
0.565
0.47
–40
0.56
–40
85
25
TA – Temperature – °C
VCC = 5.5 V, Internal Reference = 2 V,
Internal Oscillator, Single Shot,
Short Sample, Mode 00 µP Mode
Figure 20
DIFFERENTIAL NONLINEARITY
vs
TEMPERATURE
0.496
0.48
0.494
DNL – Differential Nonlinearity – LSB
DNL – Differential Nonlinearity – LSB
85
Figure 21
DIFFERENTIAL NONLINEARITY
vs
TEMPERATURE
0.492
0.49
0.488
0.486
0.484
0.482
25
TA – Temperature – °C
VCC = 2.7 V, Internal Reference = 2 V,
Internal Oscillator, Single Shot,
Short Sample, Mode 00 µP Mode
0.47
0.46
0.45
0.44
0.43
VCC = 5.5 V, Internal Reference = 2 V,
Internal Oscillator, Single Shot,
Short Sample, Mode 00 µP Mode
0.48
0.478
–40
25
TA – Temperature – °C
85
0.42
–40
Figure 22
28
25
TA – Temperature – °C
Figure 23
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
85
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED SEPTEMBER 2002
TYPICAL CHARACTERISTICS
GAIN ERROR
vs
TEMPERATURE
1.2
0.5
1
0
0.8
–0.5
Gain Error – LSB
Offset Error – LSB
OFFSET ERROR
vs
TEMPERATURE
0.6
0.4
VCC = 5 V, Internal Reference = 4 V,
External Oscillator = SCLK/4,
Single Shot, Long Sample,
Mode 00 µP Mode
0.2
0
–40
–1
–1.5
VCC = 5 V, Internal Reference = 4 V,
External Oscillator = SCLK/4,
Single Shot, Long Sample,
Mode 00 µP Mode
–2
–2.5
–40
85
25
TA – Temperature – °C
25
TA – Temperature – °C
Figure 24
85
Figure 25
SUPPLY CURRENT
vs
TEMPERATURE
POWER DOWN CURRENT
vs
TEMPERATURE
1.4
0.4
External Reference = 4 V, Internal Oscillator,
Single Shot, Short Sample, Mode 00 µP Mode
0.2
Long Sample
1
Powerdown Current – µ A
Supply Current – mA
1.2
Short Sample
0.8
VCC = 5 V, External Reference = 4 V,
Internal Oscillator, Single Shot,
Short Sample, Mode 00 µP Mode
0.6
–40
25
TA – Temperature – °C
VCC = 5 V
0
–0.2
–0.4
VCC = 2.7 V
–0.6
VCC = 5.5 V
–0.8
85
–1
–40
Figure 26
25
TA – Temperature – °C
85
Figure 27
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
29
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED SEPTEMBER 2002
TYPICAL CHARACTERISTICS
INL – Integral Nonlinearity – LSB
INTEGRAL NONLINEARITY
vs
SAMPLES
1.0
VCC = 2.7 V, Internal Reference = 2 V, Internal Oscillator,
Single Shot, Short Sample, Mode 00 µP Mode
0.5
0.0
–0.5
–1.0
0
4097.00
Samples
DNL – Differential Nonlinearity – LSB
Figure 28
DIFFERENTIAL NONLINEARITY
vs
SAMPLES
1.0
VCC = 2.7 V, Internal Reference = 2 V, Internal Oscillator,
Single Shot, Short Sample, Mode 00 µP Mode
0.5
0.0
–0.5
–1.0
0
4097.00
Samples
Figure 29
30
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED SEPTEMBER 2002
TYPICAL CHARACTERISTICS
INL – Integral Nonlinearity – LSB
INTEGRAL NONLINEARITY
vs
SAMPLES
1.0
VCC = 5 V, Internal Reference = 2 V, Internal Oscillator,
Single Shot, Short Sample, Mode 00 µP Mode
0.5
0.0
–0.5
–1.0
0
4097.00
Samples
DNL – Differential Nonlinearity – LSB
Figure 30
DIFFERENTIAL NONLINEARITY
vs
SAMPLES
1.0
VCC = 5 V, Internal Reference = 2 V, Internal Oscillator,
Single Shot, Short Sample, Mode 00 µP Mode
0.5
0.0
–0.5
–1.0
0
4097.00
Samples
Magnitude – dB
Figure 31
160
150
140
130
120
110
100
90
80
70
60
50
40
30
20
10
0
0
100%
VCC = 5 V, External Reference = 4 V,
Internal Oscillator , Single Shot, Long Sample, Mode 00 µP
Mode @ 200 KSPS
5
10
15 20
25 30
35 40
45 50
55 60
65 70
75 80 85 90
95 100
f – Frequency – kHz
Figure 32
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
31
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED SEPTEMBER 2002
TYPICAL CHARACTERISTICS
EFFECTIVE NUMBER OF BITS
vs
INPUT FREQUENCY
SIGNAL-TO-NOISE + DISTORTION
vs
INPUT FREQUENCY
12
80
ENOB – Effective Number of Bits – BITS
SINAD – Signal-to-Noise + Distortion – dB
11.7
75
70
65
60
55
VCC = 5 V, External Reference = 4 V,
Internal Oscillator, Single Shot,
Long Sample, Mode 00 µP Mode
50
45
11.4
11.1
10.8
10.5
10.2
9.9
9.6
9.3
9
8.7
VCC = 5 V, External Reference = 4 V,
Internal Oscillator, Single Shot,
Long Sample, Mode 00 µP Mode
8.4
8.1
7.8
7.5
40
1
500
250
1
250
f – Frequency – kHz
Figure 33
Figure 34
TOTAL HARMONIC DISTORTION
vs
INPUT FREQUENCY
SPURIOUS FREE DYNAMIC RANGE
vs
INPUT FREQUENCY
0
VCC = 5 V, External Reference = 4 V,
Internal Oscillator, Single Shot,
Long Sample, Mode 00 µP Mode
–65
Spurious Free Dynamic Range – dB
THD – Total Harmonic Distortion – dB
–60
–70
–75
–80
–85
–90
VCC = 5 V, External Reference = 4 V,
Internal Oscillator, Single Shot,
Long Sample, Mode 00 µP Mode
–20
–40
–60
–80
–100
1
50
f – Frequency – kHz
100
1
50
f – Frequency – kHz
Figure 35
32
500
f – Frequency – kHz
Figure 36
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
100
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED SEPTEMBER 2002
PRINCIPLES OF OPERATION
vcc
10 kΩ
VDD
XF
CS
TXD
SDI
RXD
SDO
AIN
CLKR
CLKX
TMS320 DSP
BIO
FSR
FSX
INT
SCLK
TLV2544/
TLV2548
FS
GND
Figure 37. Typical Interface to a TMS320 DSP
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
33
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED SEPTEMBER 2002
MECHANICAL DATA
D (R-PDSO-G**)
PLASTIC SMALL-OUTLINE PACKAGE
14 PINS SHOWN
0.050 (1,27)
0.020 (0,51)
0.014 (0,35)
14
0.010 (0,25) M
8
0.008 (0,20) NOM
0.244 (6,20)
0.228 (5,80)
0.157 (4,00)
0.150 (3,81)
Gage Plane
0.010 (0,25)
1
7
0°– 8°
A
0.044 (1,12)
0.016 (0,40)
Seating Plane
0.069 (1,75) MAX
0.010 (0,25)
0.004 (0,10)
PINS **
0.004 (0,10)
8
14
16
A MAX
0.197
(5,00)
0.344
(8,75)
0.394
(10,00)
A MIN
0.189
(4,80)
0.337
(8,55)
0.386
(9,80)
DIM
4040047 / D 10/96
NOTES: A.
B.
C.
D.
34
All linear dimensions are in inches (millimeters).
This drawing is subject to change without notice.
Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).
Falls within JEDEC MS-012
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED SEPTEMBER 2002
MECHANICAL DATA
DW (R-PDSO-G**)
PLASTIC SMALL-OUTLINE PACKAGE
16 PINS SHOWN
0.050 (1,27)
0.020 (0,51)
0.014 (0,35)
16
0.010 (0,25) M
9
0.419 (10,65)
0.400 (10,15)
0.010 (0,25) NOM
0.299 (7,59)
0.291 (7,39)
Gage Plane
0.010 (0,25)
1
8
0.050 (1,27)
0.016 (0,40)
0°– 8°
A
Seating Plane
0.104 (2,65) MAX
0.012 (0,30)
0.004 (0,10)
PINS **
0.004 (0,10)
16
18
20
24
28
A MAX
0.410
(10,41)
0.462
(11,73)
0.510
(12,95)
0.610
(15,49)
0.710
(18,03)
A MIN
0.400
(10,16)
0.453
(11,51)
0.500
(12,70)
0.600
(15,24)
0.700
(17,78)
DIM
4040000 / E 08/01
NOTES: A.
B.
C.
D.
All linear dimensions are in inches (millimeters).
This drawing is subject to change without notice.
Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
Falls within JEDEC MS-013
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
35
TLV2544Q, TLV2548Q, TLV2548M
3-V TO 5.5-V, 12-BIT, 200-KSPS, 4-/8-CHANNEL, LOW-POWER
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER-DOWN
SGLS119C – FEBRUARY 2002 – REVISED SEPTEMBER 2002
MECHANICAL INFORMATION
FK (S-CQCC-N**)
LEADLESS CERAMIC CHIP CARRIER
28 TERMINAL SHOWN
18
17
16
15
14
13
NO. OF
TERMINALS
**
12
19
11
20
10
A
B
MIN
MAX
MIN
MAX
20
0.342
(8,69)
0.358
(9,09)
0.307
(7,80)
0.358
(9,09)
28
0.442
(11,23)
0.458
(11,63)
0.406
(10,31)
0.458
(11,63)
21
9
22
8
44
0.640
(16,26)
0.660
(16,76)
0.495
(12,58)
0.560
(14,22)
23
7
52
0.739
(18,78)
0.761
(19,32)
0.495
(12,58)
0.560
(14,22)
24
6
68
25
5
0.938
(23,83)
0.962
(24,43)
0.850
(21,6)
0.858
(21,8)
84
1.141
(28,99)
1.165
(29,59)
1.047
(26,6)
1.063
(27,0)
B SQ
A SQ
26
27
28
1
2
3
4
0.080 (2,03)
0.064 (1,63)
0.020 (0,51)
0.010 (0,25)
0.020 (0,51)
0.010 (0,25)
0.055 (1,40)
0.045 (1,14)
0.045 (1,14)
0.035 (0,89)
0.045 (1,14)
0.035 (0,89)
0.028 (0,71)
0.022 (0,54)
0.050 (1,27)
4040140 / D 10/96
NOTES: A.
B.
C.
D.
E.
36
All linear dimensions are in inches (millimeters).
This drawing is subject to change without notice.
This package can be hermetically sealed with a metal lid.
The terminals are gold plated.
Falls within JEDEC MS-004
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications,
enhancements, improvements, and other changes to its products and services at any time and to discontinue
any product or service without notice. Customers should obtain the latest relevant information before placing
orders and should verify that such information is current and complete. All products are sold subject to TI’s terms
and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are used to the extent TI
deems necessary to support this warranty. Except where mandated by government requirements, testing of all
parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for
their products and applications using TI components. To minimize the risks associated with customer products
and applications, customers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right,
copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process
in which TI products or services are used. Information published by TI regarding third–party products or services
does not constitute a license from TI to use such products or services or a warranty or endorsement thereof.
Use of such information may require a license from a third party under the patents or other intellectual property
of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without
alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction
of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for
such altered documentation.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that
product or service voids all express and any implied warranties for the associated TI product or service and
is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Mailing Address:
Texas Instruments
Post Office Box 655303
Dallas, Texas 75265
Copyright  2002, Texas Instruments Incorporated
This datasheet has been download from:
www.datasheetcatalog.com
Datasheets for electronics components.