EON EN29LV400AT70TCP

EN29LV400A
Purpose
Eon Silicon Solution Inc. (hereinafter called “Eon”) is going to provide its products’ top marking on
ICs with < cFeon > from January 1st, 2009, and without any change of the part number and the
compositions of the ICs. Eon is still keeping the promise of quality for all the products with the
same as that of Eon delivered before. Please be advised with the change and appreciate your
kindly cooperation and fully support Eon’s product family.
Eon products’ New Top Marking
cFeon Top Marking Example:
cFeon
Part Number: XXXX-XXX
Lot Number: XXXXX
Date Code: XXXXX
Continuity of Specifications
There is no change to this data sheet as a result of offering the device as an Eon product. Any
changes that have been made are the result of normal data sheet improvement and are noted in
the document revision summary, where supported. Future routine revisions will occur when
appropriate, and changes will be noted in a revision summary.
Continuity of Ordering Part Numbers
Eon continues to support existing part numbers beginning with “Eon” and “cFeon” top marking. To
order these products, during the transition please specify “Eon top marking” or “cFeon top marking”
on your purchasing orders.
For More Information
Please contact your local sales office for additional information about Eon memory solutions.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
1
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
EN29LV400A
4 Megabit (512K x 8-bit / 256K x 16-bit) Flash Memory
Boot Sector Flash Memory, CMOS 3.0 Volt-only
FEATURES
• High performance program/erase speed
- Byte/Word program time: 8µs typical
- Sector erase time: 500ms typical
• 3V, single power supply operation
- Full voltage range: 2.7-3.6 volt read and write
operations for battery-powered applications.
- Regulated voltage range: 3.0-3.6 volt read
and write operations for compatibility with
high performance 3.3 volt microprocessors.
• JEDEC Standard Embedded Erase and
Program Algorithms
• JEDEC standard DATA# polling and toggle
bits feature
• High performance
- Access times as fast as 45 ns
• Single Sector and Chip Erase
• Low power consumption (typical values at 5
MHz)
- 7 mA typical active read current
- 15 mA typical program/erase current
- 1 μA typical standby current (standard access
time to active mode)
• Sector Unprotect Mode
• Erase Suspend / Resume modes:
Read or program another Sector during
Erase Suspend Mode
• triple-metal double-poly triple-well CMOS
Flash Technology
• Flexible Sector Architecture:
- One 16 K-byte, two 8 K-byte, one 32 K-byte,
and seven 64 K-byte sectors (byte mode)
- One 8 K-word, two 4 K-word, one 16 K-word
and seven 32 K-word sectors (word mode)
• Low Vcc write inhibit < 2.5V
• minimum 100K program/erase endurance
cycle
• Sector protection:
- Hardware locking of sectors to prevent
program or erase operations within individual
sectors
- Additionally, temporary Sector Unprotect
allows code changes in previously locked
sectors.
•
-
Package Options
48-pin TSOP (Type 1)
48-ball 6mm x 8mm TFBGA
48-ball 4mm x 6mm WFBGA
• Commercial and Industrial Temperature
Range
GENERAL DESCRIPTION
The EN29LV400A is a 4-Megabit, electrically erasable, read/write non-volatile flash memory, organized
as 524,288 bytes or 256,144 words. Any byte can be programmed typically in 8µs. The EN29LV400A
features 3.0V voltage read and write operation, with access times as fast as 45ns to eliminate the need
for WAIT states in high-performance microprocessor systems.
The EN29LV400A has separate Output Enable (OE#), Chip Enable (CE#), and Write Enable (WE#)
controls, which eliminate bus contention issues. This device is designed to allow either single Sector
or full chip erase operation, where each Sector can be individually protected against program/erase
operations or temporarily unprotected to erase or program. The device can sustain a minimum of 100K
program/erase cycles on each Sector.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
2
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
CONNECTION DIAGRAMS
A15
A14
A13
A12
A11
A10
A9
A8
NC
NC
WE#
RESET#
NC
NC
RY/BY#
NC
A17
A7
A6
A5
A4
A3
A2
A1
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
A16
BYTE#
Vss
DQ15/A-1
DQ7
DQ14
DQ6
DQ13
DQ5
DQ12
DQ4
Vcc
DQ11
DQ3
DQ10
DQ2
DQ9
DQ1
DQ8
DQ0
OE#
Vss
CE#
A0
© 2005 Eon Silicon Solution, Inc.,
www.eonssi.com
Standard
TSOP 48
48-Ball TFBGA
Top View, Balls Facing Down
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
3
Rev. H, Issue Date: 2011/10/27
EN29LV400A
48-Ball WFBGA
Top View, Balls Facing Down
A6
A2
A5
A1
A4
A0
B6
A4
B5
A3
B4
A5
C6
A6
D6
E6
A17
C5
D5
A7
NC
NC
G6
H6
WE#
Reset#
H5
NC
C4
J6
NC
K6
A11
A9
J5
K5
K4
C3
CE#
DQ8
A2
B2
C2
D2
OE#
DQ9
Byte#
B1
C1
D1
DQ0
DQ1
DQ2
J3
DQ10
H2
NC
E1
DQ3
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
F1
VCC
4
K3
DQ11
J2
K2
DQ5
DQ6
A16
L2
G1
H1
J1
K1
DQ12
DQ13
DQ14
DQ15/
A-1
Rev. H, Issue Date: 2011/10/27
A15
L3
DQ4
© 2005 Eon Silicon Solution, Inc.,
A14
L4
A12
A8
B3
L5
A13
A10
J4
A3
VSS
NC
F6
DQ7
L1
VSS
www.eonssi.com
EN29LV400A
TABLE 1. PIN DESCRIPTION
Pin Name
FIGURE 1. LOGIC DIAGRAM
Function
EN29LV400A
A0-A17
Addresses
DQ0-DQ14
15 Data Inputs/Outputs
DQ15 / A-1
DQ15 (data input/output, word mode),
A-1 (LSB address input, byte mode)
CE#
Chip Enable
OE#
Output Enable
RESET#
Hardware Reset Pin
RY/BY#
Ready/Busy Output
WE#
Write Enable
Vcc
Supply Voltage
Vss
Ground
NC
Not Connected to anything
BYTE#
Byte/Word Mode
DQ0 – DQ15
(A-1)
A0 - A17
Reset#
CE#
OE#
WE#
RY/BY#
Byte#
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
5
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
TABLE 2A. TOP BOOT BLOCK SECTOR ARCHITECTURE
ADDRESS RANGE
Sector
SECTOR
SIZE
(Kbytes /
Kwords)
A17
A16
A15
A14
A13
A12
(X16)
(X8)
10
3E000h-3FFFFh
7C000h-7FFFFh
16/8
1
1
1
1
1
X
9
3D000h-3DFFFh
7A000h-7BFFFh
8/4
1
1
1
1
0
1
8
3C000h-3CFFFh
78000h-79FFFh
8/4
1
1
1
1
0
0
7
38000h-3BFFFh
70000h – 77FFFh
32/16
1
1
1
0
X
X
6
30000h-37FFFh
60000h - 6FFFFh
64/32
1
1
0
X
X
X
5
28000h-2FFFFh
50000h – 5FFFFh
64/32
1
0
1
X
X
X
4
20000h-27FFFh
40000h – 4FFFFh
64/32
1
0
0
X
X
X
3
18000h-1FFFFh
30000h – 3FFFFh
64/32
0
1
1
X
X
X
2
10000h-17FFFh
20000h - 2FFFFh
64/32
0
1
0
X
X
X
1
08000h-0FFFFh
10000h - 1FFFFh
64/32
0
0
1
X
X
X
0
00000h-07FFFh
00000h - 0FFFFh
64/32
0
0
0
X
X
X
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
6
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
TABLE 2B. BOTTOM BOOT BLOCK SECTOR ARCHITECTURE
ADDRESS RANGE
Sector
SECTOR
SIZE
(Kbytes/
Kwords)
A17
A16
A15
A14
A13
A12
(X16)
(X8)
10
38000h-3FFFFh
70000h –7FFFFh
64/32
1
1
1
X
X
X
9
30000h-37FFFh
60000h – 6FFFFh
64/32
1
1
0
X
X
X
8
28000h-2FFFFh
50000h – 5FFFFh
64/32
1
0
1
X
X
X
7
20000h-27FFFh
40000h – 4FFFFh
64/32
1
0
0
X
X
X
6
18000h-1FFFFh
30000h – 3FFFFh
64/32
0
1
1
X
X
X
5
10000h-17FFFh
20000h – 2FFFFh
64/32
0
1
0
X
X
X
4
08000h-0FFFFh
10000h – 1FFFFh
64/32
0
0
1
X
X
X
3
04000h-07FFFh
08000h – 0FFFFh
32/16
0
0
0
1
X
X
2
03000h-03FFFh
06000h – 07FFFh
8/4
0
0
0
0
1
1
1
02000h-02FFFh
04000h – 05FFFh
8/4
0
0
0
0
1
0
0
00000h-01FFFh
00000h – 03FFFh
16/8
0
0
0
0
0
X
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
7
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
PRODUCT SELECTOR GUIDE
Product Number
EN29LV400A
Regulated Voltage Range: Vcc=3.0-3.6 V
Full Voltage Range: Vcc=2.7 – 3.6 V
Speed Option
-45R
-55R
-70
Max Access Time, ns (tacc)
45
55
70
Max CE# Access, ns (tce)
45
55
70
Max OE# Access, ns (toe)
25
30
30
BLOCK DIAGRAM
RY/BY#
Vcc
Vss
DQ0-DQ15 (A-1)
Block Protect Switches
Erase Voltage Generator
Input/Output Buffers
State
Control
WE#
Command
Register
Program Voltage
Generator
Chip Enable
Output Enable
Logic
CE#
OE#
Vcc Detector
Timer
Address Latch
STB
STB
Data Latch
Y-Decoder
Y-Gating
X-Decoder
Cell Matrix
A0-A17
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
8
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
TABLE 3. OPERATING MODES
4M FLASH USER MODE TABLE
Operation
Read
Write
CMOS Standby
Output Disable
Hardware Reset
Temporary
Sector
Unprotect
CE#
Vcc
OE#
WE#
L
L
± 0.3V
L
X
L
H
X
H
X
H
L
X
H
X
X
X
X
Reset#
Vcc
A0-A17
DQ0-DQ7
H
H
± 0.3V
H
L
AIN
AIN
X
X
X
DOUT
DIN
High-Z
High-Z
High-Z
VID
AIN
DIN
DQ8-DQ15
Byte#
Byte#
= VIH
= VIL
DOUT
High-Z
DIN
High-Z
High-Z High-Z
High-Z High-Z
High-Z High-Z
DIN
X
Notes:
L=logic low= VIL, H=Logic High= VIH, VID =11 ± 0.5V, X=Don’t Care (either L or H, but not floating!),
DIN=Data In, DOUT=Data Out, AIN=Address In
TABLE 4. DEVICE IDENTIFICTION (Autoselect Codes)
4M FLASH MANUFACTURER/DEVICE ID TABLE
Description
Mode
CE#
OE#
WE#
A17
to
A12
A11
to
A10
A9
A8
L
L
H
X
X
VID
X
X
X
SA
L
L
H
(top boot
block)
Byte
L
L
H
Device ID
Word
L
L
H
Byte
L
L
H
L
L
H
Sector Protection
Verification
A6
A5
to
A2
A1
A0
DQ8
to
DQ15
H
L
X
L
X
L
L
X
VID
X
X
L
X
L
H
X
VID
X
X
L
X
L
H
X
VID
X
X
L
X
H
L
22h
DQ7
to
DQ0
1Ch
7Fh
B9h
X
B9h
22h
BAh
X
BAh
1
Manufacturer ID:
Eon
Device ID
Word
(bottom boot
block)
A7
2
X
X
01h
(Protected)
00h
(Unprotected)
Note:
1. A8 = H is recommended for Manufacturing ID check. If a manufacturing ID is read with A8=L, the chip will output a
configuration code 7Fh.
2. A9 = VID is for HV A9 Autoselect mode only. A9 must be ≤ Vcc (CMOS logic level) for Command Autoselect Mode.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
9
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
USER MODE DEFINITIONS
Word / Byte Configuration
The signal set on the BYTE# Pin controls whether the device data I/O pins DQ15-DQ0 operate in the
byte or word configuration. When the Byte# Pin is set at logic ‘1’, then the device is in word
configuration, DQ15-DQ0 are active and are controlled by CE# and OE#.
On the other hand, if the Byte# Pin is set at logic ‘0’, then the device is in byte configuration, and only
data I/O pins DQ0-DQ7 are active and controlled by CE# and OE#. The data I/O pins DQ8-DQ14 are
tri-stated, and the DQ15 pin is used as an input for the LSB (A-1) address function.
Standby Mode
The EN29LV400A has a CMOS-compatible standby mode, which reduces the current to < 1µA (typical).
It is placed in CMOS-compatible standby when the CE# pin is at VCC ± 0.5. RESET# and BYTE# pin
must also be at CMOS input levels. The device also has a TTL-compatible standby mode, which
reduces the maximum VCC current to < 1mA. It is placed in TTL-compatible standby when the CE# pin
is at VIH. When in standby modes, the outputs are in a high-impedance state independent of the OE#
input.
Read Mode
The device is automatically set to reading array data after device power-up. No commands are required
to retrieve data. The device is also ready to read array data after completing an Embedded Program or
Embedded Erase algorithm.
After the device accepts an Erase Suspend command, the device enters the Erase Suspend mode.
The system can read array data using the standard read timings, except that if it reads at an address
within erase-suspended sectors, the device outputs status data. After completing a programming
operation in the Erase Suspend mode, the system may once again read array data with the same
exception. See “Erase Suspend/Erase Resume Commands” for more additional information.
The system must issue the reset command to re-enable the device for reading array data if DQ5 goes
high, or while in the autoselect mode. See the “Reset Command” additional details.
Output Disable Mode
When the OE# pin is at a logic high level (VIH), the output from the EN29LV400A is disabled. The
output pins are placed in a high impedance state.
Auto Select Identification Mode
The autoselect mode provides manufacturer and device identification, and sector protection verification,
through identifier codes output on DQ15–DQ0. This mode is primarily intended for programming
equipment to automatically match a device to be programmed with its corresponding programming
algorithm. However, the autoselect codes can also be accessed in-system through the command
register.
When using programming equipment, the autoselect mode requires VID (10.5V to 11.5 V) on address
pin A9. Address pins A8, A6, A1, and A0 must be as shown in Autoselect Codes table. In addition,
when verifying sector protection, the sector address must appear on the appropriate highest order
address bits. Refer to the corresponding Sector Address Tables. The Command Definitions table
shows the remaining address bits that are don’t-care. When all necessary bits have been set as
required, the programming equipment may then read the corresponding identifier code on DQ15–DQ0.
To access the autoselect codes in-system; the host system can issue the autoselect command via the
command register, as shown in the Command Definitions table. This method does not require VID. See
“Command Definitions” for details on using the autoselect mode.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
10
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Write Mode
Write operations, including programming data and erasing sectors of memory, require the host system
to write a command or command sequence to the device. Write cycles are initiated by placing the byte
or word address on the device’s address inputs while the data to be written is input on DQ[7:0] in Byte
Mode (BYTE# = L) or on DQ[15:0] in Word Mode (BYTE# = H). The host system must drive the CE#
and WE# pins Low and the OE# pin high for a valid write operation to take place. All addresses are
latched on the falling edge of WE# and CE#, whichever happens later. All data is latched on the rising
edge of WE# or CE#, whichever happens first. The system is not required to provide further controls or
timings. The device automatically provides internally generated program / erase pulses and verifies the
programmed /erased cells’ margin. The host system can detect completion of a program or erase
operation by observing the RY/BY# pin, or by reading the DQ[7] (Data# Polling) and DQ[6] (Toggle)
status bits.
The ‘Command Definitions’ section of this document provides details on the specific device commands
implemented in the EN29LV400A.
Sector Protection/Unprotection
The hardware sector protection feature disables both program and erase operations in any sector. The
hardware sector unprotection feature re-enables both program and erase operations in previously protected
sectors.
There are two methods to enabling this hardware protection circuitry. The first one requires only that
the RESET# pin be at VID and then standard microprocessor timings can be used to enable or disable
this feature. See Flowchart 7a and 7b for the algorithm and Figure 12 for the timings.
When doing Sector Unprotect, all the other sectors should be protected first.
The second method is meant for programming equipment. This method requires VID be applied to both
OE# and A9 pin and non-standard microprocessor timings are used. This method is described in a
separate document called EN29LV400A Supplement, which can be obtained by contacting a
representative of Eon Silicon Devices, Inc.
Temporary Sector Unprotect
Start
This feature allows temporary unprotection of previously protected
sector groups to change data while in-system. The Sector
Unprotect mode is activated by setting the RESET# pin to VID.
During this mode, formerly protected sectors can be programmed
or erased by simply selecting the sector addresses. Once is
removed from the RESET# pin, all the previously protected sectors
are protected again.
See accompanying figure and timing
diagrams for more details.
Notes:
1. All protected sectors unprotected.
2. Previously protected sectors protected
again.
Reset#=VID (note 1)
Perform Erase or Program
Operations
Reset#=VIH
Temporary Sector
Unprotect Completed (note 2)
Automatic Sleep Mode
The automatic sleep mode minimizes Flash device energy consumption. The device automatically
enables this mode when addresses remain stable for tacc + 30ns. The automatic sleep mode is
independent of the CE#, WE# and OE# control signals. Standard address access timings provide new
data when addresses are changed. While in sleep mode, output is latched and always available to the
system. ICC4 in the DC Characteristics table represents the automatic sleep more current specification.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
11
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Hardware Data Protection
The command sequence requirement of unlock cycles for programming or erasing provides data
protection against inadvertent writes as seen in the Command Definitions table. Additionally, the
following hardware data protection measures prevent accidental erasure or programming, which might
otherwise be caused by false system level signals during Vcc power up and power down transitions, or
from system noise.
Low VCC Write Inhibit
When Vcc is less than VLKO, the device does not accept any write cycles. This protects data during Vcc
power up and power down. The command register and all internal program/erase circuits are disabled,
and the device resets. Subsequent writes are ignored until Vcc is greater than VLKO. The system must
provide the proper signals to the control pins to prevent unintentional writes when Vcc is greater than
VLKO.
Write Pulse “Glitch” protection
Noise pulses of less than 5 ns (typical) on OE#, CE# or WE# do not initiate a write cycle.
Logical Inhibit
Write cycles are inhibited by holding any one of OE# = VIL, CE# = VIH, or WE# = VIH. To initiate a write
cycle, CE# and WE# must be a logical zero while OE# is a logical one. If CE#, WE#, and OE# are all
logical zero (not recommended usage), it will be considered a read.
Power-up Write Inhibit
During power-up, the device automatically resets to READ mode and locks out write cycles. Even with
CE# = VIL, WE# = VIL and OE# = VIH, the device will not accept commands on the rising edge of WE#.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
12
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
COMMAND DEFINITIONS
The operations of the EN29LV400A are selected by one or more commands written into the
command register to perform Read/Reset Memory, Read ID, Read Sector Protection, Program,
Sector Erase, Chip Erase, Erase Suspend and Erase Resume. Commands are made up of data
sequences written at specific addresses via the command register. The sequences for the specified
operation are defined in the Command Definitions table (Table 5). Incorrect addresses, incorrect data
values or improper sequences will reset the device to Read Mode.
Table 5. EN29LV400A Command Definitions
Cycles
Bus Cycles
Command
Sequence
Read
Reset
Autoselect
Manufacturer
ID
Device ID
Top Boot
Device ID
Bottom Boot
Sector Protect
Verify
Program
Chip Erase
Sector Erase
1
1
Word
st
1
Cycle
Addr Data
RA
xxx
4
4
Word
Byte
Word
Byte
Word
Byte
Word
Byte
Erase Suspend
Erase Resume
AA
AA
6
6
1
1
6
Cycle
Addr Data
Cycle
Addr
Data
Cycle
Addr Data
Cycle
Addr Data
Cycle
Addr Data
2AA
555
2AA
555
2AA
555
55
555
AAA
10
55
SA
30
55
2AA
555
2AA
555
2AA
AA
AAA
4
555
AAA
555
AAA
555
AAA
xxx
xxx
th
5
555
555
4
th
4
AA
555
AAA
555
AAA
th
3
RD
F0
AAA
4
rd
2
555
Byte
Word
Byte
Word
Byte
nd
55
55
AA
AA
555
AAA
555
AAA
2AA
555
2AA
555
2AA
555
90
90
555
55
555
AA
90
AAA
90
AAA
55
55
55
555
AAA
555
AAA
555
AAA
A0
80
80
000
100
000
200
X01
X02
X01
X02
(SA)
X02
(SA)
X04
7F
1C
7F
1C
22B9
B9
22BA
BA
XX00
XX01
00
01
PA
PD
555
AAA
555
AAA
AA
AA
B0
30
Address and Data values indicated in hex
RA = Read Address: address of the memory location to be read. This is a read cycle.
RD = Read Data: data read from location RA during Read operation. This is a read cycle.
PA = Program Address: address of the memory location to be programmed. X = Don’t-Care
PD = Program Data: data to be programmed at location PA
SA = Sector Address: address of the Sector to be erased or verified. Address bits A17-A12 uniquely select any Sector.
Reading Array Data
The device is automatically set to reading array data after power up. No commands are required to
retrieve data. The device is also ready to read array data after completing an Embedded Program or
Embedded Erase algorithm.
Following an Erase Suspend command, Erase Suspend mode is entered. The system can read array
data using the standard read timings, with the only difference in that if it reads at an address within
erase suspended sectors, the device outputs status data. After completing a programming operation in
the Erase Suspend mode, the system may once again read array data with the same exception.
The Reset command must be issued to re-enable the device for reading array data if DQ5 goes high, or
while in the autoselect mode. See next section for details on Reset.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
13
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Reset Command
Writing the reset command to the device resets the device to reading array data. Address bits are don’tcare for this command.
The reset command may be written between the sequence cycles in an erase command sequence
before erasing begins. This resets the device to reading array data. Once erasure begins, however, the
device ignores reset commands until the operation is complete. The reset command may be written
between the sequence cycles in a program command sequence before programming begins. This
resets the device to reading array data (also applies to programming in Erase Suspend mode). Once
programming begins, however, the device ignores reset commands until the operation is complete.
The reset command may be written between the sequence cycles in an autoselect command sequence.
Once in the autoselect mode, the reset command must be written to return to reading array data (also
applies to autoselect during Erase Suspend).
If DQ5 goes high during a program or erase operation, writing the reset command returns the device to
reading array data (also applies during Erase Suspend).
Autoselect Command Sequence
The autoselect command sequence allows the host system to access the manufacturer and devices
codes, and determine whether or not a sector is protected. The Command Definitions table shows the
address and data requirements. This is an alternative to the method that requires VID on address bit A9
and is intended for PROM programmers.
Two unlock cycles followed by the autoselect command initiate the autoselect command sequence.
Autoselect mode is then entered and the system may read at addresses shown in Table 4 any number
of times, without needing another command sequence.
The system must write the reset command to exit the autoselect mode and return to reading array data.
Word / Byte Programming Command
The device may be programmed by byte or by word, depending on the state of the Byte# Pin.
Programming the EN29LV400A is performed by using a four bus-cycle operation (two unlock write
cycles followed by the Program Setup command and Program Data Write cycle). When the program
command is executed, no additional CPU controls or timings are necessary. An internal timer
terminates the program operation automatically. Address is latched on the falling edge of CE# or WE#,
whichever is last; data is latched on the rising edge of CE# or WE#, whichever is first.
Programming status may be checked by sampling data on DQ7 (DATA# polling) or on DQ6 (toggle bit).
When the program operation is successfully completed, the device returns to read mode and the user
can read the data programmed to the device at that address. Note that data can not be programmed
from a 0 to a 1. Only an erase operation can change a data from 0 to 1. When programming time limit
is exceeded, DQ5 will produce a logical “1” and a Reset command can return the device to Read mode.
Chip Erase Command
Chip erase is a six-bus-cycle operation. The chip erase command sequence is initiated by writing two
unlock cycles, followed by a set-up command. Two additional unlock write cycles are then followed by
the chip erase command, which in turn invokes the Embedded Erase algorithm. The device does not
require the system to preprogram prior to erase. The Embedded Erase algorithm automatically
preprograms and verifies the entire memory for an all zero data pattern prior to electrical erase. The
system is not required to provide any controls or timings during these operations. The Command
Definitions table shows the address and data requirements for the chip erase command sequence.
Any commands written to the chip during the Embedded Chip Erase algorithm are ignored.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
14
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
The system can determine the status of the erase operation by using DQ7, DQ6, or DQ2. See “Write
Operation Status” for information on these status bits. When the Embedded Erase algorithm is
complete, the device returns to reading array data and addresses are no longer latched.
Flowchart 4 illustrates the algorithm for the erase operation. See the Erase/Program Operations tables
in “AC Characteristics” for parameters, and to the Chip/Sector Erase Operation Timings for timing
waveforms.
Sector Erase Command Sequence
Sector erase is a six bus cycle operation. The sector erase command sequence is initiated by writing
two un-lock cycles, followed by a set-up command. Two additional unlock write cycles are then followed
by the address of the sector to be erased, and the sector erase command. The Command Definitions
table shows the address and data requirements for the sector erase command sequence.
Once the sector erase operation has begun, only the Erase Suspend command is valid. All other
commands are ignored.
When the Embedded Erase algorithm is complete, the device returns to reading array data and
addresses are no longer latched. The system can determine the status of the erase operation by using
DQ7, DQ6, or DQ2. Refer to “Write Operation Status” for information on these status bits. Flowchart 4
illustrates the algorithm for the erase operation. Refer to the Erase/Program Operations tables in the
“AC Characteristics” section for parameters, and to the Sector Erase Operations Timing diagram for
timing waveforms.
Erase Suspend / Resume Command
The Erase Suspend command allows the system to interrupt a sector erase operation and then read
data from, or program data to, any sector not selected for erasure. This command is valid only during
the sector erase operation. The Erase Suspend command is ignored if written during the chip erase
operation or Embedded Program algorithm. Addresses are don’t-cares when writing the Erase
Suspend command.
When the Erase Suspend command is written during a sector erase operation, the device requires a
maximum of 20 µs to suspend the erase operation.
After the erase operation has been suspended, the system can read array data from or program data to
any sector not selected for erasure. (The device “erase suspends” all sectors selected for erasure.)
Normal read and write timings and command definitions apply. Reading at any address within erasesuspended sectors produces status data on DQ7–DQ0. The system can use DQ7, or DQ6 and DQ2
together, to determine if a sector is actively erasing or is erase-suspended. See “Write Operation
Status” for information on these status bits.
After an erase-suspended program operation is complete, the system can once again read array data
within non-suspended sectors. The system can determine the status of the program operation using the
DQ7 or DQ6 status bits, just as in the standard program operation. See “Write Operation Status” for
more information. The Autoselect command is not supported during Erase Suspend Mode.
The system must write the Erase Resume command (address bits are don’t-care) to exit the erase
suspend mode and continue the sector erase operation. Further writes of the Resume command are
ignored. Another Erase Suspend command can be written after the device has resumed erasing.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
15
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
WRITE OPERATION STATUS
DQ7: DATA# Polling
The EN29LV400A provides DATA# polling on DQ7 to indicate the status of the embedded operations.
The DATA# polling feature is active during the embedded Programming, Sector Erase, Chip Erase, and
Erase Suspend. (See Table 6)
When the embedded Programming is in progress, an attempt to read the device will produce the
complement of the data written to DQ7. Upon the completion of the embedded Programming, an
attempt to read the device will produce the true data written to DQ7. For the embedded Programming,
DATA# polling is valid after the rising edge of the fourth WE# or CE# pulse in the four-cycle sequence.
When the embedded Erase is in progress, an attempt to read the device will produce a “0” at the DQ7
output. Upon the completion of the embedded Erase, the device will produce the “1” at the DQ7 output
during the read cycles. For Chip Erase, the DATA# polling is valid after the rising edge of the sixth WE#
or CE# pulse in the six-cycle sequence. DATA# polling is valid after the last rising edge of WE# or CE#
pulse for chip erase or sector erase.
DATA# Polling must be performed at any address within a sector that is being programmed or erased
and not a protected sector. Otherwise, DATA# polling may give an inaccurate result if the address used
is in a protected sector.
Just prior to the completion of the embedded operations, DQ7 may change asynchronously when the
output enable (OE#) is low. This means that the device is driving status information on DQ7 at one
instant of time and valid data at the next instant of time. Depending on when the system samples the
DQ7 output, it may read the status of valid data. Even if the device has completed the embedded
operations and DQ7 has a valid data, the data output on DQ0-DQ6 may be still invalid. The valid data
on DQ0-DQ7 will be read on the subsequent read attempts.
The flowchart for DATA# polling (DQ7) is shown on Flowchart 5. The DATA# polling (DQ7) timing
diagram is shown in Figure 8.
RY/BY#: Ready/Busy Status output
The RY/BY# is a dedicated, open-drain output pin that indicates whether an Embedded Algorithm is in
progress or completed. The RY/BY# status is valid after the rising edge of the final WE# pulse in the
command sequence. Since RY/BY# is an open-drain output, several RY/BY# pins can be tied together
in parallel with a pull-up resistor to Vcc.
In the output-low period, signifying Busy, the device is actively erasing or programming. This includes
programming in the Erase Suspend mode. If the output is high, signifying the Ready, the device is
ready to read array data (including during the Erase Suspend mode), or is in the standby mode.
DQ6: Toggle Bit I
The EN29LV400A provides a “Toggle Bit” on DQ6 to indicate the status of the embedded programming
and erase operations. (See Table 6)
During an embedded Program or Erase operation, successive attempts to read data from the device at
any address (by active OE# and CE#) will result in DQ6 toggling between “zero” and “one”. Once the
embedded Program or Erase operation is completed, DQ6 will stop toggling and valid data will be read
on the next successive attempts. During embedded Programming, the Toggle Bit is valid after the rising
edge of the fourth WE# pulse in the four-cycle sequence. During Erase operation, the Toggle Bit is valid
after the rising edge of the sixth WE# pulses for sector erase or chip erase.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
16
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
In embedded Programming, if the sector being written to is protected, DQ6 will toggles for about 2 μs,
then stop toggling without the data in the sector having changed. In Sector Erase or Chip Erase, if all
selected sectors are protected, DQ6 will toggle for about 100 μs. The chip will then return to the read
mode without changing data in all protected sectors.
The flowchart for the Toggle Bit (DQ6) is shown in Flowchart 6. The Toggle Bit timing diagram is shown
in Figure 9.
DQ5: Exceeded Timing Limits
DQ5 indicates whether the program or erase time has exceeded a specified internal pulse count limit.
Under these conditions DQ5 produces a “1.” This is a failure condition that indicates the program or
erase cycle was not successfully completed. Since it is possible that DQ5 can become a 1 when the
device has successfully completed its operation and has returned to read mode, the user must check
again to see if the DQ6 is toggling after detecting a “1” on DQ5.
The DQ5 failure condition may appear if the system tries to program a “1” to a location that is previously
programmed to “0.” Only an erase operation can change a “0” back to a “1.” Under this condition,
the device halts the operation, and when the operation has exceeded the timing limits, DQ5 produces a
“1.” Under both these conditions, the system must issue the reset command to return the device to
reading array data.
DQ3: Sector Erase Timer
After writing a sector erase command sequence, the output on DQ3 can be used to determine whether
or not an erase operation has begun. (The sector erase timer does not apply to the chip erase
command.) When sector erase starts, DQ3 switches from “0” to “1.” This device does not support
multiple sector erase command sequences so it is not very meaningful since it immediately shows as a
“1” after the first 30h command. Future devices may support this feature.
DQ2: Erase Toggle Bit II
The “Toggle Bit” on DQ2, when used with DQ6, indicates whether a particular sector is actively erasing
(that is, the Embedded Erase algorithm is in progress), or whether that sector is erase-suspended.
Toggle Bit II is valid after the rising edge of the final WE# pulse in the command sequence. DQ2
toggles when the system reads at addresses within those sectors that have been selected for erasure.
(The system may use either OE# or CE# to control the read cycles.) But DQ2 cannot distinguish
whether the sector is actively erasing or is erase-suspended. DQ6, by comparison, indicates whether
the device is actively erasing, or is in Erase Suspend, but cannot distinguish which sectors are selected
for erasure. Thus, both status bits are required for sector and mode information. Refer to the following
table to compare outputs for DQ2 and DQ6.
Flowchart 6 shows the toggle bit algorithm, and the section “DQ2: Toggle Bit” explains the algorithm.
See also the “DQ6: Toggle Bit I” subsection. Refer to the Toggle Bit Timings figure for the toggle bit
timing diagram. The DQ2 vs. DQ6 figure shows the differences between DQ2 and DQ6 in graphical
form.
Reading Toggle Bits DQ6/DQ2
Refer to Flowchart 6 for the following discussion. Whenever the system initially begins reading toggle
bit status, it must read DQ7–DQ0 at least twice in a row to determine whether a toggle bit is toggling.
Typically, a system would note and store the value of the toggle bit after the first read. After the second
read, the system would compare the new value of the toggle bit with the first. If the toggle bit is not
toggling, the device has completed the program or erase operation. The system can read array data on
DQ7–DQ0 on the following read cycle.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
17
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
However, if after the initial two read cycles, the system determines that the toggle bit is still toggling, the
system also should note whether the value of DQ5 is high (see the section on DQ5). If it is, the system
should then determine again whether the toggle bit is toggling, since the toggle bit may have stopped
toggling just as DQ5 went high. If the toggle bit is no longer toggling, the device has successfully
completed the program or erase operation. If it is still toggling, the device did not complete the
operation successfully, and the system must write the reset command to return to reading array data.
The remaining scenario is that the system initially determines that the toggle bit is toggling and DQ5
has not gone high. The system may continue to monitor the toggle bit and DQ5 through successive
read cycles, determining the status as described in the previous paragraph. Alternatively, it may choose
to perform other system tasks. In this case, the system must start at the beginning of the algorithm
when it returns to determine the status of the operation (top of Flowchart 6).
Write Operation Status
Operation
Standard
Mode
Erase
Suspend
Mode
DQ7
DQ6
DQ5
DQ3
DQ2
RY/BY#
Embedded Program
Algorithm
DQ7#
Toggle
0
N/A
No
toggle
0
Embedded Erase Algorithm
0
Toggle
0
1
Toggle
0
1
No
Toggle
0
N/A
Toggle
1
Data
Data
Data
Data
Data
1
DQ7#
Toggle
0
N/A
N/A
0
Reading within Erase
Suspended Sector
Reading within Non-Erase
Suspended Sector
Erase-Suspend Program
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
18
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Table 6. Status Register Bits
DQ
7
Name
Logic Level
‘1’
Erase Complete or erase Sector in Erase suspend
DATA#
‘0’
POLLING
DQ7
Erase On-Going
Program Complete or
data of non-erase Sector during Erase Suspend
Program On-Going
DQ7#
6
TOGGLE BIT
‘-1-0-1-0-1-0-1-’
Erase or Program On-going
DQ6
Read during Erase Suspend
‘-1-1-1-1-1-1-1-‘
5
TIME OUT BIT
3
ERASE TIME
OUT BIT
Erase Complete
‘1’
Program or Erase Error
‘0’
Program or Erase On-going
‘1’
Erase operation start
‘0’
‘-1-0-1-0-1-0-1-’
2
Definition
TOGGLE BIT
DQ2
Erase timeout period on-going
Chip Erase, Erase or Erase suspend on currently
addressed
Sector. (When DQ5=1, Erase Error due to currently
addressed Sector. Program during Erase Suspend
on-going at current address
Erase Suspend read on
non Erase Suspend Sector
Notes:
DQ7 DATA# Polling: indicates the P/E C status check during Program or Erase, and on completion before checking bits DQ5 for
Program or Erase Success.
DQ6 Toggle Bit: remains at constant level when P/E operations are complete or erase suspend is acknowledged. Successive
reads output complementary data on DQ6 while programming or Erase operation are on-going.
DQ5 Tim Out Bit: set to “1” if failure in programming or erase
DQ3 Sector Erase Command Timeout Bit: Operation has started. Only possible command is Erase suspend (ES).
DQ2 Toggle Bit: indicates the Erase status and allows identification of the erased Sector.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
19
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
EMBEDDED ALGORITHMS
Flowchart 1. Embedded Program
START
Write Program
Command Sequence
(shown belo w)
Data# Poll Device
No
Verify Data?
Yes
Increment
Address
No
Last
Address?
Yes
Programming Done
Flowchart 2. Embedded Program Command Sequence
See the Command Definitions section for more information on WORD mode.
555H / AAH
2AAH / 55H
555H / A0H
PROGRAM ADDRESS / PROGRAM DATA
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
20
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Flowchart 3. Embedded Erase
START
Write Erase
Command Sequence
Data Poll from
System or Toggle Bit
successfully
completed
Data =FFh?
No
Yes
Erase Done
Flowchart 4. Embedded Erase Command Sequence
See the Command Definitions section for more information on WORD mode.
Chip Erase
Sector Erase
555H/AAH
555H/AAH
2AAH/55H
2AAH/55H
555H/80H
555H/80H
555H/AAH
555H/AAH
2AAH/55H
2AAH/55H
555H/10H
Sector Address/30H
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
21
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Flowchart 5. DATA# Polling
Algorithm
Start
Read Data
DQ7 = Data?
Yes
No
No
DQ5 = 1?
Yes
Read Data (1)
Notes:
(1) This second read is necessary in case the
first read was done at the exact instant when
the status data was in transition.
Yes
DQ7 = Data?
No
Fail
Pass
Start
Flowchart 6. Toggle Bit Algorithm
Read Data twice
No
DQ6 = Toggle?
Yes
No
DQ5 = 1?
Yes
Read Data twice (2)
Notes:
(2) This second set of reads is necessary in case
the first set of reads was done at the exact
instant when the status data was in transition.
No
DQ6 = Toggle?
Yes
Fail
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
22
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
Pass
www.eonssi.com
EN29LV400A
Flowchart 7a. In-System Sector Protect Flowchart
START
PLSCNT = 1
RESET# = VID
Wait 1 μs
No
First Write
Cycle =
60h?
Temporary Sector
Unprotect Mode
Yes
Set up sector
address
Sector Protect: Write 60h
to sector addr with
A6 = 0, A1 = 1, A0 = 0
Wait 150 μs
Verify Sector Protect:
Write 40h to sector
address with
A6 = 0, A1 = 1, A0 = 0
Increment
PLSCNT
Reset
PLSCNT = 1
Wait 0.4 μs
Read from sector
address with
A6 = 0, A1 = 1, A0 = 0
No
PLSCNT = 25?
No
Data = 01h?
Yes
Yes
Device failed
Protect another
sector?
Yes
No
Remove VID
from RESET#
Write reset
command
Sector Protect
Algorithm
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
Sector Protect
complete
23
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Flowchart 7b. In-System Sector Unprotect Flowchart
START
PLSCNT = 1
Protect all sectors:
The indicated portion
of the sector protect
algorithm must be
performed for all
unprotected sectors
prior to issuing the
first sector unprotect
address (see
Diagram 7a.)
RESET# = VID
Wait 1 μS
No
Temporary Sector
Unprotect Mode
First Write
Cycle = 60h?
Yes
No
All sectors
protected?
Yes
Set up first sector
address
Sector Unprotect: Write 60H to
sector address with A6 = 1,
A1 = 1, A0 = 0
Wait 15 ms
Increment
PLSCNT
Verify Sector Unprotect:
Write 40h to sector address
with A6 = 1, A1 = 1, A0 =0
Wait 0.4 μS
No
PLSCCNT =
1000?
Sector
Unprotect
Algorithm
Read from sector address with
A6 = 1, A1 = 1, A0 = 0
No
Yes
Yes
Device failed
Set up next sector
address
Data = 00h?
No
Last sector
verified?
Yes
Remove VID from
RESET#
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
24
Write reset
command
Sector Unprotect
complete
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Table 7. DC Characteristics
(Ta = 0°C to 70°C or - 40°C to 85°C; VCC = 2.7-3.6V)
Symbol
Parameter
Test Conditions
ILI
Input Leakage Current
0V≤ VIN ≤ Vcc
Output Leakage Current
0V≤ VOUT ≤ Vcc
ILO
Supply Current (read) CMOS Byte
ICC1
(read) CMOS Word
ICC2
Supply Current (Standby - CMOS)
ICC3
Supply Current (Program or Erase)
ICC4
Automatic Sleep Mode
VIL
Input Low Voltage
VIH
Input High Voltage
VOL
Output Low Voltage
Min
CE# = VIL; OE# = VIH;
f = 5MHz
CE# = BYTE# =
RESET# = Vcc ± 0.3V
(Note 1)
Byte program, Sector or
Chip Erase in progress
VIH = Vcc ± 0.3 V
VIL = Vss ± 0.3 V
Typ
VID
A9 Voltage (Electronic Signature)
IID
A9 Current (Electronic Signature)
VLKO
Supply voltage (Erase and
Program lock-out)
IOH = -100 μA,
±1
µA
±1
µA
12
mA
7
12
mA
1
5.0
µA
15
30
mA
1
5.0
µA
0.8
Vcc +
0.3
0.45
V
IOL = 4.0 mA
Output High Voltage CMOS
Unit
6
-0.5
0.7 x
Vcc
VOH
Max
Vcc 0.4V
10.5
A9 = VID
2.3
V
V
V
11.5
V
100
µA
2.5
V
Notes
1. BYTE# pin can also be GND ± 0.3V. BYTE# and RESET# pin input buffers are always enabled so that they
draw power if not at full CMOS supply voltages.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
25
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Test Conditions
Device Under Test
CL
Test Specifications
Test Conditions
-45R
-55R
-70
Unit
Output Load Capacitance, CL
30
30
30
pF
Input Rise and Fall times
5
5
5
ns
Input Pulse Levels
Input timing measurement
reference levels
Output timing measurement
reference levels
0.0-3.0
0.0-3.0
0.0-3.0
V
1.5
1.5
1.5
V
1.5
1.5
1.5
V
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
26
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
AC CHARACTERISTICS
Hardware Reset (Reset#)
Parameter
Std
tRP1
tRP2
tRH
tRB1
tRB2
tREADY1
tREADY2
Test
Setup
Description
RESET# Pulse Width (During Embedded
Algorithms)
RESET# Pulse Width (NOT During Embedded
Algorithms)
Reset# High Time Before Read
RY/BY# Recovery Time ( to CE#, OE# go low)
RY/BY# Recovery Time ( to WE# go low)
Reset# Pin Low (During Embedded Algorithms)
to Read or Write
Reset# Pin Low (NOT During Embedded
Algorithms) to Read or Write
Speed
-45R -55R
Unit
-70
Min
10
us
Min
500
ns
Min
Min
Min
50
0
50
ns
ns
ns
Max
20
us
Max
500
ns
Figure 1. AC Waveforms for RESET#
Reset# Timings
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
27
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
AC CHARACTERISTICS
Word / Byte Configuration (Byte#)
Std
Parameter
tBCS
tCBH
tRBH
Speed
Description
Byte# to CE# switching setup time
CE# to Byte# switching hold time
RY/BY# to Byte# switching hold time
-45R
0
0
0
Min
Min
Min
-55R
0
0
0
Unit
-70
0
0
0
ns
ns
ns
Figure 2. AC Waveforms for BYTE#
CE#
OE#
Byte#
tCBH
tBCS
Byte# timings for Read Operations
CE#
WE#
Byte#
tRBH
tBCS
RY/BY#
Byte #timings for Write Operations
Note: Switching BYTE# pin not allowed during embedded operations
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
28
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Table 8. AC CHARACTERISTICS
Read-only Operations Characteristics
Parameter
Symbols
JEDEC
Standard
Description
tAVAV
tRC
Read Cycle Time
tAVQV
tACC
Address to Output Delay
tELQV
tCE
Chip Enable To Output Delay
tGLQV
tOE
tEHQZ
Speed Options
Test
Setup
-45R
-55R
-70
Unit
Min
45
55
70
ns
CE# = VIL
OE#= VIL
Max
45
55
70
ns
OE#= VIL
Max
45
55
70
ns
Output Enable to Output Delay
Max
25
30
30
ns
tDF
Chip Enable to Output High Z
Max
10
15
20
ns
tGHQZ
tDF
Output Enable to Output High Z
Max
10
15
20
ns
tAXQX
tOH
Output Hold Time from
Addresses, CE# or OE#,
whichever occurs first
Min
0
0
0
ns
Output Enable
Hold Time
Read
Min
0
0
0
ns
tOEH
Toggle and
Data# Polling
Min
10
10
10
ns
Notes:
1. High Z is Not 100% tested.
2. For -45R,-55R,70 Vcc = 3.0V ± 5%
Output Load : 30pF
Input Rise and Fall Times: 5ns Input Rise Levels: 0.0 V to Vcc
Timing Measurement Reference Level, Input and Output: 1.5 V
Figure 3. AC Waveforms for READ Operations
tBRCB
Addresses
Addresses Stable
tBACC
CE#
tBDF
tBOEB
OE#
tBOEHB
WE#
tBCEB
tBOH
HIGH Z
Output Valid
Outputs
HIGH Z
RESET#
RY/BY#
0V
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
29
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Table 9. AC CHARACTERISTICS
Write (Erase/Program) Operations
Parameter
Symbols
Speed Options
JEDEC
Standard
-45R
-55R
-70
Unit
tAVAV
tWC
Write Cycle Time (Note 1)
Min
45
55
70
ns
tAVWL
tAS
Address Setup Time
Min
0
0
0
ns
tWLAX
tAH
Address Hold Time
Min
35
45
45
ns
tDVWH
tDS
Data Setup Time
Min
20
25
30
ns
tWHDX
tDH
Data Hold Time
Min
0
0
0
ns
tOES
Output Enable Setup Time
Min
0
0
0
ns
Read
Toggle and
Data# Polling
Read Recovery Time before
Write (OE# High to WE# Low)
MIn
0
0
0
ns
Min
10
10
10
ns
Min
0
0
0
ns
tOEH
Description
Output Enable
Hold Time
tGHWL
tGHWL
tELWL
tCS
CE# SetupTime
Min
0
0
0
ns
tWHEH
tCH
CE# Hold Time
Min
0
0
0
ns
tWLWH
tWP
Write Pulse Width
Min
25
30
35
ns
tWHDL
tWPH
Write Pulse Width High
Min
20
20
20
ns
tWHWH1
tWHWH1
Programming Operation
(Word AND Byte Mode)
(Note 2)
Typ
8
8
8
µs
Max
300
300
300
µs
tWHWH2
tWHWH2
Sector Erase Operation
(Note 2)
Typ
0.5
0.5
0.5
s
tVCS
Vcc Setup Time
Min
50
50
50
µs
tVIDR
Rise Time to VID
Min
500
500
500
ns
Recovery Time from RY/BY#
Min
0
0
0
ns
WE# High to RY/BY# Low
Max
45
55
70
ns
tRB
t BUSY
B
Notes:
1. Not 100% tested.
2. See Erase and Programming Performance for more information.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
30
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Table 10. AC CHARACTERISTICS
Write (Erase/Program) Operations
Alternate CE# Controlled Writes
Parameter
Symbols
JEDEC
Standard
Speed Options
Description
-45R
-55R
-70
Unit
tAVAV
tWC
Write Cycle Time (Note 1)
Min
45
55
70
ns
tAVEL
tAS
Address Setup Time
Min
0
0
0
ns
tELAX
tAH
Address Hold Time
Min
35
45
45
ns
tDVEH
tDS
Data Setup Time
Min
20
25
30
ns
tEHDX
tDH
Data Hold Time
Min
0
0
0
ns
Output Enable Setup Time
Min
0
0
0
ns
Read
Toggle and
Data# Polling
Read Recovery Time before
Write ( OE High to CE Low)
Min
0
0
0
ns
Min
10
10
10
ns
Min
0
0
0
ns
tOES
tOEH
Output Enable
Hold Time
tGHEL
tGHEL
tWLEL
tWS
WE# SetupTime
Min
0
0
0
ns
tEHWH
tWH
WE# Hold Time
Min
0
0
0
ns
tELEH
tCP
Write Pulse Width
Min
25
30
35
ns
tEHEL
tCPH
Write Pulse Width High
Min
20
20
20
ns
tWHWH1
tWHWH1
Programming Operation
(byte AND word mode)
(Note 2)
Typ
8
8
8
µs
Max
300
300
300
µs
tWHWH2
tWHWH2
Sector Erase Operation
(Note 2)
Typ
0.5
0.5
0.5
s
tVCS
Vcc Setup Time
Min
50
50
50
µs
tVIDR
Rise Time to VID
Min
500
500
500
ns
Recovery Time from RY/BY#
Min
0
0
0
ns
tRB
Notes:
1. Not 100% tested.
2. See Erase and Programming Performance for more information.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
31
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Table 11. ERASE AND PROGRAMMING PERFORMANCE
Typ
Limits
Max
Unit
Sector Erase Time
0.5
10
sec
Chip Erase Time
5
100
sec
Byte Programming Time
8
300
µs
Word Programming Time
8
300
µs
Byte
4.2
12.6
Word
2.1
6.3
Parameter
Chip Programming
Time
Comments
Excludes 00H programming prior
to erasure
Excludes system level overhead
sec
Erase/Program Endurance
100K
Minimum 100K cycles
cycles
Table 12. 48-PIN TSOP AND BGA PACKAGE CAPACITANCE
Parameter Symbol
Parameter Description
Test Setup
CIN
Input Capacitance
VIN = 0
B
B
COUT
B
CIN2
B
B
B
Output Capacitance
Control Pin Capacitance
B
Package
Typ
Max
TSOP
6
7.5
BGA
1.2
1.2
TSOP
8.5
12
BGA
1.1
1.2
TSOP
7.5
9
BGA
1.0
1.3
B
VOUT = 0
B
B
VIN = 0
B
B
Unit
pF
pF
pF
Note: Test conditions are Temperature = 25°C and f = 1.0 MHz.
Table 13. DATA RETENTION
Parameter Description
Test Conditions
Min
Unit
150°C
10
Years
125°C
20
Years
Data Retention Time
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
32
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
AC CHARACTERISTICS
Figure 4. AC Waveforms for Chip/Sector Erase Operations Timings
Erase Command Sequence (last 2 cycles)
tAS
tWC
Addresses
0x2AA
Read Status Data (last two cycles)
tAH
SA
VA
VA
0x555 for chip
erase
CE#
tGHWL
tCH
OE#
tWP
WE#
tWPH
tCS
0x55
Data
tDS
tWHWH 2
0x30
tDH
Status
10 for chip
erase
tBUSY
DOUT
tRB
RY/BY#
VCC
tVCS
Notes:
1. SA=Sector Address (for sector erase), VA=Valid Address for reading status, Dout=true data at read address.
2. Vcc shown only to illustrate tvcs measurement references. It cannot occur as shown during a valid command
sequence.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
33
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Figure 5. Program Operation Timings
Program Command Sequence (last 2 cycles)
tAS
tWC
Addresses
0x555
Program Command Sequence (last 2 cycles)
tAH
PA
PA
PA
CE#
tGHWL
OE#
tCH
tWP
WE#
tWPH
tWHWH1
tCS
Data
OxA0
tDS
RY/BY#
Status
PD
tDH
DOUT
tRB
tBUSY
tVCS
VCC
Notes:
1. PA=Program Address, PD=Program Data, DOUT is the true data at the program address.
2. VCC shown in order to illustrate tVCS measurement references. It cannot occur as shown during a valid command
sequence.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
34
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Figure 6. AC Waveforms for DATA# Polling During Embedded Algorithm
Operations
tRC
Addresses
VA
VA
VA
tACC
tCH
tCE
CE#
tOE
OE#
tOEH
tDF
WE#
tOH
DQ[7]
Complement
DQ[6:0]
Status Data
Comple
-ment
Status
Data
Valid Data
True
True
Valid Data
tBUSY
RY/BY#
Notes:
1. VA=Valid Address for reading Data# Polling status data
2. This diagram shows the first status cycle after the command sequence, the last status read cycle and the array data read cycle.
Figure 7. AC Waveforms for Toggle Bit During Embedded Algorithm Operations
tRC
VA
Addresses
tCH
VA
VA
VA
tACC
tCE
CE#
tOE
OE#
tOEH
WE#
tDF
tOH
Valid Status
DQ6, DQ2
tBUSY
(first read)
Valid Status
(second read)
Valid Status
Valid Data
(stops toggling)
RY/BY#
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
35
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Figure 8. Alternate CE# Controlled Write Operation Timings
0x555 for Program
0x2AA for Erase
PA for Program
SA for Sector Erase
0x555 for Chip Erase
Addresses
VA
tWC
tAS
tAH
WE#
tWH
tGHEL
OE#
tCP
tCPH
tWHWH1 / tWHWH2
tWS
CE#
tDS
tBUSY
tDH
Status
Data
0xA0 for
Program
0x55 for Erase
DOUT
PD for Program
0x30 for Sector Erase
0x10 for Chip Erase
RY/BY
tRH
Reset#
Notes:
PA = address of the memory location to be programmed.
PD = data to be programmed at byte address.
VA = Valid Address for reading program or erase status
Dout = array data read at VA
Shown above are the last two cycles of the program or erase command sequence and the last status read cycle
Reset# shown to illustrate tRH measurement references. It cannot occur as shown during a valid command
sequence.
Figure 9. DQ2 vs. DQ6
Enter
Embedded
Erase
WE#
Enter Erase
Suspend
Program
Erase
Suspend
Erase
Erase
Resume
Enter
Suspend
Program
Enter
Suspend
Read
Erase
Suspend
Read
Erase
Erase
Complete
DQ6
DQ2
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
36
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Figure 10. Sector Protect/Unprotect Timing Diagram
VID
Vcc
RESET#
0V
0V
tVIDR
tVIDR
SA,
A6,A1,A0
Data
60h
Valid
Valid
Valid
60h
40h
Status
Sector Protect/Unprotect
Verify
CE#
>0.4μS
WE#
>1μS
Sector Protect: 150 uS
Sector Unprotect: 15 mS
OE#
Notes:
Use standard microprocessor timings for this device for read and write cycles.
For Sector Protect, use A6=0, A1=1, A0=0. For Sector Unprotect, use A6=1, A1=1, A0=0.
Temporary Sector Unprotect
Parameter
Std
tVIDR
tRSP
Speed Option
-45R -55R
-70
Unit
Min
500
ns
Min
4
µs
Description
VID Rise and Fall Time
RESET# Setup Time for Temporary
Sector Unprotect
Figure 11. Temporary Sector Unprotect Timing Diagram
VID
RESET#
0 or 3 V
0 or 3 V
tVIDR
tVIDR
CE#
WE#
tRSP
RY/BY#
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
37
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
FIGURE 12. 48L TSOP 12mm x 20mm package outline
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
38
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
FIGURE 13. 48L TFBGA 6mm x 8mm package outline
SYMBOL
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
39
DIMENSION IN MM
MIN.
NOR
MAX
A
---
---
1.30
A1
0.23
0.29
---
A2
0.84
0.91
---
D
7.90
8.00
8.10
E
5.90
6.00
6.10
D1
---
5.60
---
E1
---
4.00
---
e
---
0.80
---
b
0.35
0.40
Note : 1. Coplanarity: 0.1 mm
0.45
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Figure 14. 48L WFBGA 4mm x 6mm package outline
Note : Controlling dimensions are in millimeters (mm).
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
40
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
ABSOLUTE MAXIMUM RATINGS
Parameter
Value
Unit
Storage Temperature
-65 to +150
°C
Plastic Packages
-65 to +125
°C
-55 to +125
°C
200
mA
A9, OE#, Reset# 2
-0.5 to +11.5
V
All other pins 3
-0.5 to Vcc+0.5
V
Vcc
-0.5 to +4.0
V
Ambient Temperature
With Power Applied
Output Short Circuit Current1
Voltage with
Respect to Ground
Notes:
1.
No more than one output shorted at a time. Duration of the short circuit should not be greater than one second.
2.
Minimum DC input voltage on A9, OE#, RESET# pins is –0.5V. During voltage transitions, A9, OE#, RESET# pins may
undershoot Vss to –1.0V for periods of up to 50ns and to –2.0V for periods of up to 20ns. See figure below. Maximum DC input
voltage on A9, OE#, and RESET# is 10.5V which may overshoot to 11.5V for periods up to 20ns.
3.
Minimum DC voltage on input or I/O pins is –0.5 V. During voltage transitions, inputs may undershoot Vss to –1.0V for periods of
up to 50ns and to –2.0 V for periods of up to 20ns. See figure below. Maximum DC voltage on output and I/O pins is Vcc + 0.5 V.
During voltage transitions, outputs may overshoot to Vcc + 1.5 V for periods up to 20ns. See figure below.
4.
Stresses above the values so mentioned above may cause permanent damage to the device. These values are for a stress
rating only and do not imply that the device should be operated at conditions up to or above these values. Exposure of the
device to the maximum rating values for extended periods of time may adversely affect the device reliability.
RECOMMENDED OPERATING RANGES1
Parameter
Ambient Operating Temperature
Commercial Devices
Industrial Devices
Value
Unit
0 to 70
-40 to 85
°C
Regulated Voltage
Range: 3.0-3.6
Operating Supply Voltage
Vcc
V
Standard Voltage Range:
2.7 to 3.6
1.
Recommended Operating Ranges define those limits between which the functionality of the device is guaranteed.
Vcc
+1.5V
Maximum Negative Overshoot
Waveform
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
Maximum Positive Overshoot
Waveform
41
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
ORDERING INFORMATION
EN29LV400A
T
─
70
T
C
P
PACKAGING CONTENT
P = RoHS compliant
TEMPERATURE RANGE
C = Commercial (0°C to +70°C)
I = Industrial (-40°C to +85°C)
PACKAGE
T = 48-pin TSOP
B = 48-ball Thin Fine Pitch Ball Grid Array (TFBGA)
0.80mm pitch, 6mm x 8mm package
N = 48-Ball Very-Very-Thin-Profile Fine Pitch
Ball Grid Array (WFBGA)
0.5mm pitch, 4mm x 6mm package
SPEED
45R = 45ns Regulated range 3.0V~3.6V
55R = 55ns Regulated range 3.0V~3.6V
70 = 70ns
BOOT CODE SECTOR ARCHITECTURE
T = Top Sector
B = Bottom Sector
BASE PART NUMBER
EN = Eon Silicon Solution Inc.
29LV = FLASH, 3V Read Program Erase
400 = 4 Megabit (512K x 8 / 256K x 16)
A = Version Identifier
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
42
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
www.eonssi.com
EN29LV400A
Revisions List
Revision No Description
A
B
C
D
E
F
G
H
Date
Initial Release
1. Correct the typo of program/erase Endurance cycle to 100K at
FEATURES page 1
2. Change the FBGA package dimension to enhance the BGA
substrate and ball strength, the difference is
Package Thickness A : 1.10 mm to 1.31 mm
Ball size b : 0.3 mm to 0.4 mm
1. Remove ,Unlock Bypass, Unlock Bypass Program, and Unlock
Bypass Reset, commands from Table 9.
2. Remove description of Unlock Bypass
1. Add the tBUSY description in Table 9. Write (Erase/Program)
Operations in page 28
2. Correct the Figure 7. Program Operation Timings in page 32
3. Update 48 pin TSOP-I package outline in page 36
4. Change the FBGA 48 Ball package thickness from 1.31mm to
1.30mm in page 37
Add Eon products’ New top marking “cFeon“ information in page 1.
1. Add 48-ball 4mm x 6mm WFBGA package option.
2. Modify Table 6 Status Register Bits DQ5 from ERROE BIT to TIME
OUT BIT on page 19.
3. Modify Test Conditions illustration on page 26.
4. Update Hardware Reset (RESET#) table and Figure 1. AC
Waveforms for RESET# on page 27.
5. Modify Storage Temperature from "-65 to + 125" to "-65 to +150" on
page 41.
6. Modify P = Pb free to P = RoHS compliant on page 42.
7. Remove the Latch up Characteristics Table.
1. Add the chip will output a configuration code 7Fh, if a manufacturing
ID is read with A8=L (000h).
2. Remove the speed option of 90ns.
1. Correct the typo of VIH (max.) = Vcc + 0.3V on page 25.
2. Add BGA PACKAGE CAPACITANCE on page 32.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
43
© 2005 Eon Silicon Solution, Inc.,
Rev. H, Issue Date: 2011/10/27
2004/01/07
2005/11/8
2006/02/21
2008/04/25
2009/01/09
2009/09/24
2011/01/04
2011/10/27
www.eonssi.com