INTEL 356

Intel® Celeron® D Processor
300Δ Sequence
Datasheet
– On 65 nm Process in the 775-Land Package
March 2007
Document Number: 311826-005
INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR
OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS
OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING
TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE,
MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. INTEL PRODUCTS ARE NOT
INTENDED FOR USE IN MEDICAL, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS.
Intel may make changes to specifications and product descriptions at any time, without notice.
Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for
future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.
The Intel® Celeron® D processor 300 sequence on 65 nm process may contain design defects or errors known as errata which may cause the product to
deviate from published specifications.
Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.
Δ
Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different
processor families. Over time processor numbers will increment based on changes in clock speed, cache, FSB, or other features, and increments are not
intended to represent proportional or quantitative increases in any particular feature. Current roadmap processor number progression is not necessarily
representative of future roadmaps. See http://www.intel.com/products/processor_number for details.
Intel® 64 requires a computer system with a processor, chipset, BIOS, operating system, device drivers, and applications enabled for Intel 64. Processor
will not operate (including 32-bit operation) without an Intel 64-enabled BIOS. Performance will vary depending on your hardware and software
configurations. See http://www.intel.com/technology/intel64/index.htm for more information including details on which processors support Intel 64, or
consult with your system vendor for more information.
Enabling Execute Disable Bit functionality requires a PC with a processor with Execute Disable Bit capability and a supporting operating system. Check
with your PC manufacturer on whether your system delivers Execute Disable Bit functionality.
Intel, Pentium, Celeron, and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other
countries.
*Other names and brands may be claimed as the property of others.
Copyright © 2006–2007 Intel Corporation.
2
Datasheet
Contents
1
Introduction................................................................................................................. 9
1.1
Terminology ....................................................................................................... 9
1.1.1 Processor Packaging Terminology ............................................................. 10
1.2
References ....................................................................................................... 11
2
Electrical Specifications ............................................................................................... 13
2.1
Power and Ground Lands.................................................................................... 13
2.2
Decoupling Guidelines ........................................................................................ 13
2.2.1 VCC Decoupling ..................................................................................... 13
2.2.2 VTT Decoupling ...................................................................................... 14
2.2.3 FSB Decoupling...................................................................................... 14
2.3
Voltage Identification ......................................................................................... 14
2.4
Reserved, Unused, and TESTHI Signals ................................................................ 16
2.5
Voltage and Current Specification ........................................................................ 17
2.5.1 Absolute Maximum and Minimum Ratings .................................................. 17
2.5.2 DC Voltage and Current Specification ........................................................ 18
2.5.3 VCC Overshoot ...................................................................................... 21
2.5.4 Die Voltage Validation ............................................................................. 22
2.6
Signaling Specifications...................................................................................... 22
2.6.1 FSB Signal Groups.................................................................................. 23
2.6.2 GTL+ Asynchronous Signals..................................................................... 25
2.6.3 Processor DC Specifications ..................................................................... 25
2.6.3.1 GTL+ Front Side Bus Specifications ............................................. 28
2.7
Clock Specifications ........................................................................................... 29
2.7.1 Front Side Bus Clock (BCLK[1:0]) and Processor Clocking ............................ 29
2.7.2 FSB Frequency Select Signals (BSEL[2:0])................................................. 30
2.7.3 Phase Lock Loop (PLL) and Filter .............................................................. 30
2.7.4 BCLK[1:0] Specifications ......................................................................... 32
3
Package Mechanical Specifications ................................................................................ 33
3.1
Package Mechanical Drawing............................................................................... 33
3.2
Processor Component Keep-Out Zones ................................................................. 37
3.3
Package Loading Specifications ........................................................................... 37
3.4
Package Handling Guidelines............................................................................... 37
3.5
Package Insertion Specifications.......................................................................... 38
3.6
Processor Mass Specification ............................................................................... 38
3.7
Processor Materials............................................................................................ 38
3.8
Processor Markings............................................................................................ 38
3.9
Processor Land Coordinates ................................................................................ 39
4
Land Listing and Signal Descriptions ............................................................................. 41
4.1
Processor Land Assignments ............................................................................... 41
4.2
Alphabetical Signals Reference ............................................................................ 64
5
Thermal Specifications and Design Considerations........................................................... 75
5.1
Processor Thermal Specifications ......................................................................... 75
5.1.1 Thermal Specifications ............................................................................ 75
5.1.2 Thermal Metrology ................................................................................. 79
5.2
Processor Thermal Features ................................................................................ 79
5.2.1 Thermal Monitor..................................................................................... 79
5.2.2 On-Demand Mode .................................................................................. 80
5.2.3 PROCHOT# Signal .................................................................................. 81
5.2.4 THERMTRIP# Signal ............................................................................... 81
Datasheet
3
5.2.5
5.2.6
TCONTROL and Fan Speed Reduction ...........................................................81
Thermal Diode........................................................................................81
6
Features ....................................................................................................................85
6.1
Power-On Configuration Options ..........................................................................85
6.2
Clock Control and Low Power States .....................................................................85
6.2.1 Normal State .........................................................................................86
6.2.2 HALT and Enhanced HALT Powerdown States..............................................86
6.2.2.1 HALT Powerdown State ..............................................................87
6.2.2.2 Enhanced HALT Powerdown State................................................87
6.2.3 Stop Grant State ....................................................................................87
6.2.4 Enhanced HALT Snoop or HALT Snoop State,
Stop Grant Snoop State...........................................................................88
6.2.4.1 HALT Snoop State, Stop Grant Snoop State ..................................88
6.2.4.2 Enhanced HALT Snoop State .......................................................88
7
Boxed Processor Specifications .....................................................................................89
7.1
Mechanical Specifications ....................................................................................89
7.1.1 Boxed Processor Cooling Solution Dimensions.............................................89
7.1.2 Boxed Processor Fan Heatsink Weight .......................................................91
7.1.3 Boxed Processor Retention Mechanism and Heatsink
Attach Clip Assembly...............................................................................91
7.2
Electrical Requirements ......................................................................................91
7.2.1 Fan Heatsink Power Supply ......................................................................91
7.3
Thermal Specifications........................................................................................93
7.3.1 Boxed Processor Cooling Requirements......................................................93
8
Debug Tools Specifications ...........................................................................................95
8.1
Logic Analyzer Interface (LAI) .............................................................................95
8.1.1 Mechanical Considerations .......................................................................95
8.1.2 Electrical Considerations ..........................................................................95
4
Datasheet
Figures
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
Datasheet
VCC Static and Transient Tolerance for 775_VR_CONFIG_05A and 775_VR_CONFIG_06
Processors .............................................................................................................. 21
VCC Overshoot Example Waveform ............................................................................. 22
Phase Lock Loop (PLL) Filter Requirements .................................................................. 31
Processor Package Assembly Sketch ........................................................................... 33
Processor Package Drawing (Sheet 1 of 3)................................................................... 34
Processor Package Drawing (Sheet 2 of 3)................................................................... 35
Processor Package Drawing (Sheet 3 of 3)................................................................... 36
Processor Top-Side Marking Example .......................................................................... 38
Processor Land Coordinates and Quadrants (Top View) ................................................. 39
land-out Diagram (Top View – Left Side) ..................................................................... 42
land-out Diagram (Top View – Right Side) ................................................................... 43
Thermal Profile for 775_VR_CONFIG_05A Processors .................................................... 77
Thermal Profile for 775_VR_CONFIG_06 Processors ...................................................... 78
Case Temperature (TC) Measurement Location ............................................................ 79
Processor Low Power State Machine ........................................................................... 86
Mechanical Representation of the Boxed Processor ....................................................... 89
Space Requirements for the Boxed Processor (Side View: applies to all four side views) .... 90
Space Requirements for the Boxed Processor (Top View)............................................... 90
Space Requirements for the Boxed Processor (Overall View) ......................................... 91
Boxed Processor Fan Heatsink Power Cable Connector Description .................................. 92
Baseboard Power Header Placement Relative to Processor Socket ................................... 93
Boxed Processor Fan Heatsink Airspace Keep-out Requirements
(Side 1 View) .......................................................................................................... 94
Boxed Processor Fan Heatsink Airspace Keep-out Requirements
(Side 2 View) .......................................................................................................... 94
5
Tables
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
6
References ..............................................................................................................11
Voltage Identification Definition ..................................................................................15
Absolute Maximum and Minimum Ratings ....................................................................17
Voltage and Current Specifications..............................................................................18
VCC Static and Transient Tolerance for 775_VR_CONFIG_05A and 775_VR_CONFIG_06
Processors20
Vcc Overshoot Specifications......................................................................................21
FSB Signal Groups ....................................................................................................23
Signal Characteristics................................................................................................24
Signal Reference Voltages .........................................................................................24
GTL+ Signal Group DC Specifications ..........................................................................25
GTL+ Asynchronous Signal Group DC Specifications ......................................................26
PWRGOOD and TAP Signal Group DC Specifications.......................................................26
VTTPWRGD DC Specifications .....................................................................................27
BSEL[2:0] and VID[5:0] DC Specifications ...................................................................27
BOOTSELECT DC Specifications ..................................................................................27
GTL+ Bus Voltage Definitions .....................................................................................28
Core Frequency to FSB Multiplier Configuration.............................................................29
BSEL[2:0] Frequency Table for BCLK[1:0] ...................................................................30
Front Side Bus Differential BCLK Specifications .............................................................32
Processor Loading Specifications.................................................................................37
Package Handling Guidelines......................................................................................37
Processor Materials ...................................................................................................38
Alphabetical Land Assignments...................................................................................44
Numerical Land Assignment .......................................................................................54
Signal Description (Sheet 1 of 9) ................................................................................64
Processor Thermal Specifications for 775_VR_CONFIG_05A Processors ............................76
Processor Thermal Specifications for 775_VR_CONFIG_06 Processors ..............................76
Thermal Profile for 775_VR_CONFIG_05A Processors.....................................................77
Thermal Profile for 775_VR_CONFIG_06 Processors ......................................................78
Thermal “Diode” Parameters using Diode Model ............................................................82
Thermal “Diode” Parameters using Transistor Model ......................................................82
Thermal “Diode” ntrim and Diode_Correction_Offset.......................................................83
Thermal Diode Interface ............................................................................................83
Power-On Configuration Option Signals .......................................................................85
Fan Heatsink Power and Signal Specifications ...............................................................92
Datasheet
Revision History
Rev No.
-001
-002
Description
•
Initial release
• Added 775_VR_CONFIG_06 Specifications
Added Celeron D processor 360 specifications
•
Date
May 2006
September 2006
• Added Celeron D processor 347 specifications
-003
• Updated Table 16, “GLT+ Bus Voltage Definitions”.
October 2006
• Updated VTT_SEL signal descrition in Table 25.
Datasheet
-004
• Added Celeron D processor 365 specifications
January 2007
-005
• Added 775_VR_CONFIG_06 Specifications for Celeron D processor
347, 352, 356.
March 2007
7
Intel® Celeron® D Processor 300
Sequence Features
• Available at 3.66 GHz, 3.46 GHz, 3.33 GHz,
3.2 GHz, and 3.06 GHz
• 13 Streaming SIMD Extensions 3 (SSE3)
instructions
• Supports Intel® 64 architecture
• Two 16-KB Level 1 data caches
• Supports Execute Disable Bit capability
• 256-KB Advanced Transfer Cache (on-die,
full-speed Level 2 (L2) cache) with 8-way
associativity and Error Correcting Code
(ECC)
• Binary compatible with applications running
on previous members of the Intel
microprocessor line
• 8-way cache associativity provides improved
cache hit rate on load/store operations
• Intel NetBurst® microarchitecture
• FSB frequency at 533 MHz
• Enhanced floating point and multimedia unit
for enhanced video, audio, encryption, and
3D performance
• Hyper-Pipelined Technology
• Advance Dynamic Execution
• Power Management capabilities
• Very deep out-of-order execution
• System Management mode
• Enhanced branch prediction
• Optimized for 32-bit applications running on
advanced 32-bit operating systems
• Multiple low-power states
• 775-land Package
• 144 Streaming SIMD Extensions 2 (SSE2)
instructions
The Intel® Celeron® D processor family expands Intel’s processor family into the value-priced PC
market segment. Celeron D processors provide the value that offers the customer the capability to
affordably get onto the Internet, and use educational programs, home-office software, and
productivity applications. All of the Celeron D processors include an integrated L2 cache, and are built
on Intel’s advanced CMOS process technology. The Celeron D processor is backed by over 30 years of
Intel experience in manufacturing high-quality, reliable microprocessors.
Intel® 64 architecture enables Celeron D processors to execute operating systems and applications
written to take advantage of the Intel 64 architecture.
The Celeron D processor also includes the Execute Disable Bit capability. This feature, combined with
a supported operating system, allows memory to be marked as executable or non-executable.
§§
8
Datasheet
Introduction
1
Introduction
The Intel® Celeron® D processors 365, 360, 356, 352, and 347 are single-core desktop
processors on the 65 nm process. The processor uses Flip-Chip Land Grid Array (FCLGA6) package technology, and plugs into the LGA775 socket.
Note:
In this document the Intel® Celeron® D processor 300 sequence on the 65 nm process
is referred to as the “Celeron D processor” or simply “the processor.”
Note:
In this document, unless otherwise specified, the Intel® Celeron® D processor 300
sequence refers to Intel Celeron D processors 365, 360, 356, 352, and 347.
The Celeron D processor supports Intel® 64 architecture as an enhancement to Intel’s
IA-32 architecture. This enhancement enables the processor to execute operating
systems and applications written to take advantage of Intel 64 architecture. Further
details on the 64-bit extension architecture and programming model can be found in
the Intel® Extended Memory 64 Technology Software Developer Guide at http://
developer.intel.com/technology/64bitextensions/.
The Celeron D processor is based on the Intel 32-bit microarchitecture and maintains
the tradition of compatibility with IA-32 software. It has the Front Side Bus (FSB) data
transfer speed at 533 MB/s and Level 2 cache size of 512 KB.
The Celeron D processor also includes the Execute Disable Bit capability. This feature,
combined with a supported operating system, allows memory to be marked as
executable or non-executable. If code attempts to run in non-executable memory, the
processor raises an error to the operating system. This feature can prevent some
classes of viruses or worms that exploit buffer over run vulnerabilities and can, thus,
help improve the overall security of the system. See the Intel® Architecture Software
Developer's Manual for more detailed information.
Intel will enable support components for the Celeron D processor including heatsink,
heatsink retention mechanism, and socket. Manufacturability is a high priority; hence,
mechanical assembly may be completed from the top of the baseboard and should not
require any special tooling.
The processor includes an address bus power down capability that removes power from
the address and data signals when the FSB is not in use. This feature is always enabled
on the processor.
1.1
Terminology
A ‘#’ symbol after a signal name refers to an active low signal, indicating a signal is in
the active state when driven to a low level. For example, when RESET# is low, a reset
has been requested. Conversely, when NMI is high, a nonmaskable interrupt has
occurred. In the case of signals where the name does not imply an active state but
describes part of a binary sequence (such as address or data), the ‘#’ symbol implies
that the signal is inverted. For example, D[3:0] = ‘HLHL’ refers to a hex ‘A’, and
D[3:0]# = ‘LHLH’ also refers to a hex ‘A’ (H= High logic level, L= Low logic level).
“Front Side Bus” refers to the interface between the processor and system core logic
(a.k.a. the chipset components). The FSB is a multiprocessing interface to processors,
memory, and I/O.
Datasheet
9
Introduction
1.1.1
Processor Packaging Terminology
Commonly used terms are explained here for clarification:
• Intel® Celeron® D Processor 300 sequence on 65 nm process in the 775land Package— Processor in the FC-LGA6 package with a 512 KB L2 cache.
• Processor — For this document, the term processor is the generic form of the
Celeron D processor.
• Keep-out zone — The area on or near the processor that system design can not
use.
• Intel® 945G/945GZ/945P/945PL Express chipset family — Chipset that
supports DDR and DDR2 memory technology for the Celeron D processor on 65 nm
process.
• Processor core — Processor core die with integrated L2 cache.
• LGA775 socket — The Celeron D processor on 65 nm process mates with the
system board through a surface mount, 775-land, LGA socket.
• Integrated heat spreader (IHS) —A component of the processor package used
to enhance the thermal performance of the package. Component thermal solutions
interface with the processor at the IHS surface.
• Retention mechanism (RM) — Since the LGA775 socket does not include any
mechanical features for heatsink attach, a retention mechanism is required.
Component thermal solutions should attach to the processor via a retention
mechanism that is independent of the socket.
• FSB (Front Side Bus) — The electrical interface that connects the processor to
the chipset; also referred to as the processor system bus or the system bus. All
memory and I/O transactions as well as interrupt messages pass between the
processor and chipset over the FSB.
• Storage conditions — Refers to a non-operational state. The processor may be
installed in a platform, in a tray, or loose. Processors may be sealed in packaging or
exposed to free air. Under these conditions, processor lands should not be
connected to any supply voltages, have any I/Os biased, or receive any clocks.
Upon exposure to “free air”(i.e., unsealed packaging or a device removed from
packaging material) the processor must be handled in accordance with moisture
sensitivity labeling (MSL) as indicated on the packaging material.
• Functional operation — Refers to normal operating conditions in which all
processor specifications, including DC, AC, system bus, signal quality, mechanical
and thermal are satisfied.
10
Datasheet
Introduction
1.2
References
Material and concepts available in the following documents may be beneficial when
reading this document.
Table 1.
References
Document
®
Celeron
®
Pentium®
Intel
®
Location
D Processor 300 Sequence Specification Update
D Processor, Intel® Pentium® Processor Extreme
Intel
Edition, Intel® Pentium® 4 Processor and Intel® Core™2 Duo
Extreme Processor Thermal and Mechanical Design Guidelines
http://intel.com/design/
pentiumXE/designex/
306830.htm
NOTE: Refer to this document for 86 W processors.
Intel® Core™2 Duo Desktop Processor E6000 Sequence and Intel®
Pentium® 4 Processor 6x1 Sequence Thermal and Mechanical
Design Guidelines
www.intel.com/design/
processor/designex/
313685.htm
NOTE: Refer To this document for 65 W processors.
Voltage Regulator-Down (VRD) 10.1 Design Guide For Desktop and
Transportable LGA775 Socket
http://intel.com/design/
Pentium4/guides/
302356.htm
LGA775 Socket Mechanical Design Guide
http://intel.com/design/
Pentium4/guides/
302666.htm
Inte® 64 and IA-32 Intel Architecture Software Developer's Manual
Volume 1: Basic Architecture
Volume 2A: Instruction Set Reference, A-M
Volume 2B: Instruction Set Reference, N-Z
Volume 3A: System Programming Guide
http://www.intel.com/
products/processor/
manuals/
Volume 3B: System Programming Guide
§§
Datasheet
11
Introduction
12
Datasheet
Electrical Specifications
2
Electrical Specifications
This chapter describes the electrical characteristics of the processor interfaces and
signals. DC electrical characteristics are provided.
2.1
Power and Ground Lands
The Celeron D processor has 226 VCC (power), 24 VTT and 273 VSS (ground) inputs
for on-chip power distribution. All power lands must be connected to VCC, while all VSS
lands must be connected to a system ground plane. The processor VCC lands must be
supplied with the voltage determined by the Voltage IDentification (VID) lands.
Twenty-four (24) signals are denoted as VTT that provide termination for the front side
bus and power to the I/O buffers. A separate supply must be implemented for these
lands that meets the VTT specifications outlined in Table 4.
2.2
Decoupling Guidelines
Due to its large number of transistors and high internal clock speeds, the processor is
capable of generating large current swings. This may cause voltages on power planes
to sag below their minimum specified values if bulk decoupling is not adequate. Larger
bulk storage (CBULK), such as electrolytic or aluminum-polymer capacitors, supply
current during longer lasting changes in current demand by the component, such as
coming out of an idle condition. Similarly, they act as a storage well for current when
entering an idle condition from a running condition. The motherboard must be designed
to ensure that the voltage provided to the processor remains within the specifications
listed in Table 4. Failure to do so can result in timing violations or reduced lifetime of
the component.
2.2.1
VCC Decoupling
VCC regulator solutions need to provide sufficient decoupling capacitance to satisfy the
processor voltage specifications. This includes bulk capacitance with low effective series
resistance (ESR) to keep the voltage rail within specifications during large swings in
load current. In addition, ceramic decoupling capacitors are required to filter high
frequency content generated by the front side bus and processor activity. Consult the
Voltage Regulator-Down (VRD) 10.1 Design Guide For Desktop and Transportable
LGA775 Socket for further information.
Datasheet
13
Electrical Specifications
2.2.2
VTT Decoupling
Decoupling must be provided on the motherboard. Decoupling solutions must be sized
to meet the expected load. To insure compliance with the specifications, various factors
associated with the power delivery solution must be considered including regulator
type, power plane and trace sizing, and component placement. A conservative
decoupling solution would consist of a combination of low ESR bulk capacitors and high
frequency ceramic capacitors.
2.2.3
FSB Decoupling
The processor integrates signal termination on the die. In addition, some of the high
frequency capacitance required for the FSB is included on the processor package.
However, additional high frequency capacitance must be added to the motherboard to
properly decouple the return currents from the front side bus. Bulk decoupling must
also be provided by the motherboard for proper [A]GTL+ bus operation.
2.3
Voltage Identification
The Voltage Identification (VID) specification for the processor is defined by the Voltage
Regulator-Down (VRD) 10.1 Design Guide For Desktop and Transportable LGA775
Socket. The voltage set by the VID signals is the reference VR output voltage to be
delivered to the processor VCC lands (see Section 2.5.3 for VCC overshoot
specifications). Refer to Table 14 for the DC specifications for these signals. A minimum
voltage for each processor frequency is provided in Table 4.
Individual processor VID values may be calibrated during manufacturing such that two
devices at the same core speed may have different default VID settings. This is
reflected by the VID Range values provided in Table 4. Refer to the Intel® Celeron® D
Processor 300 Sequence Specification Update for further details on specific valid core
frequency and VID values of the processor.
The processor uses 6 voltage identification signals, VID[5:0], to support automatic
selection of power supply voltages. Table 2 specifies the voltage level corresponding to
the state of VID[5:0]. A ‘1’ in this table refers to a high voltage level and a ‘0’ refers to
a low voltage level. If the processor socket is empty (VID[5:0] = x11111), or the
voltage regulation circuit cannot supply the voltage that is requested, it must disable
itself. Refer to the Voltage Regulator-Down (VRD) 10.1 Design Guide For Desktop and
Transportable LGA775 Socket for further details.
The processor provides the ability to operate while transitioning to an adjacent VID and
its associated processor core voltage (VCC). This will represent a DC shift in the load
line. Note that a low-to-high or high-to-low voltage state change may result in as many
VID transitions as necessary to reach the target core voltage. Transitions above the
specified VID are not permitted. Table 4 includes VID step sizes and DC shift ranges.
Minimum and maximum voltages must be maintained as shown in Table 5 and Figure 1
as measured across the VCC_SENSE and VSS_SENSE lands.
The VRM or VRD used must be capable of regulating its output to the value defined by
the new VID. DC specifications for dynamic VID transitions are included in Table 4, and
Table 5. Refer to the Voltage Regulator-Down (VRD) 10.1 Design Guide For Desktop
and Transportable LGA775 Socket for further details.
14
Datasheet
Electrical Specifications
Table 2.
VID5
Voltage Identification Definition
VID4 VID3 VID2 VID1 VID0
VID
VID5 VID4 VID3 VID2 VID1 VID0
VID
0
0
1
0
1
0
0.8375
0
1
1
0
1
0
1.2125
1
0
1
0
0
1
0.8500
1
1
1
0
0
1
1.2250
0
0
1
0
0
1
0.8625
0
1
1
0
0
1
1.2375
1
0
1
0
0
0
0.8750
1
1
1
0
0
0
1.2500
0
0
1
0
0
0
0.8875
0
1
1
0
0
0
1.2625
1
0
0
1
1
1
0.9000
1
1
0
1
1
1
1.2750
0
0
0
1
1
1
0.9125
0
1
0
1
1
1
1.2875
1
0
0
1
1
0
0.9250
1
1
0
1
1
0
1.3000
0
0
0
1
1
0
0.9375
0
1
0
1
1
0
1.3125
1
0
0
1
0
1
0.9500
1
1
0
1
0
1
1.3250
0
0
0
1
0
1
0.9625
0
1
0
1
0
1
1.3375
1
0
0
1
0
0
0.9750
1
1
0
1
0
0
1.3500
0
0
0
1
0
0
0.9875
0
1
0
1
0
0
1.3625
1
0
0
0
1
1
1.0000
1
1
0
0
1
1
1.3750
0
0
0
0
1
1
1.0125
0
1
0
0
1
1
1.3875
1
0
0
0
1
0
1.0250
1
1
0
0
1
0
1.4000
0
0
0
0
1
0
1.0375
0
1
0
0
1
0
1.4125
1
0
0
0
0
1
1.0500
1
1
0
0
0
1
1.4250
0
0
0
0
0
1
1.0625
0
1
0
0
0
1
1.4375
1
0
0
0
0
0
1.0750
1
1
0
0
0
0
1.4500
0
0
0
0
0
0
1.0875
0
1
0
0
0
0
1.4625
1
1
1
1
1
1
VR output off
1
0
1
1
1
1
1.4750
0
1
1
1
1
1
VR output off
0
0
1
1
1
1
1.4875
1
1
1
1
1
0
1.1000
1
0
1
1
1
0
1.5000
0
1
1
1
1
0
1.1125
0
0
1
1
1
0
1.5125
1
1
1
1
0
1
1.1250
1
0
1
1
0
1
1.5250
0
1
1
1
0
1
1.1375
0
0
1
1
0
1
1.5375
1
1
1
1
0
0
1.1500
1
0
1
1
0
0
1.5500
0
1
1
1
0
0
1.1625
0
0
1
1
0
0
1.5625
1
1
1
0
1
1
1.1750
1
0
1
0
1
1
1.5750
0
1
1
0
1
1
1.1875
0
0
1
0
1
1
1.5875
1
1
1
0
1
0
1.2000
1
0
1
0
1
0
1.6000
Datasheet
15
Electrical Specifications
2.4
Reserved, Unused, and TESTHI Signals
All RESERVED lands must remain unconnected. Connection of these lands to VCC, VSS,
VTT, or to any other signal (including each other) can result in component malfunction
or incompatibility with future processors. See Chapter 4 for a land listing of the
processor and the location of all RESERVED lands.
In a system level design, on-die termination has been included by the processor to
allow signals to be terminated within the processor silicon. Most unused GTL+ inputs
should be left as no connects as GTL+ termination is provided on the processor silicon.
However, see Table 7 for details on GTL+ signals that do not include on-die termination.
Unused active high inputs, should be connected through a resistor to ground (VSS).
Unused outputs can be left unconnected, however this may interfere with some TAP
functions, complicate debug probing, and prevent boundary scan testing. A resistor
must be used when tying bidirectional signals to power or ground. When tying any
signal to power or ground, a resistor will also allow for system testability. Resistor
values should be within ± 20% of the impedance of the motherboard trace for front
side bus signals. For unused GTL+ input or I/O signals, use pull-up resistors of the
same value as the on-die termination resistors (RTT). For details see Table 16.
TAP, GTL+ Asynchronous inputs, and GTL+ Asynchronous outputs do not include on-die
termination. Inputs and utilized outputs must be terminated on the motherboard.
Unused outputs may be terminated on the motherboard or left unconnected. Note that
leaving unused outputs unterminated may interfere with some TAP functions,
complicate debug probing, and prevent boundary scan testing.
All TESTHI[13:0] lands should be individually connected to VTT via a pull-up resistor
that matches the nominal trace impedance.
The TESTHI signals may use individual pull-up resistors or be grouped together as
detailed below. A matched resistor must be used for each group:
• TESTHI[1:0]
• TESTHI[7:2]
• TESTHI8 – cannot be grouped with other TESTHI signals
• TESTHI9 – cannot be grouped with other TESTHI signals
• TESTHI10 – cannot be grouped with other TESTHI signals
• TESTHI11 – cannot be grouped with other TESTHI signals
• TESTHI12 – cannot be grouped with other TESTHI signals
• TESTHI13 – cannot be grouped with other TESTHI signals
However, use of boundary scan test will not be functional if these lands are connected
together. For optimum noise margin, all pull-up resistor values used for TESTHI[13:0]
lands should have a resistance value within ± 20% of the impedance of the board
transmission line traces. For example, if the nominal trace impedance is 50 Ω, then a
value between 40 Ω and 60 Ω should be used.
16
Datasheet
Electrical Specifications
2.5
Voltage and Current Specification
2.5.1
Absolute Maximum and Minimum Ratings
Table 3 specifies absolute maximum and minimum ratings. Within functional operation
limits, functionality and long-term reliability can be expected.
At conditions outside functional operation condition limits, but within absolute
maximum and minimum ratings, neither functionality nor long-term reliability can be
expected. If a device is returned to conditions within functional operation limits after
having been subjected to conditions outside these limits, but within the absolute
maximum and minimum ratings, the device may be functional, but with its lifetime
degraded depending on exposure to conditions exceeding the functional operation
condition limits.
At conditions exceeding absolute maximum and minimum ratings, neither functionality
nor long-term reliability can be expected. Moreover, if a device is subjected to these
conditions for any length of time then, when returned to conditions within the
functional operating condition limits, it will either not function, or its reliability will be
severely degraded.
Although the processor contains protective circuitry to resist damage from static
electric discharge, precautions should always be taken to avoid high static voltages or
electric fields.
Table 3.
Absolute Maximum and Minimum Ratings
Symbol
Parameter
Min
Max
Unit
Notes1,
VCC
Core voltage with respect
to VSS
–0.3
1.55
V
-
VTT
FSB termination voltage
with respect to VSS
–0.3
1.55
V
-
TC
Processor case
temperature
See Chapter 5
See Chapter 5
°C
-
TSTORAGE
Processor storage
temperature
–40
85
°C
3, 4, 5
2
NOTES:
1. For functional operation, all processor electrical, signal quality, mechanical and thermal
specifications must be satisfied.
2. Excessive overshoot or undershoot on any signal will likely result in permanent damage to the
processor.
3. Storage temperature is applicable to storage conditions only. In this scenario, the processor must
not receive a clock, and no lands can be connected to a voltage bias. Storage within these limits
will not affect the long-term reliability of the device. For functional operation, please refer to the
processor case temperature specifications.
4. This rating applies to the processor and does not include any tray or packaging.
5. Failure to adhere to this specification can affect the long term reliability of the processor.
Datasheet
17
Electrical Specifications
2.5.2
Table 4.
DC Voltage and Current Specification
Voltage and Current Specifications
Symbol
VID Range
Parameter
VID
Processor
Number
VCC
356
3.33 GHz
352
3.2 GHz
347
3.06 GHz
Processor
Number
ICC
VCC for
775_VR_CONFIG_05A
VTT
Max
Unit
Notes1,2
1.25
—
1.325
V
3
V
4, 5, 6
A
7
A
8,9
Refer to Table 5 and
Figure 1
ICC for 775_VR_CONFIG_05A
3.33 GHz
352
3.2 GHz
100
347
3.06_GHz
100
Processor
Number
—
—
100
ICC for 775_VR_CONFIG_06
365
3.66 GHz
360
356
3.46 GHz
3.33 GHz
352
3.2 GHz
65
347
3.06_GHz
65
65
—
—
65
65
ICC Stop-Grant for
775_VR_CONFIG_05A
356
3.33 GHz
352
3.2 GHz
50
50
3.06_GHz
50
347
ITCC
Typ
356
Processor
Number
ISGNT
Min
Processor
Number
ICC Stop-Grant for
775_VR_CONFIG_06
365
3.66 GHz
360
356
3.46 GHz
3.33 GHz
352
3.2 GHz
347
3.06_GHz
ICC TCC active
FSB termination voltage
(DC + AC specifications)
—
—
40
—
—
40
40
40
40
—
—
ICC
A
10
1.14
1.20
1.26
V
11, 12
VTT_OUT_LEFT
and
VTT_OUT_RIGHT
ICC
DC Current that may be drawn from
VTT_OUT_LEFT and VTT_OUT_RIGHT per land
—
—
580
mA
ITT
Steady state FSB termination current
—
—
3.5
A
13, 14
ITT_Power-UP
Power-up FSB termination current
4.5
A
13, 15
ICC_VCCA
ICC for PLL lands
—
—
35
mA
ICC_VCCIOPLL
ICC for I/O PLL land
—
—
26
mA
ICC_GTLREF
ICC for GTLREF
—
—
200
μA
18
Datasheet
Electrical Specifications
NOTES:
1. Unless otherwise noted, all specifications in this table are based on estimates and simulations or empirical data.
These specifications will be updated with characterized data from silicon measurements at a later date.
2. Adherence to the voltage specifications for the processor are required to ensure reliable processor operation.
3. Each processor is programmed with a maximum valid voltage identification value (VID) that is set at
manufacturing and can not be altered. Individual maximum VID values are calibrated during manufacturing such
that two processors at the same frequency may have different settings within the VID range.
4. These voltages are targets only. A variable voltage source should exist on systems in the event that a different
voltage is required. See Section 2.3 and Table 2 for more information.
5. The voltage specification requirements are measured across VCC_SENSE and VSS_SENSE lands at the socket
with a 100 MHz bandwidth oscilloscope, 1.5 pF maximum probe capacitance, and 1 MΩ minimum impedance. The
maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system
is not coupled into the oscilloscope probe.
6. Refer to Table 5 and Figure 1 for the minimum, typical, and maximum VCC allowed for a given current. The
processor should not be subjected to any VCC and ICC combination wherein VCC exceeds VCC_MAX for a given
current.
7. ICC_MAX is specified at VCC_MAX
8. The current specified is also for AutoHALT State.
9. ICC Stop-Grant is specified at VCC_MAX.
10.The maximum instantaneous current the processor will draw while the thermal control circuit is active (as
indicated by the assertion of PROCHOT#) is the same as the maximum ICC for the processor.
11.VTT must be provided via a separate voltage source and not be connected to VCC. This specification is measured
at the land.
12.Baseboard bandwidth is limited to 20 MHz.
13.This is maximum total current drawn from VTT plane by only the processor. This specification does not include
the current coming from RTT (through the signal line). Refer to the Voltage Regulator-Down (VRD) 10.1 Design
Guide For Desktop and Transportable LGA775 Socket to determine the total ITT drawn by the system.
14.This is a steady-state ITT current specification that is applicable when both VTT and VCC are high.
15.This is a power-up peak current specification that is applicable when VTT is high and VCC is low.
Datasheet
19
Electrical Specifications
Table 5.
VCC Static and Transient Tolerance for 775_VR_CONFIG_05A and
775_VR_CONFIG_06 Processors
Voltage Deviation from VID Setting (V)1,
ICC (A)
Maximum Voltage
1.7 mΩ
Typical Voltage
1.75 mΩ
2, 3, 4
Minimum Voltage
1.8 mΩ
0
0.000
-0.019
-0.038
5
-0.008
-0.027
-0.046
10
-0.016
-0.035
-0.055
15
-0.023
-0.043
-0.063
20
-0.031
-0.051
-0.071
25
-0.039
-0.059
-0.079
30
-0.047
-0.067
-0.088
35
-0.054
-0.075
-0.096
40
-0.062
-0.083
-0.104
45
-0.070
-0.091
-0.112
50
-0.078
-0.099
-0.121
55
-0.085
-0.107
-0.129
60
-0.093
-0.115
-0.137
65
-0.101
-0.123
-0.145
70
-0.109
-0.131
-0.154
75
-0.116
-0.139
-0.162
80
-0.121
-0.144
-0.167
85
-0.132
-0.155
-0.178
90
-0.140
-0.163
-0.187
95
-0.147
-0.171
-0.195
100
-0.155
-0.179
-0.203
NOTES:
1. The loadline specification includes both static and transient limits except for
overshoot allowed as shown in Section 2.5.3.
2. This table is intended to aid in reading discrete points on Figure 1.
3. The loadlines specify voltage limits at the die measured at the VCC_SENSE and
VSS_SENSE lands. Voltage regulation feedback for voltage regulator circuits must be
taken from processor VCC and VSS lands. Refer to the Voltage Regulator-Down
(VRD) 10.1 Design Guide For Desktop and Transportable LGA775 Socket for socket
loadline guidelines and VR implementation details.
4. Adherence to this loadline specification for the Celeron D processor is required to
ensure reliable processor operation.
20
Datasheet
Electrical Specifications
Figure 1.
VCC Static and Transient Tolerance for 775_VR_CONFIG_05A and
775_VR_CONFIG_06 Processors
Icc [A]
0
10
20
30
40
50
60
70
80
90
100
VID - 0.000
VID - 0.019
Vcc Maximum
VID - 0.038
VID - 0.057
VID - 0.076
Vcc [V]
VID - 0.095
Vcc Typical
VID - 0.114
VID - 0.133
Vcc Minimum
VID - 0.152
VID - 0.171
VID - 0.190
VID - 0.209
VID - 0.228
NOTES:
1.
The loadline specification includes both static and transient limits except for overshoot
allowed as shown in Section 2.5.3.
2.
This loadline specification shows the deviation from the VID set point.
3.
The loadlines specify voltage limits at the die measured at the VCC_SENSE and
VSS_SENSE lands. Voltage regulation feedback for voltage regulator circuits must be taken
from processor VCC and VSS lands. Refer to the Voltage Regulator-Down (VRD) 10.1
Design Guide For Desktop and Transportable LGA775 Socket for socket loadline guidelines
and VR implementation details.
2.5.3
VCC Overshoot
The Celeron D processor can tolerate short transient overshoot events where VCC
exceeds the VID voltage when transitioning from a high to low current load condition.
This overshoot cannot exceed VID + VOS_MAX (VOS_MAX is the maximum allowable
overshoot voltage). The time duration of the overshoot event must not exceed TOS_MAX
(TOS_MAX is the maximum allowable time duration above VID). These specifications
apply to the processor die voltage as measured across the VCC_SENSE and
VSS_SENSE lands.
Table 6.
Vcc Overshoot Specifications
Symbol
Parameter
Min
Max
Unit
Figure
Notes
VOS_MAX
Magnitude of VCC overshoot above VID
—
0.050
V
2
1
TOS_MAX
Time duration of VCC overshoot above VID
—
25
μs
2
1
NOTES:
1.
Adherence to these specifications for the Celeron D processor is required to ensure reliable
processor operation.
Datasheet
21
Electrical Specifications
Figure 2.
VCC Overshoot Example Waveform
Example Overshoot Waveform
Voltage (V)
VID + 0.050
VOS
VID
TOS
Time
TOS: Overshoot time above VID
VOS: Overshoot above VID
NOTES:
1.
VOS is measured overshoot voltage.
2.
TOS is measured time duration above VID.
2.5.4
Die Voltage Validation
Overshoot events on processor must meet the specifications in Table 6 when measured
across the VCC_SENSE and VSS_SENSE lands. Overshoot events that are < 10 ns in
duration may be ignored. These measurements of processor die level overshoot must
be taken with a bandwidth limited oscilloscope set to a greater than or equal to
100 MHz bandwidth limit.
2.6
Signaling Specifications
Most processor Front Side Bus signals use Gunning Transceiver Logic (GTL+) signaling
technology. This technology provides improved noise margins and reduced ringing
through low voltage swings and controlled edge rates. Platforms implement a
termination voltage level for GTL+ signals defined as VTT. Because platforms implement
separate power planes for each processor (and chipset), separate VCC and VTT supplies
are necessary. This configuration allows for improved noise tolerance as processor
frequency increases. Speed enhancements to data and address busses have caused
signal integrity considerations and platform design methods to become even more
critical than with previous processor families.
The GTL+ inputs require a reference voltage (GTLREF) that is used by the receivers to
determine if a signal is a logical 0 or a logical 1. GTLREF must be generated on the
motherboard (see Table 16 for GTLREF specifications). Termination resistors (RTT) for
GTL+ signals are provided on the processor silicon and are terminated to VTT. Intel
chipsets will also provide on-die termination, thus eliminating the need to terminate the
bus on the motherboard for most GTL+ signals.
22
Datasheet
Electrical Specifications
2.6.1
FSB Signal Groups
The front side bus signals have been combined into groups by buffer type. GTL+ input
signals have differential input buffers that use GTLREF[1:0] as a reference level. In this
document, the term “GTL+ Input” refers to the GTL+ input group as well as the GTL+
I/O group when receiving. Similarly, “GTL+ Output” refers to the GTL+ output group as
well as the GTL+ I/O group when driving.
With the implementation of a source synchronous data bus comes the need to specify
two sets of timing parameters. One set is for common clock signals that are dependent
upon the rising edge of BCLK0 (ADS#, HIT#, HITM#, etc.) and the second set is for the
source synchronous signals that are relative to their respective strobe lines (data and
address) as well as the rising edge of BCLK0. Asychronous signals are still present
(A20M#, IGNNE#, etc.) and can become active at any time during the clock cycle.
Table 7 identifies which signals are common clock, source synchronous, and
asynchronous.
Table 7.
FSB Signal Groups (Sheet 1 of 2)
Signal Group
Signals1
Type
GTL+ Common
Clock Input
Synchronous to
BCLK[1:0]
BPRI#, DEFER#, RS[2:0]#, RSP#, TRDY#
GTL+ Common
Clock I/O
Synchronous to
BCLK[1:0]
AP[1:0]#, ADS#, BINIT#, BNR#, BPM[5:0]#, BR0#,
DBSY#, DP[3:0]#, DRDY#, HIT#, HITM#, LOCK#,
MCERR#
Signals
GTL+ Source
Synchronous I/O
GTL+ Strobes
Synchronous to
BCLK[1:0]
REQ[4:0]#, A[16:3]#2
ADSTB0#
2
ADSTB1#
A[35:17]#
D[15:0]#, DBI0#
DSTBP0#, DSTBN0#
D[31:16]#, DBI1#
DSTBP1#, DSTBN1#
D[47:32]#, DBI2#
DSTBP2#, DSTBN2#
D[63:48]#, DBI3#
DSTBP3#, DSTBN3#
ADSTB[1:0]#, DSTBP[3:0]#, DSTBN[3:0]#
GTL+
Asynchronous
Input
A20M#, IGNNE#, INIT#, LINT0/INTR, LINT1/NMI, SMI#,
STPCLK#, PWRGOOD, RESET#
GTL+
Asynchronous
Output
FERR#/PBE#, IERR#, THERMTRIP#
GTL+
Asynchronous
Input/Output
PROCHOT#
TAP Input
Datasheet
Synchronous to
assoc. strobe
Associated Strobe
Synchronous to
TCK
TCK, TDI, TMS, TRST#
23
Electrical Specifications
Table 7.
FSB Signal Groups (Sheet 2 of 2)
Signal Group
Signals1
Type
TAP Output
Synchronous to
TCK
TDO
FSB Clock
Clock
BCLK[1:0], ITP_CLK[1:0]3
VCC, VTT, VCCA, VCCIOPLL, VID[5:0], VSS, VSSA,
GTLREF[1:0], COMP[5:4,1:0], RESERVED, TESTHI[13:0],
THERMDA, THERMDC, VCC_SENSE,
VCC_MB_REGULATION, VSS_SENSE,
VSS_MB_REGULATION, BSEL[2:0], SKTOCC#, DBR#3,
VTTPWRGD, BOOTSELECT, VTT_OUT_LEFT,
VTT_OUT_RIGHT, VTT_SEL, LL_ID[1:0], MSID[1:0], FCx,
IMPSEL
Power/Other
NOTES:
1.
Refer to Section 4.2 for signal descriptions.
2.
The value of these signals during the active-to-inactive edge of RESET# defines the
processor configuration options. See Section 6.1 for details.
3.
In processor systems where no debug port is implemented on the system board, these
signals are used to support a debug port interposer. In systems with the debug port
implemented on the system board, these signals are no connects.
.
Table 8.
Signal Characteristics
Signals with RTT
Signals with No RTT
A[35:3]#, ADS#, ADSTB[1:0]#, AP[1:0]#,
BINIT#, BNR#, BOOTSELECT1, BPRI#,
D[63:0]#, DBI[3:0]#, DBSY#, DEFER#,
DP[3:0]#, DRDY#, DSTBN[3:0]#,
DSTBP[3:0]#, HIT#, HITM#, LOCK#, MCERR#,
MSID[1:0]1, PROCHOT#, REQ[4:0]#, RS[2:0]#,
RSP#, TRDY#, IMPSEL2
A20M#, BCLK[1:0], BPM[5:0]#, BSEL[2:0],
COMP[5:4,1:0], FERR#/PBE#, IERR#,
IGNNE#, INIT#, ITP_CLK[1:0], LINT0/INTR,
LINT1/NMI, PWRGOOD, RESET#, SKTOCC#,
SMI#, STPCLK#, TDO, TESTHI[13:0],
THERMDA, THERMDC, THERMTRIP#,
VID[5:0], VTTPWRGD, GTLREF[1:0], TCK,
TDI, TMS, TRST#, VTT_SEL
Open Drain Signals2
THERMTRIP#, FERR#/PBE#, IERR#, BPM[5:0]#,
BR0#, TDO, LL_ID[1:0], FCx
NOTES:
1. These signals have a 500–5000 Ω pull-up to VTT rather than on-die termination.
2. Signals that do not have RTT, nor are actively driven to their high-voltage level.
Table 9.
Signal Reference Voltages
GTLREF
BPM[5:0]#, LINT0/INTR, LINT1/NMI, RESET#,
BINIT#, BNR#, HIT#, HITM#, MCERR#, PROCHOT#,
BR0#, A[35:0]#, ADS#, ADSTB[1:0]#, AP[1:0]#,
BPRI#, D[63:0]#, DBI[3:0]#, DBSY#, DEFER#,
DP[3:0]#, DRDY#, DSTBN[3:0]#, DSTBP[3:0]#,
LOCK#, REQ[4:0]#, RS[2:0]#, RSP#, TRDY#
VTT/2
BOOTSELECT, VTTPWRGD, A20M#,
IGNNE#, INIT#, MSID[1:0],
PWRGOOD1, SMI#, STPCLK#, TCK1,
TDI1, TMS1, TRST#1
NOTES:
1. These signals also have hysteresis added to the reference voltage. See Table 12 for more
information.
24
Datasheet
Electrical Specifications
2.6.2
GTL+ Asynchronous Signals
Legacy input signals such as A20M#, IGNNE#, INIT#, SMI#, and STPCLK# use CMOS
input buffers. All of these signals follow the same DC requirements as GTL+ signals;
however, the outputs are not actively driven high (during a logical 0 to 1 transition) by
the processor. These signals do not have setup or hold time specifications in relation to
BCLK[1:0].
All of the GTL+ Asynchronous signals are required to be asserted/de-asserted for at
least six BCLKs in order for the processor to recognize the proper signal state. See
Section 2.6.3 for the DC specifications for the GTL+ Asynchronous signal groups. See
Section 6.2 for additional timing requirements for entering and leaving the low power
states.
2.6.3
Processor DC Specifications
The processor DC specifications in this section are defined at the processor core (pads)
unless otherwise stated. All specifications apply to all frequencies and cache sizes
unless otherwise stated.
Table 10.
Symbol
GTL+ Signal Group DC Specifications
Parameter
Min
Max
Unit
Notes1
VIL
Input Low Voltage
0.0
GTLREF – (0.10 * VTT)
V
2, 3
VIH
Input High Voltage
GTLREF + (0.10 * VTT)
VTT
V
4, 5, 3
VOH
Output High Voltage
0.90*VTT
VTT
V
3, 5
IOL
Output Low Current
N/A
VTT_MAX/
[(0.50*RTT_MIN)+(RON_MIN)]
A
-
ILI
Input Leakage
Current
N/A
± 200
µA
6
ILO
Output Leakage
Current
N/A
± 200
µA
7
RON
Buffer On Resistance
6
12
Ω
NOTES:
1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
2. VIL is defined as the voltage range at a receiving agent that will be interpreted as a logical low value.
3. The VTT referred to in these specifications is the instantaneous VTT.
4. VIH is defined as the voltage range at a receiving agent that will be interpreted as a logical high value.
5. VIH and VOH may experience excursions above VTT. However, input signal drivers must comply with the
signal quality specifications.
6. Leakage to VSS with land held at VTT.
7. Leakage to VTT with land held at 300 mV.
Datasheet
25
Electrical Specifications
Table 11.
GTL+ Asynchronous Signal Group DC Specifications
Parameter
Min
Max
Unit
Notes1
VIL
Input Low Voltage
0.0
VTT/2 – (0.10 * VTT)
V
2, 3
VIH
Input High Voltage
VTT/2 + (0.10 * VTT)
VTT
V
4, 5, 6, 3
VOH
Output High Voltage
0.90*VTT
VTT
V
7, 5, 6
IOL
Output Low Current
—
VTT/
[(0.50*RTT_MIN)+(RON_MIN)]
A
8
ILI
Input Leakage Current
N/A
± 200
µA
9
10
Symbol
ILO
Output Leakage Current
RON
Buffer On Resistance
N/A
± 200
µA
6
12
Ω
NOTES:
1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
2. VIL is defined as the voltage range at a receiving agent that will be interpreted as a logical low value.
3. LINT0/INTR and LINT1/NMI use GTLREF as a reference voltage. For these two signals VIH = GTLREF +
(0.10 * VTT) and VIL= GTLREF – (0.10 * VTT).
4. VIH is defined as the voltage range at a receiving agent that will be interpreted as a logical high value.
5. VIH and VOH may experience excursions above VTT. However, input signal drivers must comply with the
signal quality specifications.
6. The VTT referred to in these specifications refers to instantaneous VTT.
7. All outputs are open drain.
8. The maximum output current is based on maximum current handling capability of the buffer and is not
specified into the test load.
9. Leakage to VSS with land held at VTT.
10.Leakage to VTT with land held at 300 mV.
.
Table 12.
PWRGOOD and TAP Signal Group DC Specifications
Symbol
Parameter
Min
Max
Unit
Notes1,2
120
396
mV
3
VHYS
Input Hysteresis
0.5 * (VTT + VHYS_MIN
+ 0.24)
0.5 * (VTT + VHYS_MAX
+ 0.24)
V
4, 5
VT+
PWRGOOD Input lowto-high threshold
voltage
TAP Input low-to-high
threshold voltage
0.5 * (VTT + VHYS_MIN)
0.5 * (VTT + VHYS_MAX)
V
4
PWRGOOD Input highto-low threshold
voltage
0.4 * VTT
0.6 * VTT
V
4
TAP Input high-to-low
threshold voltage
0.5 * (VTT – VHYS_MAX)
0.5 * (VTT – VHYS_MIN)
V
4
VT-
VOH
Output High Voltage
N/A
VTT
V
6, 4
IOL
Output Low Current
—
22.2
mA
7
ILI
Input Leakage Current
—
± 200
µA
8
ILO
Output Leakage
Current
—
± 200
µA
9
RON
Buffer On Resistance
6
12
Ω
NOTES:
1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
2. All outputs are open drain.
3. VHYS represents the amount of hysteresis, nominally centered about 0.5 * VTT, for all TAP inputs.
4. The VTT referred to in these specifications refers to instantaneous VTT.
26
Datasheet
Electrical Specifications
5. 0.24 V is defined at 20% of nominal VTT of 1.2 V.
6. The TAP signal group must meet the signal quality specifications.
7. The maximum output current is based on maximum current handling capability of the buffer and is
not specified into the test load.
8. Leakage to VSS with land held at VTT.
9. Leakage to VTT with land held at 300 mV.
Table 13.
VTTPWRGD DC Specifications
Symbol
Table 14.
Parameter
Min
Typ
Max
Unit
VIL
Input Low Voltage
—
—
0.3
V
VIH
Input High Voltage
0.9
—
—
V
BSEL[2:0] and VID[5:0] DC Specifications
Symbol
Parameter
Max
Unit
Notes1,
RON (BSEL)
Buffer On Resistance
120
Ω
-
RON (VID)
Buffer On Resistance
120
Ω
-
IOL
Max Land Current
2.4
mA
-
ILO
Output Leakage Current
200
µA
3
VTT(max)
V
-
VTOL
Voltage Tolerance
2
NOTES:
1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
2. These parameters are not tested and are based on design simulations.
3. Leakage to VSS with land held at 1.2 V.
Table 15.
BOOTSELECT DC Specifications
Symbol
Parameter
Min
Typ
Max
Unit
Notes
VIL
Input Low Voltage
—
—
0.24
V
1
VIH
Input High Voltage
0.96
—
—
V
1
NOTES:
1. These parameters are not tested and are based on design simulations.
Datasheet
27
Electrical Specifications
2.6.3.1
GTL+ Front Side Bus Specifications
In most cases, termination resistors are not required as these are integrated into the
processor silicon. See Table 8 for details on which GTL+ signals do not include on-die
termination.
Valid high and low levels are determined by the input buffers by comparing with a
reference voltage called GTLREF. Table 16 lists the GTLREF specifications. The GTL+
Reference voltage (GTLREF) should be generated on the system board using high
precision voltage divider circuits.
Table 16.
GTL+ Bus Voltage Definitions
Symbol
Parameter
Min
Typ
Max
Units
Notes1
GTLREF_PU
GTLREF pull up resistor
124 * 0.99
124
124 * 1.01
Ω
2,3
GTLREF_PD
GTLREF pull down resistor
210 * 0.99
210
210 * 1.01
Ω
2,3
RPULLUP
On die pull-up for BOOTSELECT
signal
500
—
5000
Ω
4
60 Ω Platform Termination
Resistance
51
60
66
Ω
5
50 Ω Platform Termination
Resistance
39
50
55
Ω
5
59.8
60.4
61
Ω
6
49.9 * 0.99
49.9
49.9 * 1.01
Ω
6
59.8
60.4
61
Ω
6
49.9 * 0.99
49.9
49.9 * 1.01
Ω
6
RTT
60 Ω Platform Termination
COMP[1:0]
COMP Resistance
50 Ω Platform Termination
COMP Resistance
60 Ω Platform Termination
COMP[5:4]
COMP Resistance
50 Ω Platform Termination
COMP Resistance
NOTES:
1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
2. GTLREF is to be generated from VTT by a voltage divider of 1% resistors (one divider for each GTLREF
land).
3. For Intel 865 Express chipset LGA775 boards only, the GTLREF_PU should be 49.9 Ω 1%, and the GTLREF_PD should
be 100 Ω 1%.
4. These pull-ups are to VTT.
5. RTT is the on-die termination resistance measured at VTT/2 of the GTL+ output driver. The IMPSEL land
is used to select a 50 Ω or 60 Ω buffer and RTT value.
6. COMP resistance must be provided on the system board with 1% resistors. COMP[1:0] resistors are
to VSS. COMP[5:4] resistors are to VTT.
28
Datasheet
Electrical Specifications
2.7
Clock Specifications
2.7.1
Front Side Bus Clock (BCLK[1:0]) and Processor Clocking
BCLK[1:0] directly controls the FSB interface speed as well as the core frequency of the
processor. As in previous generation processors, the Celeron D processor core
frequency is a multiple of the BCLK[1:0] frequency. The processor bus ratio multiplier
will be set at its default ratio during manufacturing. Refer to Table 17 for the Celeron D
processor supported ratios.
The Celeron D processor uses a differential clocking implementation. For more
information on the Celeron D processor clocking, contact your Intel field
representative.
Table 17.
Core Frequency to FSB Multiplier Configuration
Multiplication of System
Core Frequency to FSB
Frequency
Core Frequency
(133 MHz BCLK/
533 MHz FSB)
1/12
1.6 GHz
-
1/13
1.8 GHz
-
1/14
1.9 GHz
-
Notes1,
1/15
2 GHz
-
1/16
2.1 GHz
-
1/17
2.3 GHz
-
1/18
2.4 GHz
-
1/19
2.5 GHz
-
1/20
2.7 GHz
-
1/21
2.8 GHz
-
1/22
2.9 GHz
-
1/23
3 GHz
-
1/24
3.2 GHz
-
1/25
3.3 GHz
-
2
NOTES:
1. Individual processors operate only at or below the rated frequency.
2. Listed frequencies are not necessarily committed production frequencies.
Datasheet
29
Electrical Specifications
2.7.2
FSB Frequency Select Signals (BSEL[2:0])
The BSEL[2:0] signals are used to select the frequency of the processor input clock
(BCLK[1:0]). Table 18 defines the possible combinations of the signals and the
frequency associated with each combination. The required frequency is determined by
the processor, chipset, and clock synthesizer. All agents must operate at the same
frequency.
The Celeron D processor will operate at an 533 MHz FSB frequency (selected by a
133 MHz BCLK[1:0] frequency).
For more information about these signals, refer to Section 4.2.
Table 18.
2.7.3
BSEL[2:0] Frequency Table for BCLK[1:0]
BSEL2
BSEL1
BSEL0
FSB Frequency
L
L
L
RESERVED
L
L
H
133 MHz
L
H
H
RESERVED
L
H
L
RESERVED
H
H
L
RESERVED
H
H
H
RESERVED
H
L
H
RESERVED
H
L
L
RESERVED
Phase Lock Loop (PLL) and Filter
VCCA and VCCIOPLL are power sources required by the PLL clock generators for the
Celeron D processor silicon. Since these PLLs are analog in nature, they require low
noise power supplies for minimum jitter. Jitter is detrimental to the system: it degrades
external I/O timings as well as internal core timings (i.e., maximum frequency). To
prevent this degradation, these supplies must be low pass filtered from VTT.
The AC low-pass requirements, with input at VTT are as follows:
• < 0.2 dB gain in pass band
• < 0.5 dB attenuation in pass band < 1 Hz
• > 34 dB attenuation from 1 MHz to 66 MHz
• > 28 dB attenuation from 66 MHz to core frequency
The filter requirements are illustrated in Figure 3.
30
Datasheet
Electrical Specifications
.
Figure 3.
Phase Lock Loop (PLL) Filter Requirements
0.2 dB
0 dB
–0.5 dB
Forbidden
Zone
Forbidden
Zone
–28 dB
–34 dB
DC
1 Hz
Passband
fpeak
1 MHz
66 MHz
fcore
High
Frequency
Band
Filt
S
NOTES:
1.
Diagram not to scale.
2.
No specification for frequencies beyond fcore (core frequency).
3.
fpeak, if existent, should be less than 0.05 MHz.
4.
fcore represents the maximum core frequency supported by the platform.
Datasheet
31
Electrical Specifications
2.7.4
BCLK[1:0] Specifications
Table 19.
Front Side Bus Differential BCLK Specifications
Symbol
Parameter
Min
Typ
Max
Unit
Notes1
VL
Input Low Voltage
-0.150
0.000
N/A
V
-
VH
Input High Voltage
0.660
0.700
0.850
V
-
VCROSS(abs)
Absolute Crossing
Point
0.250
N/A
0.550
V
2, 3
VCROSS(rel)
Relative Crossing
Point
0.250 +
0.5(VHAVG – 0.700)
N/A
0.550 +
0.5(VHAVG – 0.700)
V
4, 3, 5
ΔVCROSS
Range of Crossing
Points
N/A
N/A
0.140
V
-
VOS
Overshoot
N/A
N/A
VH + 0.3
V
6
VUS
Undershoot
-0.300
N/A
N/A
V
7
VRBM
Ringback Margin
0.200
N/A
N/A
V
8
VTM
Threshold Region
VCROSS – 0.100
N/A
VCROSS + 0.100
V
9
NOTES:
1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
2. Crossing voltage is defined as the instantaneous voltage value when the rising edge of BCLK0
equals the falling edge of BCLK1.
3. The crossing point must meet the absolute and relative crossing point specifications
simultaneously.
4. VHavg is the statistical average of the VH measured by the oscilloscope.
5. VHavg can be measured directly using “Vtop” on Agilent* oscilloscopes and “High” on Tektronix*
oscilloscopes.
6. Overshoot is defined as the absolute value of the maximum voltage.
7. Undershoot is defined as the absolute value of the minimum voltage.
8. Ringback Margin is defined as the absolute voltage difference between the maximum Rising
Edge Ringback and the maximum Falling Edge Ringback.
9. Threshold Region is defined as a region entered around the crossing point voltage in which the
differential receiver switches. It includes input threshold hysteresis.
§§
32
Datasheet
Package Mechanical Specifications
3
Package Mechanical
Specifications
The Celeron D processor is packaged in a Flip-Chip Land Grid Array (FC-LGA4) package
that interfaces with the motherboard via an LGA775 socket. The package consists of a
processor core mounted on a substrate land-carrier. An integrated heat spreader (IHS)
is attached to the package substrate and core and serves as the mating surface for
processor component thermal solutions, such as a heatsink. Figure 4 shows a sketch of
the processor package components and how they are assembled together. Refer to the
LGA775 Socket Mechanical Design Guide for complete details on the LGA775 socket.
The package components shown in Figure 4 include the following:
•
•
•
•
•
Figure 4.
Integrated Heat Spreader (IHS)
Thermal Interface Material (TIM)
Processor core (die)
Package substrate
Capacitors
Processor Package Assembly Sketch
Core (die)
TIM
IHS
Substrate
Capacitors
LGA775 Socket
System Board
NOTE:
1.
Socket and motherboard are included for reference and are not part of processor package.
3.1
Package Mechanical Drawing
The package mechanical drawings are shown in Figure 5 and Figure 6. The drawings
include dimensions necessary to design a thermal solution for the processor. These
dimensions include:
•
•
•
•
•
•
•
Datasheet
Package reference with tolerances (total height, length, width, etc.)
IHS parallelism and tilt
Land dimensions
Top-side and back-side component keep-out dimensions
Reference datums
All drawing dimensions are in mm [in].
Guidelines on potential IHS flatness variation with socket load plate actuation and
installation of the cooling solution is available in the processor Thermal and
Mechanical Design Guidelines.
33
Package Mechanical Specifications
Figure 5.
34
Processor Package Drawing (Sheet 1 of 3)
Datasheet
Package Mechanical Specifications
Figure 6.
Datasheet
Processor Package Drawing (Sheet 2 of 3)
35
Package Mechanical Specifications
Figure 7.
36
Processor Package Drawing (Sheet 3 of 3)
Datasheet
Package Mechanical Specifications
3.2
Processor Component Keep-Out Zones
The processor may contain components on the substrate that define component keepout zone requirements. A thermal and mechanical solution design must not intrude into
the required keep-out zones. Decoupling capacitors are typically mounted to either the
topside or land-side of the package substrate. See Figure 5 and Figure 6 for keep-out
zones. The location and quantity of package capacitors may change due to
manufacturing efficiencies but will remain within the component keep-in.
3.3
Package Loading Specifications
Table 20 provides dynamic and static load specifications for the processor package.
These mechanical maximum load limits should not be exceeded during heatsink
assembly, shipping conditions, or standard use condition. Also, any mechanical system
or component testing should not exceed the maximum limits. The processor package
substrate should not be used as a mechanical reference or load-bearing surface for
thermal and mechanical solution. The minimum loading specification must be
maintained by any thermal and mechanical solutions.
.
Table 20.
Processor Loading Specifications
Parameter
Minimum
Maximum
Notes
Static
80 N [17 lbf]
311 N [70 lbf]
1, 2, 3
Dynamic
—
756 N [170 lbf]
1, 3, 4
NOTES:
1. These specifications apply to uniform compressive loading in a direction normal to the
processor IHS.
2. This is the maximum force that can be applied by a heatsink retention clip. The clip must also
provide the minimum specified load on the processor package.
3. These specifications are based on limited testing for design characterization. Loading limits are
for the package only and do not include the limits of the processor socket.
4. Dynamic loading is defined as an 11 ms duration average load superimposed on the static load
requirement.
3.4
Package Handling Guidelines
Table 21 includes a list of guidelines on package handling in terms of recommended
maximum loading on the processor IHS relative to a fixed substrate. These package
handling loads may be experienced during heatsink removal.
Table 21.
Package Handling Guidelines
Parameter
Maximum Recommended
Notes
Shear
311 N [70 lbf]
1, 2
Tensile
111 N [25 lbf]
2, 3
Torque
3.95 N-m [35 lbf-in]
2, 4
NOTES:
1. A shear load is defined as a load applied to the IHS in a direction parallel to the IHS top surface.
2. These guidelines are based on limited testing for design characterization.
3. A tensile load is defined as a pulling load applied to the IHS in a direction normal to the IHS
surface.
4. A torque load is defined as a twisting load applied to the IHS in an axis of rotation normal to the
IHS top surface.
Datasheet
37
Package Mechanical Specifications
3.5
Package Insertion Specifications
The Celeron D processor can be inserted into and removed from a LGA775 socket 15
times. The socket should meet the LGA775 requirements detailed in the LGA775 Socket
Mechanical Design Guide.
3.6
Processor Mass Specification
The typical mass of the Celeron D processor is 21.5 g [0.76 oz]. This mass [weight]
includes all the components that are included in the package.
3.7
Processor Materials
Table 22 lists some of the package components and associated materials.
Table 22.
3.8
Processor Materials
Component
Material
Integrated Heat Spreader (IHS)
Nickel Plated Copper
Substrate
Fiber Reinforced Resin
Substrate Lands
Gold Plated Copper
Processor Markings
Figure 8 shows the topside markings on the processor. This diagram is to aid in the
identification of the Celeron D processor.
Figure 8.
Processor Top-Side Marking Example
Brand
Processor Number/ S-Spec/
Country of Assy
Frequency/L2 Cache/Bus/FMB
FPO
INTEL m © ‘05
XXXXXXXX
356 SLxxx [COO]
3.33GHZ/512K/533/05A
[FPO]
Unique Unit
Identifier
ATPO Serial #
2-D Matrix Mark
ATPO
S/N
38
Datasheet
Package Mechanical Specifications
3.9
Processor Land Coordinates
Figure 9 shows the top view of the processor land coordinates. The coordinates are
referred to throughout the document to identify processor lands.
.
Figure 9.
Processor Land Coordinates and Quadrants (Top View)
VCC / VSS
30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1
AN
AM
AL
AK
AJ
AH
AG
AF
AE
AD
AC
AB
AA
Y
W
V
U
T
R
P
N
M
L
K
J
H
G
F
E
D
C
B
A
AN
AM
AL
AK
AJ
AH
AG
AF
AE
AD
AC
AB
AA
Y
W
V
U
T
R
P
N
M
L
K
J
H
G
F
E
D
C
B
A
Socket 775
Quadrants
Top View
Address/
Common Clock/
Async
30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1
VTT / Clocks
Data
§§
Datasheet
39
Package Mechanical Specifications
40
Datasheet
Land Listing and Signal Descriptions
4
Land Listing and Signal
Descriptions
This chapter provides the processor land assignment and signal descriptions.
4.1
Processor Land Assignments
This section contains the land listings for the processor. The land-out footprint is shown
in Figure 10 and Figure 11. These figures represent the land-out arranged by land
number and they show the physical location of each signal on the package land array
(top view). Table 23 is a listing of all processor lands ordered alphabetically by land
(signal) name. Table 24 is also a listing of all processor lands; the ordering is by land
number.
Datasheet
41
Land Listing and Signal Descriptions
Figure 10.land-out Diagram (Top View – Left Side)
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
VCC
VCC
VSS
VSS
VCC
VCC
VSS
VSS
VCC
VCC
VSS
VCC
VCC
VSS
VSS
VCC
AM
VCC
VCC
VSS
VSS
VCC
VCC
VSS
VSS
VCC
VCC
VSS
VCC
VCC
VSS
VSS
VCC
AN
AL
VCC
VCC
VSS
VSS
VCC
VCC
VSS
VSS
VCC
VCC
VSS
VCC
VCC
VSS
VSS
VCC
AK
VSS
VSS
VSS
VSS
VCC
VCC
VSS
VSS
VCC
VCC
VSS
VCC
VCC
VSS
VSS
VCC
AJ
VSS
VSS
VSS
VSS
VCC
VCC
VSS
VSS
VCC
VCC
VSS
VCC
VCC
VSS
VSS
VCC
AH
VCC
VCC
VCC
VCC
VCC
VCC
VSS
VSS
VCC
VCC
VSS
VCC
VCC
VSS
VSS
VCC
AG
VCC
VCC
VCC
VCC
VCC
VCC
VSS
VSS
VCC
VCC
VSS
VCC
VCC
VSS
VSS
VCC
AF
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VCC
VCC
VSS
VCC
VCC
VSS
VSS
VCC
AE
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VCC
VCC
VCC
VSS
VCC
VCC
VSS
VSS
VCC
AD
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
AC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
AB
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
AA
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
Y
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
W
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
V
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
U
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
T
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
R
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
P
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
N
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
M
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
L
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
K
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
DP3#
DP0#
VCC
BSEL1
FC15
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
DP2#
DP1#
BSEL2
BSEL0
BCLK1
D47#
D44#
D35#
D36#
D32#
D31#
F
RSVD
BCLK0 VTT_SEL TESTHI0 TESTHI2 TESTHI7
RSVD
VSS
D43#
D41#
VSS
D38#
D37#
VSS
D30#
E
VSS
VSS
VSS
VSS
VSS
FC17
RSVD
D45#
D42#
VSS
D40#
D39#
VSS
D34#
D33#
J
H
G
42
TESTHI4 TESTHI5 TESTHI3 TESTHI6 RESET#
DSTBN2# DSTBP2#
D
VTT
VTT
VTT
VTT
VTT
VTT
VSS
RSVD
D46#
VSS
D48#
DBI2#
VSS
D49#
RSVD
VSS
C
VTT
VTT
VTT
VTT
VTT
VTT
VSS
VCCIO
PLL
VSS
D58#
DBI3#
VSS
D54#
DSTBP3#
VSS
D51#
B
VTT
VTT
VTT
VTT
VTT
VTT
VSS
VSSA
D63#
D59#
VSS
D60#
D57#
VSS
D55#
D53#
A
VTT
VTT
VTT
VTT
VTT
VTT
VSS
VCCA
D62#
VSS
RSVD
D61#
VSS
D56#
DSTBN3#
VSS
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
Datasheet
Land Listing and Signal Descriptions
Figure 11.land-out Diagram (Top View – Right Side)
14
13
12
11
10
9
8
7
6
5
VSS_MB_
VCC_MB_
REGULATION REGULATION
4
3
2
1
VSS_
SENSE
VCC_
SENSE
VSS
VSS
AN
VID0
VSS
AM
VCC
VSS
VCC
VCC
VSS
VCC
VCC
FC16
VCC
VSS
VCC
VCC
VSS
VCC
VCC
FC12
VTTPWRGD
FC11
VSS
VID2
VCC
VSS
VCC
VCC
VSS
VCC
VCC
VSS
VID3
VID1
VID5
VSS
VCC
VSS
VCC
VCC
VSS
VCC
VCC
VSS
FC8
VSS
VID4
ITP_CLK0
VSS
THERMDC
VCC
VSS
VCC
VCC
VSS
VCC
VCC
VSS
A35#
A34#
VSS
ITP_CLK1
BPM0#
BPM1#
AJ
VCC
VSS
VCC
VCC
VSS
VCC
VCC
VSS
VSS
A33#
A32#
VSS
RSVD
VSS
AH
VCC
VSS
VCC
VCC
VSS
VCC
VCC
VSS
A29#
A31#
A30#
BPM5#
BPM3#
TRST#
AG
VCC
VSS
VCC
VCC
VSS
VCC
VCC
VSS
VSS
A27#
A28#
VSS
BPM4#
TDO
AF
VCC
VSS
VCC
VCC
VSS
VCC
SKTOCC#
VSS
RSVD
VSS
RSVD
RSVD
VSS
TCK
AE
VCC
VSS
A22#
ADSTB1#
VSS
BINIT#
BPM2#
TDI
AD
VCC
VSS
VSS
A25#
RSVD
VSS
DBR#
TMS
AC
VCC
VSS
A17#
A24#
A26#
MCERR#
IERR#
VSS
AB
VCC
VSS
VSS
A23#
A21#
VSS
LL_ID1
VTT_OUT_
RIGHT
AA
VCC
VSS
A19#
VSS
A20#
RSVD
VSS
BOOT
SELECT
Y
VCC
VSS
A18#
A16#
VSS
TESTHI1
TESTHI12
MSID0
W
VCC
VSS
VSS
A14#
A15#
VSS
LL_ID0
MSID1
V
VCC
VSS
A10#
A12#
A13#
AP1#
AP0#
VSS
U
VCC
VSS
VSS
A9#
A11#
VSS
COMP5
COMP1
T
A8#
FERR#/
PBE#
VSS
FC2
R
VCC
VSS
VCC
VCC
PROCHOT# THERMDA
AL
AK
ADSTB0#
VSS
VSS
A4#
RSVD
VSS
INIT#
SMI#
TESTHI11
P
VSS
VSS
RSVD
RSVD
VSS
IGNNE#
PWRGOOD
N
VCC
VSS
REQ2#
A5#
A7#
STPCLK#
THERMTRI
P#
VSS
M
VCC
VSS
VSS
A3#
A6#
VSS
TESTHI13
LINT1
L
VCC
VSS
REQ3#
VSS
REQ0#
A20M#
VSS
LINT0
K
J
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VSS
REQ4#
REQ1#
VSS
RSVD
COMP4
VTT_OUT_
LEFT
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
TESTHI10
RSP#
VSS
GTLREF1
GTLREF0
D29#
D27#
DSTBN1#
DBI1#
RSVD
D16#
BPRI#
DEFER#
RSVD
FC7
TESTHI9
TESTHI8
FC1
VSS
D28#
VSS
D24#
D23#
VSS
D18#
D17#
VSS
IMPSEL
RS1#
VSS
BR0#
FC5
F
VSS
D26#
DSTBP1#
VSS
D21#
D19#
VSS
RSVD
RSVD
RSVD
HITM#
TRDY#
VSS
E
RSVD
D25#
VSS
D15#
D22#
VSS
D12#
D20#
VSS
VSS
HIT#
VSS
ADS#
RSVD
D52#
VSS
D14#
D11#
VSS
RSVD
DSTBN0#
VSS
D3#
D1#
VSS
LOCK#
BNR#
DRDY#
VSS
VSS
RSVD
D13#
VSS
D10#
DSTBP0#
VSS
D6#
D5#
VSS
D0#
RS0#
DBSY#
D50#
COMP0
VSS
D9#
D8#
VSS
DBI0#
D7#
VSS
D4#
D2#
RS2#
VSS
14
13
12
11
10
9
8
7
6
5
4
3
2
Datasheet
H
G
D
C
B
A
1
43
Land Listing and Signal Descriptions
Table 23.Alphabetical Land
Assignments
Land Name
44
Land Signal Buffer
#
Type
Table 23.Alphabetical Land
Assignments
Direction
Land Name
Land Signal Buffer
#
Type
Direction
A3#
L5
Source Synch Input/Output
BCLK0
F28
Clock
Input
A4#
P6
Source Synch Input/Output
BCLK1
G28
Clock
Input
A5#
M5
Source Synch Input/Output
BINIT#
AD3
Common Clock Input/Output
A6#
L4
Source Synch Input/Output
BNR#
C2
Common Clock Input/Output
A7#
M4
Source Synch Input/Output
BOOTSELECT
Y1
A8#
R4
Source Synch Input/Output
BPM0#
AJ2
A9#
T5
Source Synch Input/Output
BPM1#
AJ1
Common Clock Input/Output
A10#
U6
Source Synch Input/Output
BPM2#
AD2
Common Clock Input/Output
A11#
T4
Source Synch Input/Output
BPM3#
AG2
Common Clock Input/Output
A12#
U5
Source Synch Input/Output
BPM4#
AF2
Common Clock Input/Output
A13#
U4
Source Synch Input/Output
BPM5#
AG3
A14#
V5
Source Synch Input/Output
BPRI#
G8
Common Clock
A15#
V4
Source Synch Input/Output
BR0#
F3
Common Clock Input/Output
A16#
W5
Source Synch Input/Output
BSEL0
G29
Power/Other
Output
A17#
AB6
Source Synch Input/Output
BSEL1
H30
Power/Other
Output
A18#
W6
Source Synch Input/Output
BSEL2
G30
Power/Other
Output
A19#
Y6
Source Synch Input/Output
COMP0
A13
Power/Other
Input
A20#
Y4
Source Synch Input/Output
COMP1
T1
Power/Other
Input
Asynch GTL+
A20M#
K3
A21#
AA4
A22#
A23#
Input
Power/Other
Input
Common Clock Input/Output
Common Clock Input/Output
Input
COMP4
J2
Power/Other
Input
Source Synch Input/Output
COMP5
T2
Power/Other
Input
AD6
Source Synch Input/Output
D0#
B4
Source Synch Input/Output
AA5
Source Synch Input/Output
D1#
C5
Source Synch Input/Output
A24#
AB5
Source Synch Input/Output
D2#
A4
Source Synch Input/Output
A25#
AC5
Source Synch Input/Output
D3#
C6
Source Synch Input/Output
A26#
AB4
Source Synch Input/Output
D4#
A5
Source Synch Input/Output
A27#
AF5
Source Synch Input/Output
D5#
B6
Source Synch Input/Output
A28#
AF4
Source Synch Input/Output
D6#
B7
Source Synch Input/Output
A29#
AG6
Source Synch Input/Output
D7#
A7
Source Synch Input/Output
A30#
AG4
Source Synch Input/Output
D8#
A10
Source Synch Input/Output
A31#
AG5
Source Synch Input/Output
D9#
A11
Source Synch Input/Output
A32#
AH4
Source Synch Input/Output
D10#
B10
Source Synch Input/Output
A33#
AH5
Source Synch Input/Output
D11#
C11
Source Synch Input/Output
A34#
AJ5
Source Synch Input/Output
D12#
D8
Source Synch Input/Output
A35#
AJ6
Source Synch Input/Output
D13#
B12
Source Synch Input/Output
ADS#
D2
Common Clock Input/Output
D14#
C12
Source Synch Input/Output
ADSTB0#
R6
Source Synch Input/Output
D15#
D11
Source Synch Input/Output
ADSTB1#
AD5
Source Synch Input/Output
D16#
G9
Source Synch Input/Output
AP0#
U2
Common Clock Input/Output
D17#
F8
Source Synch Input/Output
AP1#
U3
Common Clock Input/Output
D18#
F9
Source Synch Input/Output
Datasheet
Land Listing and Signal Descriptions
Table 23.Alphabetical Land
Assignments
Land Name
Direction
Land Name
Land Signal Buffer
#
Type
Direction
E9
Source Synch Input/Output
D58#
C21
Source Synch Input/Output
D20#
D7
Source Synch Input/Output
D59#
B21
Source Synch Input/Output
D21#
E10
Source Synch Input/Output
D60#
B19
Source Synch Input/Output
D22#
D10
Source Synch Input/Output
D61#
A19
Source Synch Input/Output
D23#
F11
Source Synch Input/Output
D62#
A22
Source Synch Input/Output
D19#
Datasheet
Land Signal Buffer
#
Type
Table 23.Alphabetical Land
Assignments
D24#
F12
Source Synch Input/Output
D63#
B22
Source Synch Input/Output
D25#
D13
Source Synch Input/Output
DBI0#
A8
Source Synch Input/Output
D26#
E13
Source Synch Input/Output
DBI1#
G11
Source Synch Input/Output
D27#
G13
Source Synch Input/Output
DBI2#
D19
Source Synch Input/Output
D28#
F14
Source Synch Input/Output
DBI3#
C20
Source Synch Input/Output
D29#
G14
Source Synch Input/Output
DBR#
AC2
Power/Other
D30#
F15
Source Synch Input/Output
DBSY#
B2
Common Clock Input/Output
D31#
G15
Source Synch Input/Output
DEFER#
G7
Common Clock
D32#
G16
Source Synch Input/Output
DP0#
J16
Common Clock Input/Output
D33#
E15
Source Synch Input/Output
DP1#
H15
Common Clock Input/Output
D34#
E16
Source Synch Input/Output
DP2#
H16
Common Clock Input/Output
D35#
G18
Source Synch Input/Output
DP3#
J17
Common Clock Input/Output
D36#
G17
Source Synch Input/Output
DRDY#
C1
Common Clock Input/Output
D37#
F17
Source Synch Input/Output
DSTBN0#
C8
Source Synch Input/Output
Output
Input
D38#
F18
Source Synch Input/Output
DSTBN1#
G12
Source Synch Input/Output
D39#
E18
Source Synch Input/Output
DSTBN2#
G20
Source Synch Input/Output
D40#
E19
Source Synch Input/Output
DSTBN3#
A16
Source Synch Input/Output
D41#
F20
Source Synch Input/Output
DSTBP0#
B9
Source Synch Input/Output
D42#
E21
Source Synch Input/Output
DSTBP1#
E12
Source Synch Input/Output
D43#
F21
Source Synch Input/Output
DSTBP2#
G19
Source Synch Input/Output
D44#
G21
Source Synch Input/Output
DSTBP3#
C17
Source Synch Input/Output
D45#
E22
Source Synch Input/Output
FC1
G2
Power/Other
Input
D46#
D22
Source Synch Input/Output
FC2
R1
Power/Other
Input
D47#
G22
Source Synch Input/Output
FC5
F2
Common Clock
Input
D48#
D20
Source Synch Input/Output
FC7
G5
Source Synch
Output
D49#
D17
Source Synch Input/Output
FC8
AK6
D50#
A14
Source Synch Input/Output
FC11
AM5
Power/Other
Output
D51#
C15
Source Synch Input/Output
FC12
AM7
Power/Other
Output
D52#
C14
Source Synch Input/Output
FC15
H29
Power/Other
Output
D53#
B15
Source Synch Input/Output
FC16
AN7
Power/Other
Output
D54#
C18
Source Synch Input/Output
FC17
E24
Power/Other
Output
D55#
B16
Source Synch Input/Output
FERR#/PBE#
R3
Asynch GTL+
Output
D56#
A17
Source Synch Input/Output
GTLREF0
H1
Power/Other
Input
D57#
B18
Source Synch Input/Output
GTLREF1
H2
Power/Other
Input
45
Land Listing and Signal Descriptions
Table 23.Alphabetical Land
Assignments
Land Name
46
Land Signal Buffer
#
Type
Table 23.Alphabetical Land
Assignments
Direction
Land Name
Land Signal Buffer
#
Type
HIT#
D4
Common Clock Input/Output
RESERVED
F23
HITM#
E4
Common Clock Input/Output
RESERVED
F29
IERR#
AB2
Asynch GTL+
Output
RESERVED
G10
IGNNE#
N2
Asynch GTL+
Input
RESERVED
G6
Direction
IMPSEL
F6
Power/Other
Input
RESERVED
J3
INIT#
P3
Asynch GTL+
Input
RESERVED
N4
ITP_CLK0
AK3
TAP
Input
RESERVED
N5
ITP_CLK1
AJ3
TAP
Input
RESERVED
P5
LINT0
K1
Asynch GTL+
Input
RESERVED
Y3
LINT1
L1
Asynch GTL+
Input
RESET#
G23
Common Clock
Input
LL_ID0
V2
Power/Other
Output
RS0#
B3
Common Clock
Input
LL_ID1
AA2
Power/Other
Output
RS1#
F5
Common Clock
Input
LOCK#
C3
Common Clock Input/Output
RS2#
A3
Common Clock
Input
MCERR#
AB3
Common Clock Input/Output
RSP#
H4
Common Clock
Input
MSID0
W1
Power/Other
Output
SKTOCC#
AE8
Power/Other
Output
MSID1
V1
Power/Other
Output
SMI#
P2
Asynch GTL+
Input
PROCHOT#
AL2
Asynch GTL+ Input/Output
STPCLK#
M3
Asynch GTL+
Input
PWRGOOD
N1
Power/Other
TCK
AE1
TAP
Input
REQ0#
K4
Source Synch Input/Output
TDI
AD1
TAP
Input
REQ1#
J5
Source Synch Input/Output
TDO
AF1
TAP
Output
REQ2#
M6
Source Synch Input/Output
TESTHI0
F26
Power/Other
Input
REQ3#
K6
Source Synch Input/Output
TESTHI1
W3
Power/Other
Input
REQ4#
J6
Source Synch Input/Output
TESTHI2
F25
Power/Other
Input
RESERVED
B13
TESTHI3
G25
Power/Other
Input
RESERVED
A20
TESTHI4
G27
Power/Other
Input
RESERVED
AC4
TESTHI5
G26
Power/Other
Input
RESERVED
AE3
TESTHI6
G24
Power/Other
Input
RESERVED
AE4
TESTHI7
F24
Power/Other
Input
RESERVED
AE6
TESTHI8
G3
Power/Other
Input
RESERVED
AH2
TESTHI9
G4
Power/Other
Input
RESERVED
C9
TESTHI10
H5
Power/Other
Input
RESERVED
D1
TESTHI11
P1
Power/Other
Input
RESERVED
D14
TESTHI12
W2
Power/Other
Input
RESERVED
D16
TESTHI13
L2
Asynch GTL+
Input
RESERVED
D23
THERMDA
AL1
Power/Other
RESERVED
E23
THERMDC
AK1
Power/Other
RESERVED
E5
THERMTRIP#
M2
Asynch GTL+
Output
RESERVED
E6
TMS
AC1
TAP
Input
RESERVED
E7
TRDY#
E3
Common Clock
Input
Input
Datasheet
Land Listing and Signal Descriptions
Table 23.Alphabetical Land
Assignments
Land Name
TRST#
Datasheet
Land Signal Buffer
#
Type
Table 23.Alphabetical Land
Assignments
Direction
Land Name
Input
VCC
Land Signal Buffer
#
Type
AF8
Direction
Power/Other
AG1
TAP
VCC
AA8
Power/Other
VCC
AF9
Power/Other
VCC
AB8
Power/Other
VCC
AG11
Power/Other
VCC
AC23
Power/Other
VCC
AG12
Power/Other
VCC
AC24
Power/Other
VCC
AG14
Power/Other
VCC
AC25
Power/Other
VCC
AG15
Power/Other
VCC
AC26
Power/Other
VCC
AG18
Power/Other
VCC
AC27
Power/Other
VCC
AG19
Power/Other
VCC
AC28
Power/Other
VCC
AG21
Power/Other
VCC
AC29
Power/Other
VCC
AG22
Power/Other
VCC
AC30
Power/Other
VCC
AG25
Power/Other
VCC
AC8
Power/Other
VCC
AG26
Power/Other
VCC
AD23
Power/Other
VCC
AG27
Power/Other
VCC
AD24
Power/Other
VCC
AG28
Power/Other
VCC
AD25
Power/Other
VCC
AG29
Power/Other
VCC
AD26
Power/Other
VCC
AG30
Power/Other
VCC
AD27
Power/Other
VCC
AG8
Power/Other
VCC
AD28
Power/Other
VCC
AG9
Power/Other
VCC
AD29
Power/Other
VCC
AH11
Power/Other
VCC
AD30
Power/Other
VCC
AH12
Power/Other
VCC
AD8
Power/Other
VCC
AH14
Power/Other
VCC
AE11
Power/Other
VCC
AH15
Power/Other
VCC
AE12
Power/Other
VCC
AH18
Power/Other
VCC
AE14
Power/Other
VCC
AH19
Power/Other
VCC
AE15
Power/Other
VCC
AH21
Power/Other
VCC
AE18
Power/Other
VCC
AH22
Power/Other
VCC
AE19
Power/Other
VCC
AH25
Power/Other
VCC
AE21
Power/Other
VCC
AH26
Power/Other
VCC
AE22
Power/Other
VCC
AH27
Power/Other
VCC
AE23
Power/Other
VCC
AH28
Power/Other
VCC
AE9
Power/Other
VCC
AH29
Power/Other
VCC
AF11
Power/Other
VCC
AH30
Power/Other
VCC
AF12
Power/Other
VCC
AH8
Power/Other
VCC
AF14
Power/Other
VCC
AH9
Power/Other
VCC
AF15
Power/Other
VCC
AJ11
Power/Other
VCC
AF18
Power/Other
VCC
AJ12
Power/Other
VCC
AF19
Power/Other
VCC
AJ14
Power/Other
VCC
AF21
Power/Other
VCC
AJ15
Power/Other
VCC
AF22
Power/Other
VCC
AJ18
Power/Other
47
Land Listing and Signal Descriptions
Table 23.Alphabetical Land
Assignments
Land Name
48
Land Signal Buffer
#
Type
Table 23.Alphabetical Land
Assignments
Direction
Land Name
Land Signal Buffer
#
Type
VCC
AJ19
Power/Other
VCC
AM21
Power/Other
VCC
AJ21
Power/Other
VCC
AM22
Power/Other
VCC
AJ22
Power/Other
VCC
AM25
Power/Other
VCC
AJ25
Power/Other
VCC
AM26
Power/Other
VCC
AJ26
Power/Other
VCC
AM29
Power/Other
VCC
AJ8
Power/Other
VCC
AM30
Power/Other
VCC
AJ9
Power/Other
VCC
AM8
Power/Other
VCC
AK11
Power/Other
VCC
AM9
Power/Other
VCC
AK12
Power/Other
VCC
AN11
Power/Other
VCC
AK14
Power/Other
VCC
AN12
Power/Other
VCC
AK15
Power/Other
VCC
AN14
Power/Other
VCC
AK18
Power/Other
VCC
AN15
Power/Other
VCC
AK19
Power/Other
VCC
AN18
Power/Other
VCC
AK21
Power/Other
VCC
AN19
Power/Other
VCC
AK22
Power/Other
VCC
AN21
Power/Other
VCC
AK25
Power/Other
VCC
AN22
Power/Other
VCC
AK26
Power/Other
VCC
AN25
Power/Other
VCC
AK8
Power/Other
VCC
AN26
Power/Other
VCC
AK9
Power/Other
VCC
AN29
Power/Other
VCC
AL11
Power/Other
VCC
AN30
Power/Other
VCC
AL12
Power/Other
VCC
AN8
Power/Other
VCC
AL14
Power/Other
VCC
AN9
Power/Other
VCC
AL15
Power/Other
VCC
J10
Power/Other
VCC
AL18
Power/Other
VCC
J11
Power/Other
VCC
AL19
Power/Other
VCC
J12
Power/Other
VCC
AL21
Power/Other
VCC
J13
Power/Other
VCC
AL22
Power/Other
VCC
J14
Power/Other
VCC
AL25
Power/Other
VCC
J15
Power/Other
VCC
AL26
Power/Other
VCC
J18
Power/Other
VCC
AL29
Power/Other
VCC
J19
Power/Other
VCC
AL30
Power/Other
VCC
J20
Power/Other
VCC
AL8
Power/Other
VCC
J21
Power/Other
VCC
AL9
Power/Other
VCC
J22
Power/Other
VCC
AM11
Power/Other
VCC
J23
Power/Other
VCC
AM12
Power/Other
VCC
J24
Power/Other
VCC
AM14
Power/Other
VCC
J25
Power/Other
VCC
AM15
Power/Other
VCC
J26
Power/Other
VCC
AM18
Power/Other
VCC
J27
Power/Other
VCC
AM19
Power/Other
VCC
J28
Power/Other
Direction
Datasheet
Land Listing and Signal Descriptions
Table 23.Alphabetical Land
Assignments
Land Name
Datasheet
Land Signal Buffer
#
Type
Table 23.Alphabetical Land
Assignments
Direction
Land Name
Land Signal Buffer
#
Type
VCC
J29
Power/Other
VCC
T28
Power/Other
VCC
J30
Power/Other
VCC
T29
Power/Other
VCC
J8
Power/Other
VCC
T30
Power/Other
VCC
J9
Power/Other
VCC
T8
Power/Other
VCC
K23
Power/Other
VCC
U23
Power/Other
VCC
K24
Power/Other
VCC
U24
Power/Other
VCC
K25
Power/Other
VCC
U25
Power/Other
VCC
K26
Power/Other
VCC
U26
Power/Other
VCC
K27
Power/Other
VCC
U27
Power/Other
VCC
K28
Power/Other
VCC
U28
Power/Other
VCC
K29
Power/Other
VCC
U29
Power/Other
VCC
K30
Power/Other
VCC
U30
Power/Other
VCC
K8
Power/Other
VCC
U8
Power/Other
Direction
VCC
L8
Power/Other
VCC
V8
Power/Other
VCC
M23
Power/Other
VCC
W23
Power/Other
VCC
M24
Power/Other
VCC
W24
Power/Other
VCC
M25
Power/Other
VCC
W25
Power/Other
VCC
M26
Power/Other
VCC
W26
Power/Other
VCC
M27
Power/Other
VCC
W27
Power/Other
VCC
M28
Power/Other
VCC
W28
Power/Other
VCC
M29
Power/Other
VCC
W29
Power/Other
VCC
M30
Power/Other
VCC
W30
Power/Other
VCC
M8
Power/Other
VCC
W8
Power/Other
VCC
N23
Power/Other
VCC
Y23
Power/Other
VCC
N24
Power/Other
VCC
Y24
Power/Other
VCC
N25
Power/Other
VCC
Y25
Power/Other
VCC
N26
Power/Other
VCC
Y26
Power/Other
VCC
N27
Power/Other
VCC
Y27
Power/Other
VCC
N28
Power/Other
VCC
Y28
Power/Other
VCC
N29
Power/Other
VCC
Y29
Power/Other
VCC
N30
Power/Other
VCC
Y30
Power/Other
VCC
N8
Power/Other
VCC
Y8
Power/Other
VCC
P8
Power/Other
AN5
Power/Other
Output
VCC
R8
Power/Other
VCC_MB_
REGULATION
VCC
T23
Power/Other
VCC_SENSE
AN3
Power/Other
Output
VCC
T24
Power/Other
VCC
T25
Power/Other
VCC
T26
Power/Other
VCC
T27
Power/Other
VCCA
A23
Power/Other
VCCIOPLL
C23
Power/Other
VID0
AM2
Power/Other
Output
VID1
AL5
Power/Other
Output
VID2
AM3
Power/Other
Output
49
Land Listing and Signal Descriptions
Table 23.Alphabetical Land
Assignments
Land Name
50
Land Signal Buffer
#
Type
Table 23.Alphabetical Land
Assignments
Direction
Land Name
Land Signal Buffer
#
Type
VID3
AL6
Power/Other
Output
VSS
AB7
Power/Other
VID4
AK4
Power/Other
Output
VSS
AC3
Power/Other
VID5
AL4
Power/Other
Output
VSS
AC6
Power/Other
VSS
B1
Power/Other
VSS
AC7
Power/Other
VSS
B11
Power/Other
VSS
AD4
Power/Other
VSS
B14
Power/Other
VSS
AD7
Power/Other
VSS
B17
Power/Other
VSS
AE10
Power/Other
VSS
B20
Power/Other
VSS
AE13
Power/Other
VSS
B24
Power/Other
VSS
AE16
Power/Other
VSS
B5
Power/Other
VSS
AE17
Power/Other
VSS
B8
Power/Other
VSS
AE2
Power/Other
VSS
A12
Power/Other
VSS
AE20
Power/Other
VSS
A15
Power/Other
VSS
AE24
Power/Other
VSS
A18
Power/Other
VSS
AE25
Power/Other
VSS
A2
Power/Other
VSS
AE26
Power/Other
VSS
A21
Power/Other
VSS
AE27
Power/Other
VSS
A24
Power/Other
VSS
AE28
Power/Other
VSS
A6
Power/Other
VSS
AE29
Power/Other
VSS
A9
Power/Other
VSS
AE30
Power/Other
VSS
AA23
Power/Other
VSS
AE5
Power/Other
VSS
AA24
Power/Other
VSS
AE7
Power/Other
VSS
AA25
Power/Other
VSS
AF10
Power/Other
VSS
AA26
Power/Other
VSS
AF13
Power/Other
VSS
AA27
Power/Other
VSS
AF16
Power/Other
VSS
AA28
Power/Other
VSS
AF17
Power/Other
VSS
AA29
Power/Other
VSS
AF20
Power/Other
VSS
AA3
Power/Other
VSS
AF23
Power/Other
VSS
AA30
Power/Other
VSS
AF24
Power/Other
VSS
AA6
Power/Other
VSS
AF25
Power/Other
VSS
AA7
Power/Other
VSS
AF26
Power/Other
VSS
AB1
Power/Other
VSS
AF27
Power/Other
VSS
AB23
Power/Other
VSS
AF28
Power/Other
VSS
AB24
Power/Other
VSS
AF29
Power/Other
VSS
AB25
Power/Other
VSS
AF3
Power/Other
VSS
AB26
Power/Other
VSS
AF30
Power/Other
VSS
AB27
Power/Other
VSS
AF6
Power/Other
VSS
AB28
Power/Other
VSS
AF7
Power/Other
VSS
AB29
Power/Other
VSS
AG10
Power/Other
VSS
AB30
Power/Other
VSS
AG13
Power/Other
Direction
Datasheet
Land Listing and Signal Descriptions
Table 23.Alphabetical Land
Assignments
Land Name
Datasheet
Land Signal Buffer
#
Type
Table 23.Alphabetical Land
Assignments
Direction
Land Name
Land Signal Buffer
#
Type
VSS
AG16
Power/Other
VSS
AK28
Power/Other
VSS
AG17
Power/Other
VSS
AK29
Power/Other
VSS
AG20
Power/Other
VSS
AK30
Power/Other
VSS
AG23
Power/Other
VSS
AK5
Power/Other
VSS
AG24
Power/Other
VSS
AK7
Power/Other
VSS
AG7
Power/Other
VSS
AL10
Power/Other
VSS
AH1
Power/Other
VSS
AL13
Power/Other
VSS
AH10
Power/Other
VSS
AL16
Power/Other
VSS
AH13
Power/Other
VSS
AL17
Power/Other
VSS
AH16
Power/Other
VSS
AL20
Power/Other
VSS
AH17
Power/Other
VSS
AL23
Power/Other
VSS
AH20
Power/Other
VSS
AL24
Power/Other
VSS
AH23
Power/Other
VSS
AL27
Power/Other
VSS
AH24
Power/Other
VSS
AL28
Power/Other
VSS
AH3
Power/Other
VSS
AL3
Power/Other
VSS
AH6
Power/Other
VSS
AL7
Power/Other
VSS
AH7
Power/Other
VSS
AM1
Power/Other
VSS
AJ10
Power/Other
VSS
AM10
Power/Other
VSS
AJ13
Power/Other
VSS
AM13
Power/Other
VSS
AJ16
Power/Other
VSS
AM16
Power/Other
VSS
AJ17
Power/Other
VSS
AM17
Power/Other
VSS
AJ20
Power/Other
VSS
AM20
Power/Other
VSS
AJ23
Power/Other
VSS
AM23
Power/Other
VSS
AJ24
Power/Other
VSS
AM24
Power/Other
VSS
AJ27
Power/Other
VSS
AM27
Power/Other
VSS
AJ28
Power/Other
VSS
AM28
Power/Other
VSS
AJ29
Power/Other
VSS
AM4
Power/Other
VSS
AJ30
Power/Other
VSS
AN1
Power/Other
VSS
AJ4
Power/Other
VSS
AN10
Power/Other
VSS
AJ7
Power/Other
VSS
AN13
Power/Other
VSS
AK10
Power/Other
VSS
AN16
Power/Other
VSS
AK13
Power/Other
VSS
AN17
Power/Other
VSS
AK16
Power/Other
VSS
AN2
Power/Other
VSS
AK17
Power/Other
VSS
AN20
Power/Other
VSS
AK2
Power/Other
VSS
AN23
Power/Other
VSS
AK20
Power/Other
VSS
AN24
Power/Other
VSS
AK23
Power/Other
VSS
AN27
Power/Other
VSS
AK24
Power/Other
VSS
AN28
Power/Other
VSS
AK27
Power/Other
VSS
C10
Power/Other
Direction
51
Land Listing and Signal Descriptions
Table 23.Alphabetical Land
Assignments
Land Name
52
Land Signal Buffer
#
Type
Table 23.Alphabetical Land
Assignments
Direction
Land Name
Land Signal Buffer
#
Type
VSS
C13
Power/Other
VSS
H14
Power/Other
VSS
C16
Power/Other
VSS
H17
Power/Other
VSS
C19
Power/Other
VSS
H18
Power/Other
VSS
C22
Power/Other
VSS
H19
Power/Other
VSS
C24
Power/Other
VSS
H20
Power/Other
VSS
C4
Power/Other
VSS
H21
Power/Other
VSS
C7
Power/Other
VSS
H22
Power/Other
VSS
D12
Power/Other
VSS
H23
Power/Other
VSS
D15
Power/Other
VSS
H24
Power/Other
VSS
D18
Power/Other
VSS
H25
Power/Other
VSS
D21
Power/Other
VSS
H26
Power/Other
VSS
D24
Power/Other
VSS
H27
Power/Other
VSS
D3
Power/Other
VSS
H28
Power/Other
VSS
D5
Power/Other
VSS
H3
Power/Other
VSS
D6
Power/Other
VSS
H6
Power/Other
VSS
D9
Power/Other
VSS
H7
Power/Other
VSS
E11
Power/Other
VSS
H8
Power/Other
VSS
E14
Power/Other
VSS
H9
Power/Other
VSS
E17
Power/Other
VSS
J4
Power/Other
VSS
E2
Power/Other
VSS
J7
Power/Other
VSS
E20
Power/Other
VSS
K2
Power/Other
VSS
E25
Power/Other
VSS
K5
Power/Other
VSS
E26
Power/Other
VSS
K7
Power/Other
VSS
E27
Power/Other
VSS
L23
Power/Other
VSS
E28
Power/Other
VSS
L24
Power/Other
VSS
E29
Power/Other
VSS
L25
Power/Other
VSS
E8
Power/Other
VSS
L26
Power/Other
VSS
F10
Power/Other
VSS
L27
Power/Other
VSS
F13
Power/Other
VSS
L28
Power/Other
VSS
F16
Power/Other
VSS
L29
Power/Other
VSS
F19
Power/Other
VSS
L3
Power/Other
VSS
F22
Power/Other
VSS
L30
Power/Other
VSS
F4
Power/Other
VSS
L6
Power/Other
VSS
F7
Power/Other
VSS
L7
Power/Other
VSS
G1
Power/Other
VSS
M1
Power/Other
VSS
H10
Power/Other
VSS
M7
Power/Other
VSS
H11
Power/Other
VSS
N3
Power/Other
VSS
H12
Power/Other
VSS
N6
Power/Other
VSS
H13
Power/Other
VSS
N7
Power/Other
Direction
Datasheet
Land Listing and Signal Descriptions
Table 23.Alphabetical Land
Assignments
Land Name
Datasheet
Land Signal Buffer
#
Type
Table 23.Alphabetical Land
Assignments
Direction
Land Name
Land Signal Buffer
#
Type
Direction
VSS
P23
Power/Other
VSS
Y2
Power/Other
VSS
P24
Power/Other
VSS
Y5
Power/Other
VSS
P25
Power/Other
VSS
Y7
Power/Other
VSS
P26
Power/Other
Power/Other
Output
P27
Power/Other
VSS_MB_
REGULATION
AN6
VSS
VSS
P28
Power/Other
VSS_SENSE
AN4
Power/Other
Output
VSS
P29
Power/Other
VSSA
B23
Power/Other
VSS
P30
Power/Other
VTT
B25
Power/Other
VSS
P4
Power/Other
VTT
B26
Power/Other
VSS
P7
Power/Other
VTT
B27
Power/Other
VSS
R2
Power/Other
VTT
B28
Power/Other
VSS
R23
Power/Other
VTT
B29
Power/Other
VSS
R24
Power/Other
VTT
B30
Power/Other
VSS
R25
Power/Other
VTT
A25
Power/Other
VSS
R26
Power/Other
VTT
A26
Power/Other
VSS
R27
Power/Other
VTT
A27
Power/Other
VSS
R28
Power/Other
VTT
A28
Power/Other
VSS
R29
Power/Other
VTT
A29
Power/Other
VSS
R30
Power/Other
VTT
A30
Power/Other
VSS
R5
Power/Other
VTT
C25
Power/Other
VSS
R7
Power/Other
VTT
C26
Power/Other
VSS
T3
Power/Other
VTT
C27
Power/Other
VSS
T6
Power/Other
VTT
C28
Power/Other
VSS
T7
Power/Other
VTT
C29
Power/Other
VSS
U1
Power/Other
VTT
C30
Power/Other
VSS
U7
Power/Other
VTT
D25
Power/Other
VSS
V23
Power/Other
VTT
D26
Power/Other
VSS
V24
Power/Other
VTT
D27
Power/Other
VSS
V25
Power/Other
VTT
D28
Power/Other
VSS
V26
Power/Other
VTT
D29
Power/Other
VSS
V27
Power/Other
VTT
D30
Power/Other
VSS
V28
Power/Other
VTT_OUT_LEFT
J1
Power/Other
Output
VSS
V29
Power/Other
VTT_OUT_
RIGHT
AA1
Power/Other
Output
VSS
V3
Power/Other
VTT_SEL
F27
Power/Other
Output
VSS
V30
Power/Other
VTTPWRGD
AM6
Power/Other
Input
VSS
V6
Power/Other
VSS
V7
Power/Other
VSS
W4
Power/Other
VSS
W7
Power/Other
53
Land Listing and Signal Descriptions
Table 24.Numerical Land Assignment
54
Table 24.Numerical Land Assignment
Land
#
Land Name
Signal Buffer
Type
Land
#
Land Name
Signal Buffer
Type
Direction
A2
VSS
Power/Other
B12
D13#
Source Synch
Input/Output
A3
RS2#
Common Clock
A4
D2#
Source Synch
Input
B13
RESERVED
Input/Output
B14
VSS
Power/Other
A5
D4#
Source Synch
Input/Output
A6
VSS
Power/Other
B15
D53#
Source Synch
Input/Output
B16
D55#
Source Synch
Input/Output
A7
D7#
Source Synch
Input/Output
B17
VSS
Power/Other
A8
DBI0#
Source Synch
Input/Output
B18
D57#
Source Synch
Input/Output
Input/Output
Direction
A9
VSS
Power/Other
B19
D60#
Source Synch
A10
D8#
Source Synch
Input/Output
B20
VSS
Power/Other
A11
D9#
Source Synch
Input/Output
B21
D59#
Source Synch
Input/Output
A12
VSS
Power/Other
B22
D63#
Source Synch
Input/Output
A13
COMP0
Power/Other
Input
B23
VSSA
Power/Other
A14
D50#
Source Synch
Input/Output
B24
VSS
Power/Other
A15
VSS
Power/Other
B25
VTT
Power/Other
A16
DSTBN3#
Source Synch
Input/Output
B26
VTT
Power/Other
A17
D56#
Source Synch
Input/Output
B27
VTT
Power/Other
A18
VSS
Power/Other
B28
VTT
Power/Other
A19
D61#
Source Synch
B29
VTT
Power/Other
A20
RESERVED
B30
VTT
Power/Other
C1
DRDY#
Common Clock Input/Output
C2
BNR#
Common Clock Input/Output
Common Clock Input/Output
Input/Output
A21
VSS
Power/Other
A22
D62#
Source Synch
A23
VCCA
Power/Other
C3
LOCK#
A24
VSS
Power/Other
C4
VSS
Power/Other
A25
VTT
Power/Other
C5
D1#
Source Synch
Input/Output
A26
VTT
Power/Other
C6
D3#
Source Synch
Input/Output
A27
VTT
Power/Other
C7
VSS
Power/Other
A28
VTT
Power/Other
C8
DSTBN0#
Source Synch
A29
VTT
Power/Other
C9
RESERVED
A30
VTT
Power/Other
C10
VSS
Power/Other
Power/Other
B1
VSS
B2
DBSY#
B3
B4
Input/Output
Input/Output
C11
D11#
Source Synch
Input/Output
Common Clock Input/Output
C12
D14#
Source Synch
Input/Output
RS0#
Common Clock
Input
C13
VSS
Power/Other
D0#
Source Synch
Input/Output
C14
D52#
Source Synch
Input/Output
Input/Output
B5
VSS
Power/Other
C15
D51#
Source Synch
B6
D5#
Source Synch
Input/Output
C16
VSS
Power/Other
B7
D6#
Source Synch
Input/Output
C17
DSTBP3#
Source Synch
Input/Output
B8
VSS
Power/Other
C18
D54#
Source Synch
Input/Output
B9
DSTBP0#
Source Synch
Input/Output
C19
VSS
Power/Other
B10
D10#
Source Synch
Input/Output
C20
DBI3#
Source Synch
Input/Output
B11
VSS
Power/Other
C21
D58#
Source Synch
Input/Output
Datasheet
Land Listing and Signal Descriptions
Table 24.Numerical Land Assignment
Land
#
Datasheet
Land Name
Signal Buffer
Type
C22
VSS
C23
VCCIOPLL
C24
C25
Table 24.Numerical Land Assignment
Land
#
Land Name
Signal Buffer
Type
Direction
Power/Other
E3
TRDY#
Common Clock
Input
Power/Other
E4
HITM#
Common Clock Input/Output
VSS
Power/Other
E5
RESERVED
VTT
Power/Other
E6
RESERVED
C26
VTT
Power/Other
E7
RESERVED
C27
VTT
Power/Other
E8
VSS
Power/Other
C28
VTT
Power/Other
E9
D19#
Source Synch
Input/Output
C29
VTT
Power/Other
E10
D21#
Source Synch
Input/Output
C30
VTT
Power/Other
E11
VSS
Power/Other
D1
RESERVED
E12
DSTBP1#
Source Synch
Input/Output
D2
ADS#
E13
D26#
Source Synch
Input/Output
D3
VSS
E14
VSS
Power/Other
D4
HIT#
E15
D33#
Source Synch
Input/Output
D5
VSS
E16
D34#
Source Synch
Input/Output
Direction
Common Clock Input/Output
Power/Other
Common Clock Input/Output
Power/Other
D6
VSS
Power/Other
E17
VSS
Power/Other
D7
D20#
Source Synch
Input/Output
E18
D39#
Source Synch
Input/Output
D8
D12#
Source Synch
Input/Output
E19
D40#
Source Synch
Input/Output
D9
VSS
Power/Other
E20
VSS
Power/Other
D10
D22#
Source Synch
Input/Output
E21
D42#
Source Synch
Input/Output
D11
D15#
Source Synch
Input/Output
E22
D45#
Source Synch
Input/Output
E23
RESERVED
E24
FC17
Power/Other
Output
E25
VSS
Power/Other
E26
VSS
Power/Other
E27
VSS
Power/Other
E28
VSS
Power/Other
D12
VSS
Power/Other
D13
D25#
Source Synch
D14
RESERVED
D15
VSS
D16
RESERVED
D17
D49#
Input/Output
Power/Other
Source Synch
Input/Output
D18
VSS
Power/Other
E29
VSS
Power/Other
D19
DBI2#
Source Synch
Input/Output
F2
FC5
Common Clock
D20
D48#
Source Synch
Input/Output
F3
BR0#
D21
VSS
Power/Other
F4
VSS
Power/Other
D22
D46#
Source Synch
F5
RS1#
Common Clock
Input
D23
RESERVED
F6
IMPSEL
Power/Other
Input
D24
VSS
Power/Other
F7
VSS
Power/Other
D25
VTT
Power/Other
F8
D17#
Source Synch
Input/Output
D26
VTT
Power/Other
F9
D18#
Source Synch
Input/Output
D27
VTT
Power/Other
F10
VSS
Power/Other
D28
VTT
Power/Other
F11
D23#
Source Synch
Input/Output
D29
VTT
Power/Other
F12
D24#
Source Synch
Input/Output
Input/Output
Input
Common Clock Input/Output
D30
VTT
Power/Other
F13
VSS
Power/Other
E2
VSS
Power/Other
F14
D28#
Source Synch
Input/Output
55
Land Listing and Signal Descriptions
Table 24.Numerical Land Assignment
56
Table 24.Numerical Land Assignment
Land
#
Land Name
Signal Buffer
Type
Direction
Land
#
Land Name
Signal Buffer
Type
Direction
F15
D30#
Source Synch
Input/Output
G26
TESTHI5
Power/Other
Input
F16
VSS
Power/Other
G27
TESTHI4
Power/Other
Input
F17
D37#
Source Synch
Input/Output
G28
BCLK1
Clock
Input
F18
D38#
Source Synch
Input/Output
G29
BSEL0
Power/Other
Output
F19
VSS
Power/Other
G30
BSEL2
Power/Other
Output
F20
D41#
Source Synch
Input/Output
H1
GTLREF0
Power/Other
Input
F21
D43#
Source Synch
Input/Output
H2
GTLREF1
Power/Other
Input
F22
VSS
Power/Other
F23
RESERVED
F24
TESTHI7
Power/Other
F25
TESTHI2
Power/Other
F26
TESTHI0
F27
VTT_SEL
F28
BCLK0
F29
RESERVED
G1
VSS
Power/Other
G2
FC1
Power/Other
Input
G3
TESTHI8
Power/Other
G4
TESTHI9
Power/Other
G5
FC7
Source Synch
G6
RESERVED
G7
DEFER#
Common Clock
G8
BPRI#
Common Clock
G9
D16#
Source Synch
G10
RESERVED
H3
VSS
Power/Other
H4
RSP#
Common Clock
Input
Input
H5
TESTHI10
Power/Other
Input
Input
H6
VSS
Power/Other
Power/Other
Input
H7
VSS
Power/Other
Power/Other
Output
H8
VSS
Power/Other
Clock
Input
H9
VSS
Power/Other
H10
VSS
Power/Other
H11
VSS
Power/Other
H12
VSS
Power/Other
Input
H13
VSS
Power/Other
Input
H14
VSS
Power/Other
Output
H15
DP1#
Common Clock Input/Output
H16
DP2#
Common Clock Input/Output
Input
H17
VSS
Power/Other
Input
H18
VSS
Power/Other
Input/Output
H19
VSS
Power/Other
H20
VSS
Power/Other
G11
DBI1#
Source Synch
Input/Output
H21
VSS
Power/Other
G12
DSTBN1#
Source Synch
Input/Output
H22
VSS
Power/Other
G13
D27#
Source Synch
Input/Output
H23
VSS
Power/Other
G14
D29#
Source Synch
Input/Output
H24
VSS
Power/Other
G15
D31#
Source Synch
Input/Output
H25
VSS
Power/Other
G16
D32#
Source Synch
Input/Output
H26
VSS
Power/Other
G17
D36#
Source Synch
Input/Output
H27
VSS
Power/Other
G18
D35#
Source Synch
Input/Output
H28
VSS
Power/Other
G19
DSTBP2#
Source Synch
Input/Output
H29
FC15
Power/Other
Output
G20
DSTBN2#
Source Synch
Input/Output
H30
BSEL1
Power/Other
Output
G21
D44#
Source Synch
Input/Output
J1
VTT_OUT_LEFT
Power/Other
Output
G22
D47#
Source Synch
Input/Output
J2
COMP4
Power/Other
Input
G23
RESET#
Common Clock
Input
J3
RESERVED
G24
TESTHI6
Power/Other
Input
J4
VSS
Power/Other
G25
TESTHI3
Power/Other
Input
J5
REQ1#
Source Synch
Input/Output
Datasheet
Land Listing and Signal Descriptions
Table 24.Numerical Land Assignment
Datasheet
Table 24.Numerical Land Assignment
Land
#
Land Name
Signal Buffer
Type
Direction
Land
#
J6
REQ4#
Source Synch
Input/Output
K30
VCC
Power/Other
J7
VSS
Power/Other
L1
LINT1
Asynch GTL+
Input
J8
VCC
Power/Other
L2
TESTHI13
Asynch GTL+
Input
J9
VCC
Power/Other
L3
VSS
Power/Other
J10
VCC
Power/Other
L4
A6#
Source Synch
Input/Output
J11
VCC
Power/Other
L5
A3#
Source Synch
Input/Output
J12
VCC
Power/Other
L6
VSS
Power/Other
J13
VCC
Power/Other
L7
VSS
Power/Other
J14
VCC
Power/Other
L8
VCC
Power/Other
J15
VCC
Power/Other
L23
VSS
Power/Other
J16
DP0#
Common Clock Input/Output
L24
VSS
Power/Other
J17
DP3#
Common Clock Input/Output
L25
VSS
Power/Other
J18
VCC
Power/Other
L26
VSS
Power/Other
J19
VCC
Power/Other
L27
VSS
Power/Other
J20
VCC
Power/Other
L28
VSS
Power/Other
J21
VCC
Power/Other
L29
VSS
Power/Other
J22
VCC
Power/Other
L30
VSS
Power/Other
J23
VCC
Power/Other
M1
VSS
Power/Other
J24
VCC
Power/Other
M2
THERMTRIP#
Asynch GTL+
Output
J25
VCC
Power/Other
M3
STPCLK#
Asynch GTL+
Input
J26
VCC
Power/Other
M4
A7#
Source Synch
Input/Output
J27
VCC
Power/Other
M5
A5#
Source Synch
Input/Output
J28
VCC
Power/Other
M6
REQ2#
Source Synch
Input/Output
J29
VCC
Power/Other
M7
VSS
Power/Other
J30
VCC
Power/Other
K1
LINT0
Asynch GTL+
Input
Land Name
Signal Buffer
Type
M8
VCC
Power/Other
M23
VCC
Power/Other
K2
VSS
Power/Other
M24
VCC
Power/Other
K3
A20M#
Asynch GTL+
Input
M25
VCC
Power/Other
K4
REQ0#
Source Synch
Input/Output
M26
VCC
Power/Other
K5
VSS
Power/Other
M27
VCC
Power/Other
K6
REQ3#
Source Synch
M28
VCC
Power/Other
K7
VSS
Power/Other
M29
VCC
Power/Other
Input/Output
Direction
K8
VCC
Power/Other
M30
VCC
Power/Other
K23
VCC
Power/Other
N1
PWRGOOD
Power/Other
Input
K24
VCC
Power/Other
N2
IGNNE#
Asynch GTL+
Input
K25
VCC
Power/Other
N3
VSS
Power/Other
K26
VCC
Power/Other
N4
RESERVED
K27
VCC
Power/Other
N5
RESERVED
K28
VCC
Power/Other
N6
VSS
Power/Other
K29
VCC
Power/Other
N7
VSS
Power/Other
57
Land Listing and Signal Descriptions
Table 24.Numerical Land Assignment
58
Land
#
Land Name
Signal Buffer
Type
N8
VCC
N23
N24
Table 24.Numerical Land Assignment
Land
#
Land Name
Signal Buffer
Type
Power/Other
R30
VSS
Power/Other
VCC
Power/Other
T1
COMP1
Power/Other
Input
VCC
Power/Other
T2
COMP5
Power/Other
Input
N25
VCC
Power/Other
T3
VSS
Power/Other
N26
VCC
Power/Other
T4
A11#
Source Synch
Input/Output
N27
VCC
Power/Other
T5
A9#
Source Synch
Input/Output
N28
VCC
Power/Other
T6
VSS
Power/Other
N29
VCC
Power/Other
T7
VSS
Power/Other
N30
VCC
Power/Other
T8
VCC
Power/Other
P1
TESTHI11
Power/Other
Input
T23
VCC
Power/Other
P2
SMI#
Asynch GTL+
Input
T24
VCC
Power/Other
P3
INIT#
Asynch GTL+
Input
T25
VCC
Power/Other
P4
VSS
Power/Other
T26
VCC
Power/Other
P5
RESERVED
T27
VCC
Power/Other
P6
A4#
T28
VCC
Power/Other
Source Synch
Direction
Input/Output
Direction
P7
VSS
Power/Other
T29
VCC
Power/Other
P8
VCC
Power/Other
T30
VCC
Power/Other
P23
VSS
Power/Other
U1
VSS
P24
VSS
Power/Other
U2
AP0#
Common Clock Input/Output
P25
VSS
Power/Other
U3
AP1#
Common Clock Input/Output
P26
VSS
Power/Other
U4
A13#
Source Synch
Input/Output
P27
VSS
Power/Other
U5
A12#
Source Synch
Input/Output
P28
VSS
Power/Other
U6
A10#
Source Synch
Input/Output
P29
VSS
Power/Other
U7
VSS
Power/Other
P30
VSS
Power/Other
U8
VCC
Power/Other
U23
VCC
Power/Other
U24
VCC
Power/Other
Input
Power/Other
R1
FC2
Power/Other
R2
VSS
Power/Other
R3
FERR#/PBE#
Asynch GTL+
Output
U25
VCC
Power/Other
R4
A8#
Source Synch
Input/Output
U26
VCC
Power/Other
U27
VCC
Power/Other
U28
VCC
Power/Other
R5
VSS
Power/Other
R6
ADSTB0#
Source Synch
R7
VSS
Power/Other
U29
VCC
Power/Other
R8
VCC
Power/Other
U30
VCC
Power/Other
R23
VSS
Power/Other
V1
MSID1
Power/Other
Output
R24
VSS
Power/Other
V2
LL_ID0
Power/Other
Output
R25
VSS
Power/Other
V3
VSS
Power/Other
R26
VSS
Power/Other
V4
A15#
Source Synch
Input/Output
R27
VSS
Power/Other
V5
A14#
Source Synch
Input/Output
R28
VSS
Power/Other
V6
VSS
Power/Other
R29
VSS
Power/Other
V7
VSS
Power/Other
Input/Output
Datasheet
Land Listing and Signal Descriptions
Table 24.Numerical Land Assignment
Datasheet
Land
#
Land Name
Signal Buffer
Type
Direction
V8
VCC
Power/Other
V23
VSS
Power/Other
V24
VSS
Power/Other
V25
VSS
Power/Other
V26
VSS
Power/Other
V27
VSS
Power/Other
V28
VSS
Power/Other
V29
VSS
Power/Other
V30
VSS
Power/Other
W1
MSID0
Power/Other
Output
W2
TESTHI12
Power/Other
Input
W3
TESTHI1
Power/Other
Input
W4
VSS
Power/Other
W5
A16#
Source Synch
Input/Output
W6
A18#
Source Synch
Input/Output
W7
VSS
Power/Other
W8
VCC
Power/Other
W23
VCC
Power/Other
W24
VCC
Power/Other
W25
VCC
Power/Other
W26
VCC
Power/Other
W27
VCC
Power/Other
W28
VCC
Power/Other
W29
VCC
Power/Other
W30
VCC
Power/Other
Y1
BOOTSELECT
Power/Other
Y2
VSS
Power/Other
Y3
RESERVED
Y4
A20#
Source Synch
Y5
VSS
Power/Other
Y6
A19#
Source Synch
Y7
VSS
Power/Other
Y8
VCC
Power/Other
Y23
VCC
Power/Other
Y24
VCC
Power/Other
Y25
VCC
Power/Other
Y26
VCC
Power/Other
Y27
VCC
Power/Other
Y28
VCC
Power/Other
Y29
VCC
Power/Other
Input
Input/Output
Input/Output
Table 24.Numerical Land Assignment
Land
#
Land Name
Signal Buffer
Type
Y30
VCC
Power/Other
AA1
VTT_OUT_RIG
HT
Power/Other
Output
AA2
LL_ID1
Power/Other
Output
Direction
AA3
VSS
Power/Other
AA4
A21#
Source Synch
Input/Output
AA5
A23#
Source Synch
Input/Output
AA6
VSS
Power/Other
AA7
VSS
Power/Other
AA8
VCC
Power/Other
AA23
VSS
Power/Other
AA24
VSS
Power/Other
AA25
VSS
Power/Other
AA26
VSS
Power/Other
AA27
VSS
Power/Other
AA28
VSS
Power/Other
AA29
VSS
Power/Other
AA30
VSS
Power/Other
AB1
VSS
Power/Other
AB2
IERR#
Asynch GTL+
AB3
MCERR#
AB4
A26#
Source Synch
Input/Output
AB5
A24#
Source Synch
Input/Output
AB6
A17#
Source Synch
Input/Output
Output
Common Clock Input/Output
AB7
VSS
Power/Other
AB8
VCC
Power/Other
AB23
VSS
Power/Other
AB24
VSS
Power/Other
AB25
VSS
Power/Other
AB26
VSS
Power/Other
AB27
VSS
Power/Other
AB28
VSS
Power/Other
AB29
VSS
Power/Other
AB30
VSS
Power/Other
AC1
TMS
TAP
Input
AC2
DBR#
Power/Other
Output
AC3
VSS
Power/Other
AC4
RESERVED
AC5
A25#
Source Synch
AC6
VSS
Power/Other
Input/Output
59
Land Listing and Signal Descriptions
Table 24.Numerical Land Assignment
60
Land
#
Land Name
Signal Buffer
Type
AC7
VSS
Table 24.Numerical Land Assignment
Land
#
Land Name
Signal Buffer
Type
Power/Other
AE15
VCC
Power/Other
Direction
AC8
VCC
Power/Other
AE16
VSS
Power/Other
AC23
VCC
Power/Other
AE17
VSS
Power/Other
AC24
VCC
Power/Other
AE18
VCC
Power/Other
AC25
VCC
Power/Other
AE19
VCC
Power/Other
AC26
VCC
Power/Other
AE20
VSS
Power/Other
AC27
VCC
Power/Other
AE21
VCC
Power/Other
AC28
VCC
Power/Other
AE22
VCC
Power/Other
AC29
VCC
Power/Other
AE23
VCC
Power/Other
AC30
VCC
Power/Other
AE24
VSS
Power/Other
AD1
TDI
TAP
AE25
VSS
Power/Other
Input
AD2
BPM2#
Common Clock Input/Output
AE26
VSS
Power/Other
AD3
BINIT#
Common Clock Input/Output
AE27
VSS
Power/Other
AD4
VSS
Power/Other
AE28
VSS
Power/Other
AD5
ADSTB1#
Source Synch
Input/Output
AE29
VSS
Power/Other
AD6
A22#
Source Synch
Input/Output
AE30
VSS
Power/Other
AD7
VSS
Power/Other
AF1
TDO
TAP
Direction
Output
AD8
VCC
Power/Other
AF2
BPM4#
AD23
VCC
Power/Other
AF3
VSS
Power/Other
AD24
VCC
Power/Other
AF4
A28#
Source Synch
Input/Output
AD25
VCC
Power/Other
AF5
A27#
Source Synch
Input/Output
AD26
VCC
Power/Other
AF6
VSS
Power/Other
AD27
VCC
Power/Other
AF7
VSS
Power/Other
AD28
VCC
Power/Other
AF8
VCC
Power/Other
AD29
VCC
Power/Other
AF9
VCC
Power/Other
AD30
VCC
Power/Other
AE1
TCK
TAP
AE2
VSS
Power/Other
AE3
RESERVED
AE4
RESERVED
AE5
VSS
AE6
RESERVED
AE7
VSS
Power/Other
AE8
SKTOCC#
Power/Other
AE9
VCC
Power/Other
Input
Power/Other
Output
Common Clock Input/Output
AF10
VSS
Power/Other
AF11
VCC
Power/Other
AF12
VCC
Power/Other
AF13
VSS
Power/Other
AF14
VCC
Power/Other
AF15
VCC
Power/Other
AF16
VSS
Power/Other
AF17
VSS
Power/Other
AF18
VCC
Power/Other
AF19
VCC
Power/Other
AE10
VSS
Power/Other
AF20
VSS
Power/Other
AE11
VCC
Power/Other
AF21
VCC
Power/Other
AE12
VCC
Power/Other
AF22
VCC
Power/Other
AE13
VSS
Power/Other
AF23
VSS
Power/Other
AE14
VCC
Power/Other
AF24
VSS
Power/Other
Datasheet
Land Listing and Signal Descriptions
Table 24.Numerical Land Assignment
Datasheet
Land
#
Land Name
Signal Buffer
Type
AF25
VSS
AF26
VSS
AF27
AF28
Table 24.Numerical Land Assignment
Land
#
Land Name
Signal Buffer
Type
Direction
Power/Other
AH5
A33#
Source Synch
Input/Output
Power/Other
AH6
VSS
Power/Other
VSS
Power/Other
AH7
VSS
Power/Other
VSS
Power/Other
AH8
VCC
Power/Other
AF29
VSS
Power/Other
AH9
VCC
Power/Other
AF30
VSS
Power/Other
AH10
VSS
Power/Other
TAP
Direction
AG1
TRST#
AH11
VCC
Power/Other
AG2
BPM3#
Common Clock Input/Output
Input
AH12
VCC
Power/Other
AG3
BPM5#
Common Clock Input/Output
AH13
VSS
Power/Other
AG4
A30#
Source Synch
Input/Output
AH14
VCC
Power/Other
AG5
A31#
Source Synch
Input/Output
AH15
VCC
Power/Other
AG6
A29#
Source Synch
Input/Output
AH16
VSS
Power/Other
AG7
VSS
Power/Other
AH17
VSS
Power/Other
AG8
VCC
Power/Other
AH18
VCC
Power/Other
AG9
VCC
Power/Other
AH19
VCC
Power/Other
AG10
VSS
Power/Other
AH20
VSS
Power/Other
AG11
VCC
Power/Other
AH21
VCC
Power/Other
AG12
VCC
Power/Other
AH22
VCC
Power/Other
AG13
VSS
Power/Other
AH23
VSS
Power/Other
AG14
VCC
Power/Other
AH24
VSS
Power/Other
AG15
VCC
Power/Other
AH25
VCC
Power/Other
AG16
VSS
Power/Other
AH26
VCC
Power/Other
AG17
VSS
Power/Other
AH27
VCC
Power/Other
AG18
VCC
Power/Other
AH28
VCC
Power/Other
AG19
VCC
Power/Other
AH29
VCC
Power/Other
AG20
VSS
Power/Other
AH30
VCC
Power/Other
AG21
VCC
Power/Other
AJ1
BPM1#
Common Clock Input/Output
AG22
VCC
Power/Other
AJ2
BPM0#
Common Clock Input/Output
AG23
VSS
Power/Other
AJ3
ITP_CLK1
TAP
AG24
VSS
Power/Other
AJ4
VSS
Power/Other
AG25
VCC
Power/Other
AJ5
A34#
Source Synch
Input/Output
AG26
VCC
Power/Other
AJ6
A35#
Source Synch
Input/Output
AG27
VCC
Power/Other
AJ7
VSS
Power/Other
AG28
VCC
Power/Other
AJ8
VCC
Power/Other
AG29
VCC
Power/Other
AJ9
VCC
Power/Other
AG30
VCC
Power/Other
AJ10
VSS
Power/Other
AH1
VSS
Power/Other
AJ11
VCC
Power/Other
AH2
RESERVED
AJ12
VCC
Power/Other
AH3
VSS
Power/Other
AH4
A32#
Source Synch
Input/Output
AJ13
VSS
Power/Other
AJ14
VCC
Power/Other
Input
61
Land Listing and Signal Descriptions
Table 24.Numerical Land Assignment
62
Land
#
Land Name
Signal Buffer
Type
AJ15
VCC
AJ16
AJ17
Table 24.Numerical Land Assignment
Land
#
Land Name
Signal Buffer
Type
Power/Other
AK25
VCC
Power/Other
VSS
Power/Other
AK26
VCC
Power/Other
VSS
Power/Other
AK27
VSS
Power/Other
AJ18
VCC
Power/Other
AK28
VSS
Power/Other
AJ19
VCC
Power/Other
AK29
VSS
Power/Other
Direction
AJ20
VSS
Power/Other
AK30
VSS
Power/Other
AJ21
VCC
Power/Other
AL1
THERMDA
Power/Other
AJ22
VCC
Power/Other
AL2
PROCHOT#
Asynch GTL+
AJ23
VSS
Power/Other
AL3
VSS
Power/Other
Direction
Input/Output
AJ24
VSS
Power/Other
AL4
VID5
Power/Other
Output
AJ25
VCC
Power/Other
AL5
VID1
Power/Other
Output
AJ26
VCC
Power/Other
AL6
VID3
Power/Other
Output
AJ27
VSS
Power/Other
AL7
VSS
Power/Other
AJ28
VSS
Power/Other
AL8
VCC
Power/Other
AJ29
VSS
Power/Other
AL9
VCC
Power/Other
AJ30
VSS
Power/Other
AL10
VSS
Power/Other
AK1
THERMDC
Power/Other
AL11
VCC
Power/Other
AK2
VSS
Power/Other
AL12
VCC
Power/Other
AK3
ITP_CLK0
TAP
Input
AL13
VSS
Power/Other
AK4
VID4
Power/Other
Output
AL14
VCC
Power/Other
AK5
VSS
Power/Other
AL15
VCC
Power/Other
AK6
FC8
AL16
VSS
Power/Other
AK7
VSS
Power/Other
AL17
VSS
Power/Other
AK8
VCC
Power/Other
AL18
VCC
Power/Other
AK9
VCC
Power/Other
AL19
VCC
Power/Other
AK10
VSS
Power/Other
AL20
VSS
Power/Other
AK11
VCC
Power/Other
AL21
VCC
Power/Other
AK12
VCC
Power/Other
AL22
VCC
Power/Other
AK13
VSS
Power/Other
AL23
VSS
Power/Other
AK14
VCC
Power/Other
AL24
VSS
Power/Other
AK15
VCC
Power/Other
AL25
VCC
Power/Other
AK16
VSS
Power/Other
AL26
VCC
Power/Other
AK17
VSS
Power/Other
AL27
VSS
Power/Other
AK18
VCC
Power/Other
AL28
VSS
Power/Other
AK19
VCC
Power/Other
AL29
VCC
Power/Other
AK20
VSS
Power/Other
AL30
VCC
Power/Other
AK21
VCC
Power/Other
AM1
VSS
Power/Other
AK22
VCC
Power/Other
AM2
VID0
Power/Other
Output
AK23
VSS
Power/Other
AM3
VID2
Power/Other
Output
AK24
VSS
Power/Other
AM4
VSS
Power/Other
Datasheet
Land Listing and Signal Descriptions
Table 24.Numerical Land Assignment
Land
#
Datasheet
Land Name
Table 24.Numerical Land Assignment
Signal Buffer
Type
Direction
Land
#
Land Name
Signal Buffer
Type
AM5
FC11
Power/Other
Output
AN12
VCC
Power/Other
AM6
VTTPWRGD
Power/Other
Input
AN13
VSS
Power/Other
AM7
FC12
Power/Other
Output
AN14
VCC
Power/Other
AM8
VCC
Power/Other
AN15
VCC
Power/Other
AM9
VCC
Power/Other
AN16
VSS
Power/Other
AM10
VSS
Power/Other
AN17
VSS
Power/Other
AM11
VCC
Power/Other
AN18
VCC
Power/Other
AM12
VCC
Power/Other
AN19
VCC
Power/Other
AM13
VSS
Power/Other
AN20
VSS
Power/Other
AM14
VCC
Power/Other
AN21
VCC
Power/Other
AM15
VCC
Power/Other
AN22
VCC
Power/Other
AM16
VSS
Power/Other
AN23
VSS
Power/Other
AM17
VSS
Power/Other
AN24
VSS
Power/Other
AM18
VCC
Power/Other
AN25
VCC
Power/Other
AM19
VCC
Power/Other
AN26
VCC
Power/Other
AM20
VSS
Power/Other
AN27
VSS
Power/Other
AM21
VCC
Power/Other
AN28
VSS
Power/Other
AM22
VCC
Power/Other
AN29
VCC
Power/Other
AM23
VSS
Power/Other
AN30
VCC
Power/Other
AM24
VSS
Power/Other
AM25
VCC
Power/Other
AM26
VCC
Power/Other
AM27
VSS
Power/Other
AM28
VSS
Power/Other
AM29
VCC
Power/Other
AM30
VCC
Power/Other
AN1
VSS
Power/Other
AN2
VSS
Power/Other
AN3
VCC_SENSE
Power/Other
Output
AN4
VSS_SENSE
Power/Other
Output
AN5
VCC_MB_
REGULATION
Power/Other
Output
AN6
VSS_MB_
REGULATION
Power/Other
Output
AN7
FC16
Power/Other
Output
AN8
VCC
Power/Other
AN9
VCC
Power/Other
AN10
VSS
Power/Other
AN11
VCC
Power/Other
Direction
63
Land Listing and Signal Descriptions
4.2
Alphabetical Signals Reference
Table 25.
Signal Description (Sheet 1 of 9)
Name
A[35:3]#
Type
Input/
Output
Description
A[35:3]# (Address) define a 236-byte physical memory address
space. In sub-phase 1 of the address phase, these signals transmit
the address of a transaction. In sub-phase 2, these signals transmit
transaction type information. These signals must connect the
appropriate pins/lands of all agents on the processor FSB. A[35:3]#
are protected by parity signals AP[1:0]#. A[35:3]# are source
synchronous signals and are latched into the receiving buffers by
ADSTB[1:0]#.
On the active-to-inactive transition of RESET#, the processor
samples a subset of the A[35:3]# signals to determine power-on
configuration. See Section 6.1 for more details.
A20M#
Input
If A20M# (Address-20 Mask) is asserted, the processor masks
physical address bit 20 (A20#) before looking up a line in any
internal cache and before driving a read/write transaction on the
bus. Asserting A20M# emulates the 8086 processor's address wraparound at the 1-MB boundary. Assertion of A20M# is only supported
in real mode.
A20M# is an asynchronous signal. However, to ensure recognition of
this signal following an Input/Output write instruction, it must be
valid along with the TRDY# assertion of the corresponding Input/
Output Write bus transaction.
ADS#
Input/
Output
ADS# (Address Strobe) is asserted to indicate the validity of the
transaction address on the A[35:3]# and REQ[4:0]# signals. All bus
agents observe the ADS# activation to begin parity checking,
protocol checking, address decode, internal snoop, or deferred reply
ID match operations associated with the new transaction.
Address strobes are used to latch A[35:3]# and REQ[4:0]# on their
rising and falling edges. Strobes are associated with signals as
shown below.
ADSTB[1:0]#
AP[1:0]#
64
Input/
Output
Input/
Output
Signals
Associated Strobe
REQ[4:0]#, A[16:3]#
ADSTB0#
A[35:17]#
ADSTB1#
AP[1:0]# (Address Parity) are driven by the request initiator along
with ADS#, A[35:3]#, and the transaction type on the REQ[4:0]#.
A correct parity signal is high if an even number of covered signals
are low and low if an odd number of covered signals are low. This
allows parity to be high when all the covered signals are high.
AP[1:0]# should connect the appropriate pins/lands of all processor
FSB agents. The following table defines the coverage model of these
signals.
Request Signals
Subphase 1
Subphase 2
A[35:24]#
AP0#
AP1#
A[23:3]#
AP1#
AP0#
REQ[4:0]#
AP1#
AP0#
Datasheet
Land Listing and Signal Descriptions
Table 25.
Signal Description (Sheet 1 of 9)
Name
BCLK[1:0]
Type
Input
Description
The differential pair BCLK (Bus Clock) determines the FSB
frequency. All processor FSB agents must receive these signals to
drive their outputs and latch their inputs.
All external timing parameters are specified with respect to the
rising edge of BCLK0 crossing VCROSS.
BINIT# (Bus Initialization) may be observed and driven by all
processor FSB agents and if used, must connect the appropriate
pins/lands of all such agents. If the BINIT# driver is enabled during
power-on configuration, BINIT# is asserted to signal any bus
condition that prevents reliable future operation.
BINIT#
Input/
Output
If BINIT# observation is enabled during power-on configuration, and
BINIT# is sampled asserted, symmetric agents reset their bus
LOCK# activity and bus request arbitration state machines. The bus
agents do not reset their IOQ and transaction tracking state
machines upon observation of BINIT# activation. Once the BINIT#
assertion has been observed, the bus agents will re-arbitrate for the
FSB and attempt completion of their bus queue and IOQ entries.
If BINIT# observation is disabled during power-on configuration, a
central agent may handle an assertion of BINIT# as appropriate to
the error handling architecture of the system.
BNR#
BOOTSELECT
Input/
Output
BNR# (Block Next Request) is used to assert a bus stall by any bus
agent unable to accept new bus transactions. During a bus stall, the
current bus owner cannot issue any new transactions.
Input
This input is required to determine whether the processor is installed
in a platform that supports the Celeron D processor. The processor
will not operate if this signal is low. This input has a weak internal
pull-up to VTT.
BPM[5:0]# (Breakpoint Monitor) are breakpoint and performance
monitor signals. They are outputs from the processor which indicate
the status of breakpoints and programmable counters used for
monitoring processor performance. BPM[5:0]# should connect the
appropriate pins/lands of all processor FSB agents.
BPM[5:0]#
Input/
Output
BPM4# provides PRDY# (Probe Ready) functionality for the TAP
port. PRDY# is a processor output used by debug tools to determine
processor debug readiness.
BPM5# provides PREQ# (Probe Request) functionality for the TAP
port. PREQ# is used by debug tools to request debug operation of
the processor.
These signals do not have on-die termination. Refer to Section 2.5.2
for termination requirements.
BPRI#
BR0#
Datasheet
Input
Input/
Output
BPRI# (Bus Priority Request) is used to arbitrate for ownership of
the processor FSB. It must connect the appropriate pins/lands of all
processor FSB agents. Observing BPRI# active (as asserted by the
priority agent) causes all other agents to stop issuing new requests,
unless such requests are part of an ongoing locked operation. The
priority agent keeps BPRI# asserted until all of its requests are
completed, then releases the bus by de-asserting BPRI#.
BR0# drives the BREQ0# signal in the system and is used by the
processor to request the bus. During power-on configuration this
signal is sampled to determine the agent ID = 0.
This signal does not have on-die termination and must be
terminated.
65
Land Listing and Signal Descriptions
Table 25.
Signal Description (Sheet 1 of 9)
Name
Type
Description
BSEL[2:0]
Output
The BCLK[1:0] frequency select signals BSEL[2:0] are used to select
the processor input clock frequency. Table 18 defines the possible
combinations of the signals and the frequency associated with each
combination. The required frequency is determined by the
processor, chipset and clock synthesizer. All agents must operate at
the same frequency. For more information about these signals,
including termination recommendations refer to Chapter 2.
COMP[5:4,1:0]
Analog
COMP[1:0] must be terminated to VSS on the system board using
precision resistors. COMP[5:4] must be terminated to VTT on the
system board using precision resistors.
D[63:0]# (Data) are the data signals. These signals provide a 64-bit
data path between the processor FSB agents, and must connect the
appropriate pins/lands on all such agents. The data driver asserts
DRDY# to indicate a valid data transfer.
D[63:0]# are quad-pumped signals and will, thus, be driven four
times in a common clock period. D[63:0]# are latched off the falling
edge of both DSTBP[3:0]# and DSTBN[3:0]#. Each group of 16
data signals correspond to a pair of one DSTBP# and one DSTBN#.
The following table shows the grouping of data signals to data
strobes and DBI#.
D[63:0]#
Input/
Output
Quad-Pumped Signal Groups
Data Group
DSTBN#/DSTBP#
DBI#
D[15:0]#
0
0
D[31:16]#
1
1
D[47:32]#
2
2
D[63:48]#
3
3
Furthermore, the DBI# signals determine the polarity of the data
signals. Each group of 16 data signals corresponds to one DBI#
signal. When the DBI# signal is active, the corresponding data
group is inverted and therefore sampled active high.
DBI[3:0]# (Data Bus Inversion) are source synchronous and
indicate the polarity of the D[63:0]# signals.The DBI[3:0]# signals
are activated when the data on the data bus is inverted. If more
than half the data bits, within a 16-bit group, would have been
asserted electrically low, the bus agent may invert the data bus
signals for that particular sub-phase for that 16-bit group.
DBI[3:0]#
66
Input/
Output
DBI[3:0] Assignment To Data Bus
Bus Signal
Data Bus Signals
DBI3#
D[63:48]#
DBI2#
D[47:32]#
DBI1#
D[31:16]#
DBI0#
D[15:0]#
Datasheet
Land Listing and Signal Descriptions
Table 25.
Signal Description (Sheet 1 of 9)
Name
DBR#
DBSY#
DEFER#
DP[3:0]#
DRDY#
Type
Description
Output
DBR# (Debug Reset) is used only in processor systems where no
debug port is implemented on the system board. DBR# is used by a
debug port interposer so that an in-target probe can drive system
reset. If a debug port is implemented in the system, DBR# is a no
connect in the system. DBR# is not a processor signal.
Input/
Output
DBSY# (Data Bus Busy) is asserted by the agent responsible for
driving data on the processor FSB to indicate that the data bus is in
use. The data bus is released after DBSY# is de-asserted. This
signal must connect the appropriate pins/lands on all processor FSB
agents.
Input
DEFER# is asserted by an agent to indicate that a transaction
cannot be ensured in-order completion. Assertion of DEFER# is
normally the responsibility of the addressed memory or input/output
agent. This signal must connect the appropriate pins/lands of all
processor FSB agents.
Input/
Output
DP[3:0]# (Data parity) provide parity protection for the D[63:0]#
signals. They are driven by the agent responsible for driving
D[63:0]#, and must connect the appropriate pins/lands of all
processor FSB agents.
Input/
Output
DRDY# (Data Ready) is asserted by the data driver on each data
transfer, indicating valid data on the data bus. In a multi-common
clock data transfer, DRDY# may be de-asserted to insert idle clocks.
This signal must connect the appropriate pins/lands of all processor
FSB agents.
DSTBN[3:0]# are the data strobes used to latch in D[63:0]#.
DSTBN[3:0]#
Input/
Output
Signals
Associated Strobe
D[15:0]#, DBI0#
DSTBN0#
D[31:16]#, DBI1#
DSTBN1#
D[47:32]#, DBI2#
DSTBN2#
D[63:48]#, DBI3#
DSTBN3#
DSTBP[3:0]# are the data strobes used to latch in D[63:0]#.
DSTBP[3:0]#
FCx
Datasheet
Input/
Output
Other
Signals
Associated Strobe
D[15:0]#, DBI0#
DSTBP0#
D[31:16]#, DBI1#
DSTBP1#
D[47:32]#, DBI2#
DSTBP2#
D[63:48]#, DBI3#
DSTBP3#
FC signals are signals that are available for compatibility with other
processors.
67
Land Listing and Signal Descriptions
Table 25.
Signal Description (Sheet 1 of 9)
Name
Type
Description
FERR#/PBE#
Output
FERR#/PBE# (floating point error/pending break event) is a
multiplexed signal and its meaning is qualified by STPCLK#. When
STPCLK# is not asserted, FERR#/PBE# indicates a floating-point
error and will be asserted when the processor detects an unmasked
floating-point error. When STPCLK# is not asserted, FERR#/PBE# is
similar to the ERROR# signal on the Intel 387 coprocessor, and is
included for compatibility with systems using MS-DOS*-type
floating-point error reporting. When STPCLK# is asserted, an
assertion of FERR#/PBE# indicates that the processor has a pending
break event waiting for service. The assertion of FERR#/PBE#
indicates that the processor should be returned to the Normal state.
For additional information on the pending break event functionality,
including the identification of support of the feature and enable/
disable information, refer to volume 3 of the Intel Architecture
Software Developer's Manual and the Intel Processor Identification
and the CPUID Instruction application note.
GTLREF[1:0]
Input
HIT#
HITM#
IERR#
Input/
Output
Input/
Output
Output
GTLREF[1:0] determine the signal reference level for GTL+ input
signals. GTLREF is used by the GTL+ receivers to determine if a
signal is a logical 0 or logical 1.
HIT# (Snoop Hit) and HITM# (Hit Modified) convey transaction
snoop operation results. Any FSB agent may assert both HIT# and
HITM# together to indicate that it requires a snoop stall, which can
be continued by reasserting HIT# and HITM# together.
IERR# (Internal Error) is asserted by a processor as the result of an
internal error. Assertion of IERR# is usually accompanied by a
SHUTDOWN transaction on the processor FSB. This transaction may
optionally be converted to an external error signal (e.g., NMI) by
system core logic. The processor will keep IERR# asserted until the
assertion of RESET#.
This signal does not have on-die termination. Refer to Section 2.5.2
for termination requirements.
IGNNE#
Input
IGNNE# (Ignore Numeric Error) is asserted to the processor to
ignore a numeric error and continue to execute noncontrol floatingpoint instructions. If IGNNE# is de-asserted, the processor
generates an exception on a noncontrol floating-point instruction if a
previous floating-point instruction caused an error. IGNNE# has no
effect when the NE bit in control register 0 (CR0) is set.
IGNNE# is an asynchronous signal. However, to ensure recognition
of this signal following an Input/Output write instruction, it must be
valid along with the TRDY# assertion of the corresponding Input/
Output Write bus transaction.
IMPSEL
68
Input
IMPSEL input will determine whether the processor uses a 50 Ω or
60 Ω buffer. This pin/land must be tied to GND on 50 Ω platforms
and left as NC on 60 Ω platforms. This input has a weak internal
pull-up to VTT.
Datasheet
Land Listing and Signal Descriptions
Table 25.
Signal Description (Sheet 1 of 9)
Name
INIT#
Type
Input
Description
INIT# (Initialization), when asserted, resets integer registers inside
the processor without affecting its internal caches or floating-point
registers. The processor then begins execution at the power-on
Reset vector configured during power-on configuration. The
processor continues to handle snoop requests during INIT#
assertion. INIT# is an asynchronous signal and must connect the
appropriate pins/lands of all processor FSB agents.
If INIT# is sampled active on the active to inactive transition of
RESET#, then the processor executes its Built-in Self-Test (BIST).
ITP_CLK[1:0]
LINT[1:0]
Input
Input
ITP_CLK[1:0] are copies of BCLK that are used only in processor
systems where no debug port is implemented on the system board.
ITP_CLK[1:0] are used as BCLK[1:0] references for a debug port
implemented on an interposer. If a debug port is implemented in the
system, ITP_CLK[1:0] are no connects in the system. These are not
processor signals.
LINT[1:0] (Local APIC Interrupt) must connect the appropriate pins/
lands of all APIC Bus agents. When the APIC is disabled, the LINT0
signal becomes INTR, a maskable interrupt request signal, and
LINT1 becomes NMI, a nonmaskable interrupt. INTR and NMI are
backward compatible with the signals of those names on the Celeron
D processor. Both signals are asynchronous.
Both of these signals must be software configured via BIOS
programming of the APIC register space to be used either as NMI/
INTR or LINT[1:0]. Because the APIC is enabled by default after
Reset, operation of these signals as LINT[1:0] is the default
configuration.
LL_ID[1:0]
LOCK#
Output
Input/
Output
The LL_ID[1:0] signals are used to select the correct loadline slope
for the processor. LL_ID[1:0] = 00 for the Celeron D processor.
LOCK# indicates to the system that a transaction must occur
atomically. This signal must connect the appropriate pins/lands of all
processor FSB agents. For a locked sequence of transactions,
LOCK# is asserted from the beginning of the first transaction to the
end of the last transaction.
When the priority agent asserts BPRI# to arbitrate for ownership of
the processor FSB, it will wait until it observes LOCK# de-asserted.
This enables symmetric agents to retain ownership of the processor
FSB throughout the bus locked operation and ensure the atomicity
of lock.
MCERR# (Machine Check Error) is asserted to indicate an
unrecoverable error without a bus protocol violation. It may be
driven by all processor FSB agents.
MCERR# assertion conditions are configurable at a system level.
Assertion options are defined by the following options:
MCERR#
Input/
Output
•
•
•
•
Enabled or disabled.
Asserted, if configured, for internal errors along with IERR#.
Asserted, if configured, by the request initiator of a bus transaction after it
observes an error.
Asserted by any bus agent when it observes an error in a bus transaction.
For more details regarding machine check architecture, refer to the
IA-32 Software Developer’s Manual, Volume 3: System
Programming Guide.
Datasheet
69
Land Listing and Signal Descriptions
Table 25.
Signal Description (Sheet 1 of 9)
Name
MSID[1:0]
Type
Input
Description
MSID0 is used to indicate to the processor whether the platform
supports 775_VR_CONFIG_05B processors. A 775_VR_CONFIG_05B
processor will only boot if it’s MSID0 pin/land is electrically low. A
775_VR_CONFIG_05A processor will ignore this input.
MSID1 must be electrically low for the processor to boot.
PROCHOT#
PWRGOOD
Input/
Output
Input
As an output, PROCHOT# (Processor Hot) will go active when the
processor temperature monitoring sensor detects that the processor
has reached its maximum safe operating temperature. This indicates
that the processor Thermal Control Circuit (TCC) has been activated,
if enabled. As an input, assertion of PROCHOT# by the system will
activate the TCC, if enabled. The TCC will remain active until the
system de-asserts PROCHOT#. See Section 5.2.3 for more details.
PWRGOOD (Power Good) is a processor input. The processor
requires this signal to be a clean indication that the clocks and
power supplies are stable and within their specifications. ‘Clean’
implies that the signal will remain low (capable of sinking leakage
current), without glitches, from the time that the power supplies are
turned on until they come within specification. The signal must then
transition monotonically to a high state. PWRGOOD can be driven
inactive at any time, but clocks and power must again be stable
before a subsequent rising edge of PWRGOOD.
The PWRGOOD signal must be supplied to the processor; it is used
to protect internal circuits against voltage sequencing issues. It
should be driven high throughout boundary scan operation.
REQ[4:0]#
RESET#
Input/
Output
Input
REQ[4:0]# (Request Command) must connect the appropriate pins/
lands of all processor FSB agents. They are asserted by the current
bus owner to define the currently active transaction type. These
signals are source synchronous to ADSTB0#. Refer to the AP[1:0]#
signal description for a details on parity checking of these signals.
Asserting the RESET# signal resets the processor to a known state
and invalidates its internal caches without writing back any of their
contents. For a power-on Reset, RESET# must stay active for at
least one millisecond after VCC and BCLK have reached their proper
specifications. On observing active RESET#, all FSB agents will deassert their outputs within two clocks. RESET# must not be kept
asserted for more than 10 ms while PWRGOOD is asserted.
A number of bus signals are sampled at the active-to-inactive
transition of RESET# for power-on configuration. These
configuration options are described in the Section 6.1.
This signal does not have on-die termination and must be
terminated on the system board.
RS[2:0]#
70
Input
RS[2:0]# (Response Status) are driven by the response agent (the
agent responsible for completion of the current transaction), and
must connect the appropriate pins/lands of all processor FSB
agents.
Datasheet
Land Listing and Signal Descriptions
Table 25.
Signal Description (Sheet 1 of 9)
Name
RSP#
Type
Description
Input
RSP# (Response Parity) is driven by the response agent (the agent
responsible for completion of the current transaction) during
assertion of RS[2:0]#, the signals for which RSP# provides parity
protection. It must connect to the appropriate pins/lands of all
processor FSB agents.
A correct parity signal is high if an even number of covered signals
are low and low if an odd number of covered signals are low. While
RS[2:0]# = 000, RSP# is also high, since this indicates it is not
being driven by any agent ensuring correct parity.
SKTOCC#
SMI#
Output
Input
SKTOCC# (Socket Occupied) will be pulled to ground by the
processor. System board designers may use this signal to determine
if the processor is present.
SMI# (System Management Interrupt) is asserted asynchronously
by system logic. On accepting a System Management Interrupt, the
processor saves the current state and enter System Management
Mode (SMM). An SMI Acknowledge transaction is issued, and the
processor begins program execution from the SMM handler.
If SMI# is asserted during the de-assertion of RESET#, the
processor will tri-state its outputs.
Datasheet
STPCLK#
Input
STPCLK# (Stop Clock), when asserted, causes the processor to
enter a low power Stop-Grant state. The processor issues a StopGrant Acknowledge transaction, and stops providing internal clock
signals to all processor core units except the FSB and APIC units.
The processor continues to snoop bus transactions and service
interrupts while in Stop-Grant state. When STPCLK# is de-asserted,
the processor restarts its internal clock to all units and resumes
execution. The assertion of STPCLK# has no effect on the bus clock;
STPCLK# is an asynchronous input.
TCK
Input
TCK (Test Clock) provides the clock input for the processor Test Bus
(also known as the Test Access Port).
TDI
Input
TDI (Test Data In) transfers serial test data into the processor. TDI
provides the serial input needed for JTAG specification support.
TDO
Output
TDO (Test Data Out) transfers serial test data out of the processor.
TDO provides the serial output needed for JTAG specification
support.
TESTHI[13:0]
Input
TESTHI[13:0] must be connected to the processor’s appropriate
power source (refer to VTT_OUT_LEFT and VTT_OUT_RIGHT signal
description) through a resistor for proper processor operation. See
Section 2.4 for more details.
THERMDA
Other
Thermal Diode Anode. See Section 5.2.6.
THERMDC
Other
Thermal Diode Cathode. See Section 5.2.6.
71
Land Listing and Signal Descriptions
Table 25.
Signal Description (Sheet 1 of 9)
Name
THERMTRIP#
Description
Output
In the event of a catastrophic cooling failure, the processor will
automatically shut down when the silicon has reached a temperature
approximately 20 °C above the maximum TC. Assertion of
THERMTRIP# (Thermal Trip) indicates the processor junction
temperature has reached a level beyond where permanent silicon
damage may occur. Upon assertion of THERMTRIP#, the processor
will shut off its internal clocks (thus, halting program execution) in
an attempt to reduce the processor junction temperature. To protect
the processor, its core voltage (VCC) must be removed following the
assertion of THERMTRIP#. Driving of the THERMTRIP# signal is
enabled within 10 μs of the assertion of PWRGOOD and is disabled
on de-assertion of PWRGOOD. Once activated, THERMTRIP#
remains latched until PWRGOOD is de-asserted. While the deassertion of the PWRGOOD signal will de-assert THERMTRIP#, if the
processor’s junction temperature remains at or above the trip level,
THERMTRIP# will again be asserted within 10 μs of the assertion of
PWRGOOD.
TMS
Input
TMS (Test Mode Select) is a JTAG specification support signal used
by debug tools.
TRDY#
Input
TRDY# (Target Ready) is asserted by the target to indicate that it is
ready to receive a write or implicit writeback data transfer. TRDY#
must connect the appropriate pins/lands of all FSB agents.
TRST#
Input
TRST# (Test Reset) resets the Test Access Port (TAP) logic. TRST#
must be driven low during power on Reset.
VCC
Input
VCC are the power lands for the processor. The voltage supplied to
these lands is determined by the VID[5:0] lands.
VCCA
Input
VCCA provides isolated power for the internal processor core PLLs.
VCCIOPLL
Input
VCCIOPLL provides isolated power for internal processor FSB PLLs.
Output
VCC_SENSE is an isolated low impedance connection to processor
core power (VCC). It can be used to sense or measure voltage near
the silicon with little noise.
Output
This land is provided as a voltage regulator feedback sense point for
VCC. It is connected internally in the processor package to the sense
point land U27 as described in the Voltage Regulator-Down (VRD)
10.1 Design Guide for Desktop Socket 775.
Output
VID[5:0] (Voltage ID) signals are used to support automatic
selection of power supply voltages (VCC). Refer to the Voltage
Regulator-Down (VRD) 10.1 Design Guide for Desktop Socket 775
for more information. The voltage supply for these signals must be
valid before the VR can supply VCC to the processor. Conversely, the
VR output must be disabled until the voltage supply for the VID
signals becomes valid. The VID signals are needed to support the
processor voltage specification variations. See Table 2 for definitions
of these signals. The VR must supply the voltage that is requested
by the signals, or disable itself.
VSS
Input
VSS are the ground lands for the processor and should be connected
to the system ground plane.
VSSA
Input
VSSA is the isolated ground for internal PLLs.
VCC_SENSE
VCC_MB_
REGULATION
VID[5:0]
VSS_SENSE
72
Type
Output
VSS_SENSE is an isolated low impedance connection to processor
core VSS. It can be used to sense or measure ground near the silicon
with little noise.
Datasheet
Land Listing and Signal Descriptions
Table 25.
Signal Description (Sheet 1 of 9)
Name
VSS_MB_
REGULATION
Type
Description
Output
This land is provided as a voltage regulator feedback sense point for
VSS. It is connected internally in the processor package to the sense
point land V27 as described in the Voltage Regulator-Down (VRD)
10.1 Design Guide for Desktop Socket 775.
VTT
Miscellaneous voltage supply.
VTT_OUT_LEFT
Output
The VTT_OUT_LEFT and VTT_OUT_RIGHT signals are included to
provide a voltage supply for some signals that require termination to
VTT on the motherboard.
Output
The VTT_SEL signal is used to select the correct VTT voltage level for
the processor. This land is connected internally in the package to
VTT.
Input
The processor requires this input to determine that the VTT voltages
are stable and within specification.
VTT_OUT_RIGHT
VTT_SEL
VTTPWRGD
§§
Datasheet
73
Land Listing and Signal Descriptions
74
Datasheet
Thermal Specifications and Design Considerations
5
Thermal Specifications and
Design Considerations
5.1
Processor Thermal Specifications
The Celeron D processor requires a thermal solution to maintain temperatures within
the operating limits as set forth in Section 5.1.1. Any attempt to operate the processor
outside these operating limits may result in permanent damage to the processor and
potentially other components within the system. As processor technology changes,
thermal management becomes increasingly crucial when building computer systems.
Maintaining the proper thermal environment is key to reliable, long-term system
operation.
A complete thermal solution includes both component and system level thermal
management features. Component level thermal solutions can include active or passive
heatsinks attached to the processor Integrated Heat Spreader (IHS). Typical system
level thermal solutions may consist of system fans combined with ducting and venting.
For more information on designing a component level thermal solution, refer to the
appropriate processor Thermal and Mechanical Design Guidelines (see Section 1.2)
Note:
The boxed processor will ship with a component thermal solution. Refer to Chapter 7
for details on the boxed processor.
5.1.1
Thermal Specifications
To allow for the optimal operation and long-term reliability of Intel processor-based
systems, the system/processor thermal solution should be designed such that the
processor remains within the minimum and maximum case temperature (TC)
specifications when operating at or below the Thermal Design Power (TDP) value listed
per frequency in Table 26. Thermal solutions not designed to provide this level of
thermal capability may affect the long-term reliability of the processor and system. For
more details on thermal solution design, refer to the appropriate processor Thermal
and Mechanical Design Guidelines (see Section 1.2).
The Celeron D processor uses a methodology for managing processor temperatures
which is intended to support acoustic noise reduction through fan speed control.
Selection of the appropriate fan speed will be based on the temperature reported by
the processor’s Thermal Diode. If the diode temperature is greater than or equal to
TCONTROL then the processor case temperature must remain at or below the
temperature as specified by the thermal profile. If the diode temperature is less than
TCONTROL then the case temperature is permitted to exceed the thermal profile, but the
diode temperature must remain at or below TCONTROL. Systems that implement fan
speed control must be designed to take these conditions in to account. Systems that do
not alter the fan speed only need to ensure the case temperature meets the thermal
profile specifications.
To determine a processor's case temperature specification based on the thermal profile,
it is necessary to accurately measure processor power dissipation. Intel has developed
a methodology for accurate power measurement that correlates to Intel test
temperature and voltage conditions. Refer to the appropriate processor Thermal and
Mechanical Design Guidelines (see Section 1.2) and the Processor Power
Characterization Methodology for the details of this methodology.
Datasheet
75
Thermal Specifications and Design Considerations
The case temperature is defined at the geometric top center of the processor. Analysis
indicates that real applications are unlikely to cause the processor to consume
maximum power dissipation for sustained time periods. Intel recommends that
complete thermal solution designs target the Thermal Design Power (TDP) indicated in
Table 26 instead of the maximum processor power consumption. The Thermal Monitor
feature is designed to protect the processor in the unlikely event that an application
exceeds the TDP recommendation for a sustained periods of time. For more details on
the usage of this feature, refer to Section 5.2. In all cases the Thermal Monitor
Feature must be enabled for the processor to remain within specification.
Table 26.
Processor Thermal Specifications for 775_VR_CONFIG_05A Processors
Processor
Number
Core Frequency
(GHz)
Thermal
Design
Power (W)
Minimum
TC (°C)
356
3.33
86
5
352
3.2
86
5
347
3.06
86
5
Maximum TC (°C)
Notes
1, 2
See Table 28 and
Figure 12
1, 2
1, 2
NOTES:
1. Thermal Design Power (TDP) should be used for processor thermal solution design targets. The TDP is not the
maximum power that the processor can dissipate.
2. This table shows the maximum TDP for a given frequency range. Individual processors may have a lower TDP.
Therefore, the maximum TC will vary depending on the TDP of the individual processor. Refer to thermal profile
figure and associated table for the allowed combinations of power and TC.
Table 27.
Processor Thermal Specifications for 775_VR_CONFIG_06 Processors
Processor
Number
Core Frequency
(GHz)
Thermal
Design
Power (W)
Minimum
TC (°C)
365
3.66
65
5
360
3.46
65
5
Maximum TC (°C)
Notes
1, 2
1, 2
See Table 29 and
Figure 13
356
3.33
65
5
352
3.2
65
5
1, 2
347
3.06
65
5
1, 2
1, 2
NOTES:
1.
2.
76
Thermal Design Power (TDP) should be used for processor thermal solution design targets. The TDP is not the maximum power
that the processor can dissipate.
This table shows the maximum TDP for a given frequency range. Individual processors may have a lower TDP. Therefore, the maximum TC will vary depending on the TDP of the individual processor. Refer to thermal profile figure and associated table for the
allowed combinations of power and TC.
Datasheet
Thermal Specifications and Design Considerations
Table 28.
Figure 12.
Thermal Profile for 775_VR_CONFIG_05A Processors
Power
(W)
Maximum
Tc (°C)
Power
(W)
Maximum
Tc (°C)
Power
(W)
Maximum
Tc (°C)
Power Maximum
(W)
Tc (°C)
0
44.3
22
50.7
44
57.1
66
63.4
2
44.9
24
51.3
46
57.6
68
64.0
4
45.5
26
51.8
48
58.2
70
64.6
6
46.0
28
52.4
50
58.8
72
65.2
8
46.6
30
53.0
52
59.4
74
65.8
10
47.2
32
53.6
54
60.0
76
66.3
12
47.8
34
54.2
56
60.5
78
66.9
14
48.4
36
54.7
58
61.1
80
67.5
16
48.9
38
55.3
60
61.7
82
68.1
18
49.5
40
55.9
62
62.3
84
68.7
20
50.1
42
56.5
64
62.9
86
69.2
Thermal Profile for 775_VR_CONFIG_05A Processors
70.0
65.0
y = 0.29x + 44.3
Tcase (C)
60.0
55.0
50.0
45.0
40.0
0
10
20
30
40
50
60
70
80
Power (W)
Datasheet
77
Thermal Specifications and Design Considerations
Table 29.
Figure 13.
Thermal Profile for 775_VR_CONFIG_06 Processors
Power (W)
Maximum
Tc (°C)
Power (W)
Maximum
Tc (°C)
0
43.6
34
54.5
2
44.2
36
55.1
4
44.9
38
55.8
6
45.5
40
56.4
8
46.2
42
57.0
10
46.8
44
57.7
12
47.4
46
58.3
14
48.1
48
59.0
16
48.7
50
59.6
18
49.4
52
60.2
20
50.0
54
60.9
22
50.6
56
61.5
24
51.3
58
62.2
26
51.9
60
62.8
28
52.6
62
63.4
30
53.2
64
64.1
32
53.8
65
64.4
Thermal Profile for 775_VR_CONFIG_06 Processors
70.0
y = 0.32x + 43.6
65.0
Tcase (C)
60.0
55.0
50.0
45.0
40.0
0
10
20
30
40
50
60
Power (W)
78
Datasheet
Thermal Specifications and Design Considerations
5.1.2
Thermal Metrology
The maximum and minimum case temperatures (TC) for the Celeron D processor is
specified in Table 26. This temperature specification is meant to help ensure proper
operation of the processor. Figure 14 illustrates where Intel recommends TC thermal
measurements should be made. For detailed guidelines on temperature measurement
methodology, refer to the appropriate processor Thermal and Mechanical Design
Guidelines (see Section 1.2).
Figure 14.
Case Temperature (TC) Measurement Location
37.5 mm
Measure TC at this point
(geometric center of the package)
37.5 mm
5.2
Processor Thermal Features
5.2.1
Thermal Monitor
The Thermal Monitor feature helps control the processor temperature by activating the
thermal control circuit (TCC) when the processor silicon reaches its maximum operating
temperature. The TCC reduces processor power consumption by modulating (starting
and stopping) the internal processor core clocks. The Thermal Monitor feature must
be enabled for the processor to be operating within specifications. The
temperature at which Thermal Monitor activates the thermal control circuit is not user
configurable and is not software visible. Bus traffic is snooped in the normal manner,
and interrupt requests are latched (and serviced during the time that the clocks are on)
while the TCC is active.
When the Thermal Monitor feature is enabled, and a high temperature situation exists
(i.e., TCC is active), the clocks will be modulated by alternately turning the clocks off
and on at a duty cycle specific to the processor (typically 30–50%). Clocks often will
not be off for more than 3.0 microseconds when the TCC is active. Cycle times are
processor speed dependent and will decrease as processor core frequencies increase. A
small amount of hysteresis has been included to prevent rapid active/inactive
transitions of the TCC when the processor temperature is near its maximum operating
temperature. Once the temperature has dropped below the maximum operating
temperature, and the hysteresis timer has expired, the TCC goes inactive and clock
modulation ceases.
With a properly designed and characterized thermal solution, it is anticipated that the
TCC would only be activated for very short periods of time when running the most
power intensive applications. The processor performance impact due to these brief
Datasheet
79
Thermal Specifications and Design Considerations
periods of TCC activation is expected to be so minor that it would be immeasurable. An
under-designed thermal solution that is not able to prevent excessive activation of the
TCC in the anticipated ambient environment may cause a noticeable performance loss,
and in some cases may result in a TC that exceeds the specified maximum temperature
and may affect the long-term reliability of the processor. In addition, a thermal solution
that is significantly under-designed may not be capable of cooling the processor even
when the TCC is active continuously. Refer to the appropriate processor Thermal and
Mechanical Design Guidelines (see Section 1.2) for information on designing a thermal
solution.
The duty cycle for the TCC, when activated by the Thermal Monitor, is factory
configured and cannot be modified. The Thermal Monitor does not require any
additional hardware, software drivers, or interrupt handling routines.
5.2.2
On-Demand Mode
The Celeron D processor provides an auxiliary mechanism that allows system software
to force the processor to reduce its power consumption. This mechanism is referred to
as “On-Demand” mode and is distinct from the Thermal Monitor feature. On-Demand
mode is intended as a means to reduce system level power consumption. Systems
using the Celeron D processor must not rely on software usage of this mechanism to
limit the processor temperature.
If bit 4 of the ACPI P_CNT Control Register (located in the processor
IA32_THERM_CONTROL MSR) is written to a '1', the processor will immediately reduce
its power consumption via modulation (starting and stopping) of the internal core clock,
independent of the processor temperature. When using On-Demand mode, the duty
cycle of the clock modulation is programmable via bits 3:1 of the same ACPI P_CNT
Control Register. In On-Demand mode, the duty cycle can be programmed from 12.5%
on/87.5% off, to 87.5% on/12.5% off in 12.5% increments. On-Demand mode may be
used in conjunction with the Thermal Monitor. If the system tries to enable On-Demand
mode at the same time the TCC is engaged, the factory configured duty cycle of the
TCC will override the duty cycle selected by the On-Demand mode.
80
Datasheet
Thermal Specifications and Design Considerations
5.2.3
PROCHOT# Signal
An external signal, PROCHOT# (processor hot), is asserted when the processor die
temperature has reached its maximum operating temperature. If the Thermal Monitor
is enabled (note that the Thermal Monitor must be enabled for the processor to be
operating within specification), the TCC will be active when PROCHOT# is asserted. The
processor can be configured to generate an interrupt upon the assertion or deassertion of PROCHOT#. Refer to the Intel Architecture Software Developer's Manuals
for specific register and programming details.
The Celeron D processor implements a bi-directional PROCHOT# capability to allow
system designs to protect various components from over-temperature situations. The
PROCHOT# signal is bi-directional in that it can either signal when the processor has
reached its maximum operating temperature or be driven from an external source to
activate the TCC. The ability to activate the TCC via PROCHOT# can provide a means
for thermal protection of system components.
One application is the thermal protection of voltage regulators (VR). System designers
can create a circuit to monitor the VR temperature and activate the TCC when the
temperature limit of the VR is reached. By asserting PROCHOT# (pulled-low) and
activating the TCC, the VR can cool down as a result of reduced processor power
consumption. Bi-directional PROCHOT# can allow VR thermal designs to target
maximum sustained current instead of maximum current. Systems should still provide
proper cooling for the VR, and rely on bi-directional PROCHOT# only as a backup in
case of system cooling failure. Refer to the Voltage Regulator-Down (VRD) 10.1 Design
Guide For Desktop and Transportable LGA775 Socket for details on implementing the
bi-directional PROCHOT# feature.
5.2.4
THERMTRIP# Signal
Regardless of whether or not Thermal Monitor is enabled, in the event of a catastrophic
cooling failure, the processor will automatically shut down when the silicon has reached
an elevated temperature (refer to the THERMTRIP# definition in Table 25). At this
point, the FSB signal THERMTRIP# will go active and stay active as described in
Table 25. THERMTRIP# activation is independent of processor activity and does not
generate any bus cycles.
5.2.5
TCONTROL and Fan Speed Reduction
TCONTROL is a temperature specification based on a temperature reading from the
thermal diode. The value for TCONTROL will be calibrated in manufacturing and
configured for each processor. When TDIODE is above TCONTROL then TC must be at or
below TC_MAX as defined by the thermal profile in Table 28; otherwise, the processor
temperature can be maintained at TCONTROL (or lower) as measured by the thermal
diode.
The purpose of this feature is to support acoustic optimization through fan speed
control. Contact your field representative for further details.
5.2.6
Thermal Diode
The processor incorporates an on-die PNP transistor whose base emitter junction is
used as a thermal "diode", with its collector shorted to Ground. A thermal sensor
located on the system board may monitor the die temperature of the processor for
thermal management and fan speed control. Table 30, Table 31, Table 32, and Table 33
provide the "diode" parameter and interface specifications. Two different sets of "diode"
parameters are listed in Table 30 and 31. The Diode Model parameters (Table 30) apply
to traditional thermal sensors that use the Diode Equation to determine the processor
Datasheet
81
Thermal Specifications and Design Considerations
temperature. Transistor Model parameters (Table 31) have been added to support
thermal sensors that use the transistor equation method. The Transistor Model may
provide more accurate temperature measurements when the diode ideality factor is
closer to the maximum or minimum limits. This thermal "diode" is separate from the
Thermal Monitor's thermal sensor and cannot be used to predict the behavior of the
Thermal Monitor.
Table 30.
Thermal “Diode” Parameters using Diode Model
Symbol
Parameter
Min
Typ
Max
Unit
Notes
IFW
Forward Bias Current
5
—
200
µA
1
n
Diode Ideality Factor
1.000
1.009
1.050
-
2, 3, 4
RT
Series Resistance
2.79
4.52
6.24
Ω
2, 3, 5
NOTES:
1.
Intel does not support or recommend operation of the thermal diode under reverse bias.
2.
Characterized across a temperature range of 50 - 80 °C.
3.
Not 100% tested. Specified by design characterization.
4.
The ideality factor, n, represents the deviation from ideal diode behavior as exemplified by
the diode equation:
IFW = IS * (e qVD/nkT –1)
where IS = saturation current, q = electronic charge, VD = voltage across the diode, k = Boltzmann Constant,
and T = absolute temperature (Kelvin).
5.
The series resistance, RT, is provided to allow for a more accurate measurement of the
junction temperature. RT, as defined, includes the lands of the processor but does not
include any socket resistance or board trace resistance between the socket and the
external remote diode thermal sensor. RT can be used by remote diode thermal sensors
with automatic series resistance cancellation to calibrate out this error term. Another
application is that a temperature offset can be manually calculated and programmed into
an offset register in the remote diode thermal sensors as exemplified by the equation:
Terror = [RT * (N-1) * IFWmin] / [nk/q * ln N]
where Terror = sensor temperature error, N = sensor current ratio, k = Boltzmann Constant, q = electronic
charge.
Table 31.
Thermal “Diode” Parameters using Transistor Model
Symbol
Parameter
IFW
Forward Bias Current
IE
Emitter Current
nQ
Transistor Ideality
Beta
RT
Series Resistance
Min
Typ
Max
Unit
Notes
5
—
200
µA
1, 2
µA
5
—
200
0.997
1.001
1.005
0.391
—
0.760
2.79
4.52
6.24
3, 4, 5
3, 4
Ω
3, 6
NOTES:
1.
Intel does not support or recommend operation of the thermal diode under reverse bias.
2.
Same as IFW in Table 30
3.
Characterized across a temperature range of 50 – 80 °C.
4.
Not 100% tested. Specified by design characterization.
5.
The ideality factor, nQ, represents the deviation from ideal transistor model behavior as
exemplified by the equation for the collector current:
IC = IS * (e qVBE/nQkT –1)
Where IS = saturation current, q = electronic charge, VBE = voltage across the transistor base emitter junction
(same nodes as VD), k = Boltzmann Constant, and T = absolute temperature (Kelvin).
6.
The series resistance, RT, provided in the Diode Model Table (Table 30) can be used for
more accurate readings as needed.
82
Datasheet
Thermal Specifications and Design Considerations
When calculating a temperature based on thermal diode measurements, a number of
parameters must be either measured or assumed. Most devices measure the diode
ideality and assume a series resistance and ideality trim value, although some are
capable of also measuring the series resistance. Calculating the temperature is then
accomplished using the equations listed under Table 30. In most temperature sensing
devices, an expected value for the diode ideality is designed-in to the temperature
calculation equation. If the designer of the temperature sensing device assumes a
perfect diode the ideality value (also called ntrim) will be 1.000. Given that most diodes
are not perfect, the designers usually select a ntrim value that more closely matches the
behavior of the diodes in the processor. If the processors diode ideality deviates from
that of ntrim, each calculated temperature will be offset by a fixed amount. This
temperature offset can be calculated with the equation:
Terror(nf) = Tmeasured X (1 – nactual/ntrim)
Where Terror(nf) is the offset in degrees C, Tmeasured is in Kelvin, nactual is the measured
ideality of the diode, and ntrim is the diode ideality assumed by the temperature
sensing device.
To improve the accuracy of diode based temperature measurements, a new register
containing Thermal Diode Offset data has been added to the Celeron D processor.
During manufacturing, each processors thermal diode will be evaluated for its behavior
relative to a theoretical diode. Using the equation above, the temperature error created
by the difference between ntrim and the actual ideality of the particular processor will
be calculated. This Thermal Diode Offset value will be programmed in to the new diode
correction MSR and when added to the Thermal Diode Base value can be used to
correct temperatures read by diode based temperature sensing devices.
If the ntrim value used to calculate the Thermal Diode Offset differs from the ntrim value
used in a temperature sensing device, the Terror(nf) may not be accurate. If desired, the
Thermal Diode Offset can be adjusted by calculating nactual and then recalculating the
offset using the actual ntrim as defined in the temperature sensor manufacturers'
datasheet.
The Diode_Base value and ntrim used to calculate the Diode_Correction_Offset are
listed in Table 32.
Table 32.
Thermal “Diode” ntrim and Diode_Correction_Offset
Symbol
Table 33.
Parameter
ntrim
Diode ideality used to calculate Diode_Offset
Diode_Base
Diode Base
Unit
1.008
0
C
Thermal Diode Interface
Signal Name
Land Number
Signal Description
THERMDA
AL1
diode anode
THERMDC
AK1
diode cathode
§§
Datasheet
83
Thermal Specifications and Design Considerations
84
Datasheet
Features
6
Features
6.1
Power-On Configuration Options
Several configuration options can be configured by hardware. The Celeron D processor
samples the hardware configuration at reset, on the active-to-inactive transition of
RESET#. For specifications on these options, refer to Table 34.
The sampled information configures the processor for subsequent operation. These
configuration options cannot be changed except by another reset. All resets reconfigure
the processor; for reset purposes, the processor does not distinguish between a
"warm" reset and a "power-on" reset.
6.2
Clock Control and Low Power States
Table 34.
Power-On Configuration Option Signals
Configuration Option
Signal1,2
Output tristate
SMI#
Execute BIST
INIT#
In Order Queue pipelining (set IOQ depth to 1)
A7#
Disable MCERR# observation
A9#
Disable BINIT# observation
APIC Cluster ID (0-3)
A10#
A[12:11]#
Disable bus parking
A15#
Symmetric agent arbitration ID
BR0#
RESERVED
A[6:3]#, A8#, A[14:13]#, A[16:35]#
NOTES:
1. Asserting this signal during RESET# will select the corresponding option.
2. Address signals not identified in this table as configuration options should not be asserted during
RESET#.
The processor allows the use of AutoHALT and Stop-Grant states to reduce power
consumption by stopping the clock to internal sections of the processor, depending on
each particular state. See Figure 15 for a visual representation of the processor low
power states.
Datasheet
85
Features
Figure 15.
Processor Low Power State Machine
HALT or MWAIT Instruction and
HALT Bus Cycle Generated
Normal State
Normal execution
S
D TP
e- C
as LK
se #
rte
d
STPCLK#
De-asserted
S
As TP
se C L
rte K#
d
STPCLK#
Asserted
INIT#, BINIT#, INTR, NMI, SMI#,
RESET#, FSB interrupts
Enhanced HALT or HALT State
BCLK running
Snoops and interrupts allowed
Snoop
Event
Occurs
Snoop
Event
Serviced
Enhanced HALT Snoop or HALT
Snoop State
BCLK running
Service snoops to caches
Stop Grant State
BCLK running
Snoops and interrupts allowed
6.2.1
Snoop Event Occurs
Snoop Event Serviced
Stop Grant Snoop State
BCLK running
Service snoops to caches
Normal State
This is the normal operating state for the processor.
6.2.2
HALT and Enhanced HALT Powerdown States
The Celeron D processor supports the HALT or Enhanced HALT powerdown state. The
Enhanced HALT Powerdown state is configured and enabled via the BIOS. The
Enhanced HALT state must be enabled via the BIOS for the processor to remain within
its specifications.
The Enhanced HALT state is a lower power state as compared to the Stop Grant State.
If Enhanced HALT is not enabled, the default Powerdown state entered will be HALT.
Refer to the following sections for details about the HALT and Enhanced HALT states.
86
Datasheet
Features
6.2.2.1
HALT Powerdown State
HALT is a low power state entered when all the logical processors have executed the
HALT or MWAIT instructions. When one of the logical processors executes the HALT
instruction, that logical processor is halted, however, the other processor continues
normal operation. The processor will transition to the Normal state upon the occurrence
of SMI#, BINIT#, INIT#, or LINT[1:0] (NMI, INTR). RESET# will cause the processor to
immediately initialize itself.
The return from a System Management Interrupt (SMI) handler can be to either
Normal Mode or the HALT Power Down state. See the Intel Architecture Software
Developer's Manual, Volume III: System Programmer's Guide for more information.
The return from a System Management Interrupt (SMI) handler can be to either
Normal Mode or the HALT Power Down state. See the Intel Architecture Software
Developer's Manual, Volume III: System Programmer's Guide for more information.
The system can generate a STPCLK# while the processor is in the HALT Power Down
state. When the system de-asserts the STPCLK# interrupt, the processor will return
execution to the HALT state.
While in HALT Power Down state, the processor will process bus snoops.
6.2.2.2
Enhanced HALT Powerdown State
Enhanced HALT is a low power state entered when all logical processors have executed
the HALT or MWAIT instructions and Enhanced HALT has been enabled via the BIOS.
When one of the logical processors executes the HALT instruction, that logical processor
is halted; however, the other processor continues normal operation.
The processor will automatically transition to a lower frequency and voltage operating
point before entering the Enhanced HALT state. Note that the processor FSB frequency
is not altered; only the internal core frequency is changed. When entering the low
power state, the processor will first switch to the lower bus ratio and then transition to
the lower VID.
While in Enhanced HALT state, the processor will process bus snoops.
The processor exits the Enhanced HALT state when a break event occurs. When the
processor exits the Enhanced HALT state, it will first transition the VID to the original
value and then change the bus ratio back to the original value.
6.2.3
Stop Grant State
When the STPCLK# signal is asserted, the Stop Grant state of the processor is entered
20 bus clocks after the response phase of the processor-issued Stop Grant
Acknowledge special bus cycle.
Since the GTL+ signals receive power from the FSB, these signals should not be driven
(allowing the level to return to VTT) for minimum power drawn by the termination
resistors in this state. In addition, all other input signals on the FSB should be driven to
the inactive state.
BINIT# will not be serviced while the processor is in Stop Grant state. The event will be
latched and can be serviced by software upon exit from the Stop Grant state.
RESET# will cause the processor to immediately initialize itself, but the processor will
stay in Stop-Grant state. A transition back to the Normal state will occur with the deassertion of the STPCLK# signal.
A transition to the Grant Snoop state will occur when the processor detects a snoop on
the FSB (see Section 6.2.4).
Datasheet
87
Features
While in the Stop-Grant State, SMI#, INIT#, BINIT# and LINT[1:0] will be latched by
the processor, and only serviced when the processor returns to the Normal State. Only
one occurrence of each event will be recognized upon return to the Normal state.
While in Stop-Grant state, the processor will process a FSB snoop.
6.2.4
Enhanced HALT Snoop or HALT Snoop State,
Stop Grant Snoop State
The Enhanced HALT Snoop State is used in conjunction with the new Enhanced HALT
state. If Enhanced HALT state is not enabled in the BIOS, the default Snoop State
entered will be the HALT Snoop State. Refer to the sections below for details on HALT
Snoop State, Grant Snoop State and Enhanced HALT Snoop State.
6.2.4.1
HALT Snoop State, Stop Grant Snoop State
The processor will respond to snoop transactions on the FSB while in Stop-Grant state
or in HALT Power Down state. During a snoop transaction, the processor enters the
HALT Snoop State:Stop Grant Snoop state. The processor will stay in this state until the
snoop on the FSB has been serviced (whether by the processor or another agent on the
FSB). After the snoop is serviced, the processor will return to the Stop Grant state or
HALT Power Down state, as appropriate.
6.2.4.2
Enhanced HALT Snoop State
The Enhanced HALT Snoop State is the default Snoop State when the Enhanced HALT
state is enabled via the BIOS. The processor will remain in the lower bus ratio and VID
operating point of the Enhanced HALT state.
While in the Enhanced HALT Snoop State, snoops are handled the same way as in the
HALT Snoop State. After the snoop is serviced the processor will return to the Enhanced
HALT state.
§§
88
Datasheet
Boxed Processor Specifications
7
Boxed Processor Specifications
The Celeron D processor will also be offered as an Intel boxed processor. Intel boxed
processors are intended for system integrators who build systems from baseboards and
standard components. The Boxed Celeron D processor will be supplied with a cooling
solution. This chapter documents baseboard and system requirements for the cooling
solution that will be supplied with the boxed Celeron D processor. This chapter is
particularly important for OEMs that manufacture baseboards for system integrators.
Unless otherwise noted, all figures in this chapter are dimensioned in millimeters and
inches [in brackets]. Figure 16 shows a mechanical representation of a boxed Celeron
D processor.
Note:
• Drawings in this section reflect only the specifications on the Intel boxed processor
product. These dimensions should not be used as a generic keep-out zone for all
cooling solutions. It is the system designers’ responsibility to consider their
proprietary cooling solution when designing to the required keep-out zone on their
system platforms and chassis. Refer to the appropriate processor Thermal and
Mechanical Design Guidelines (see Section 1.2) for further guidance. Contact your
local Intel Sales Representative for this document.
Figure 16.
Mechanical Representation of the Boxed Processor
NOTE: The airflow of the fan heatsink is into the center and out of the sides of the fan heatsink.
7.1
Mechanical Specifications
7.1.1
Boxed Processor Cooling Solution Dimensions
This section documents the mechanical specifications of the boxed Celeron D processor.
The boxed processor will be shipped with an unattached fan heatsink. Figure 16 shows
a mechanical representation of the boxed Celeron D processor.
Datasheet
89
Boxed Processor Specifications
Clearance is required around the fan heatsink to ensure unimpeded airflow for proper
cooling. The physical space requirements and dimensions for the boxed processor with
assembled fan heatsink are shown in Figure 17 (Side View), and Figure 18 (Top View).
The airspace requirements for the boxed processor fan heatsink must also be
incorporated into new baseboard and system designs. Airspace requirements are
shown in Figure 22 and Figure 23. Note that some figures have centerlines shown
(marked with alphabetic designations) to clarify relative dimensioning.
Figure 17.
Space Requirements for the Boxed Processor (Side View: applies to all four
side views)
95.0
[3.74]
81.3
[3.2]
10.0
[0.39]
Figure 18.
25.0
[0.98]
Space Requirements for the Boxed Processor (Top View)
95.0
[3.74]
95.0
[3.74]
NOTES:
1.
The boxed Celeron D processor in the 775-land package cooling solution with clip is
currently under development and, at this time, is preliminary. The diagrams shown may
not reflect the final product.
2.
Diagram does not show the attached hardware for the clip design and is provided only as a
mechanical representation.
90
Datasheet
Boxed Processor Specifications
Figure 19.
7.1.2
Space Requirements for the Boxed Processor (Overall View)
Boxed Processor Fan Heatsink Weight
The boxed processor fan heatsink will not weigh more than 550 grams. See Chapter 5
and the appropriate processor Thermal and Mechanical Design Guidelines (see
Section 1.2) for details on the processor weight and heatsink requirements.
7.1.3
Boxed Processor Retention Mechanism and Heatsink
Attach Clip Assembly
The boxed processor thermal solution requires a heatsink attach clip assembly, to
secure the processor and fan heatsink in the baseboard socket. The boxed processor
will ship with the heatsink attach clip assembly.
7.2
Electrical Requirements
7.2.1
Fan Heatsink Power Supply
The boxed processor's fan heatsink requires a +12 V power supply. A fan power cable
will be shipped with the boxed processor to draw power from a power header on the
baseboard. The power cable connector and pinout are shown in Figure 20. Baseboards
must provide a matched power header to support the boxed processor. Table 35
contains specifications for the input and output signals at the fan heatsink connector.
The fan heatsink outputs a SENSE signal that is an open-collector output that pulses at
a rate of two pulses per fan revolution. A baseboard pull-up resistor provides VOH to
match the system board-mounted fan speed monitor requirements, if applicable. Use of
the SENSE signal is optional. If the SENSE signal is not used, pin 3 of the connector
should be tied to GND.
The fan heatsink receives a PWM signal from the motherboard from the fourth pin of
the connector labeled as CONTROL.
Datasheet
91
Boxed Processor Specifications
Note:
The boxed processor’s fan heatsink requires a constant +12 V supplied to pin 2 and
does not support variable voltage control or 3-pin PWM control.
The power header on the baseboard must be positioned to allow the fan heatsink power
cable to reach it. The power header identification and location should be documented in
the platform documentation, or on the system board itself. Figure 21 shows the
location of the fan power connector relative to the processor socket. The baseboard
power header should be positioned within 4.33 inches from the center of the processor
socket.
Figure 20.
Boxed Processor Fan Heatsink Power Cable Connector Description
Pin
1
2
3
4
Signal
GND
+12 V
SENSE
CONTROL
Straight square pin, 4-pin terminal housing with
polarizing ribs and friction locking ramp.
0.100" pitch, 0.025" square pin width.
Match with straight pin, friction lock header on
mainboard.
1 2 3 4
Table 35.
Fan Heatsink Power and Signal Specifications
Description
+12 V: 12 volt fan power supply
Min
Typ
Max
Unit
Notes
10.2
12
13.8
V
-
A
IC:
Peak Fan current draw
—
1.1
1.5
Fan start-up current draw
—
—
2.2
A
Fan start-up current draw maximum
duration
—
—
1.0
Second
SENSE: SENSE frequency
—
2
—
pulses per
fan
revolution
1
CONTROL
21
25
28
kHz
2, 3
-
NOTES:
1. Baseboard should pull this pin up to 5 V with a resistor.
2. Open Drain Type, Pulse Width Modulated.
3. Fan will have a pull-up resistor to 4.75 V, max 5.25 V.
92
Datasheet
Boxed Processor Specifications
Figure 21.
Baseboard Power Header Placement Relative to Processor Socket
B
R110
[4.33]
C
7.3
Thermal Specifications
This section describes the cooling requirements of the fan heatsink solution utilized by
the boxed processor.
7.3.1
Boxed Processor Cooling Requirements
The boxed processor may be directly cooled with a fan heatsink. However, meeting the
processor's temperature specification is also a function of the thermal design of the
entire system, and ultimately the responsibility of the system integrator. The processor
temperature specification is in Chapter 5. The boxed processor fan heatsink is able to
keep the processor temperature within the specifications (see Table 26) in chassis that
provide good thermal management. For the boxed processor fan heatsink to operate
properly, it is critical that the airflow provided to the fan heatsink is unimpeded. Airflow
of the fan heatsink is into the center and out of the sides of the fan heatsink. Airspace
is required around the fan to ensure that the airflow through the fan heatsink is not
blocked. Blocking the airflow to the fan heatsink reduces the cooling efficiency and
decreases fan life. Figure 22 and Figure 23 illustrate an acceptable airspace clearance
for the fan heatsink. The air temperature entering the fan should be kept below 38 °C.
A Thermally Advantaged Chassis with an Air Guide 1.1 is recommended to meet the 38
°C requirement. Again, meeting the processor's temperature specification is the
responsibility of the system integrator.
Note:
Datasheet
The processor fan is the primary source of airflow for cooling the VCC voltage regulator.
Dedicated voltage regulator cooling components may be necessary if the selected fan is
not capable of keeping regulator components below maximum rated temperatures.
93
Boxed Processor Specifications
Figure 22.
Boxed Processor Fan Heatsink Airspace Keep-out Requirements
(Side 1 View)
Figure 23.
Boxed Processor Fan Heatsink Airspace Keep-out Requirements
(Side 2 View)
§§
94
Datasheet
Debug Tools Specifications
8
Debug Tools Specifications
8.1
Logic Analyzer Interface (LAI)
Intel is working with two logic analyzer vendors to provide logic analyzer interfaces
(LAIs) for use in debugging Celeron D processor systems. Tektronix and Agilent should
be contacted to get specific information about their logic analyzer interfaces. The
following information is general in nature. Specific information must be obtained from
the logic analyzer vendor.
Due to the complexity of Celeron D processor systems, the LAI is critical in providing
the ability to probe and capture FSB signals. There are two sets of considerations to
keep in mind when designing a Celeron D processor system that can make use of an
LAI: mechanical and electrical.
8.1.1
Mechanical Considerations
The LAI is installed between the processor socket and the Celeron D processor. The LAI
lands plug into the processor socket, while the Celeron D processor lands plug into a
socket on the LAI. Cabling that is part of the LAI egresses the system to allow an
electrical connection between the Celeron D processor and a logic analyzer. The
maximum volume occupied by the LAI, known as the keepout volume, as well as the
cable egress restrictions, should be obtained from the logic analyzer vendor. System
designers must make sure that the keepout volume remains unobstructed inside the
system. Note that it is possible that the keepout volume reserved for the LAI may differ
from the space normally occupied by the Celeron D processor heatsink. If this is the
case, the logic analyzer vendor will provide a cooling solution as part of the LAI.
8.1.2
Electrical Considerations
The LAI will also affect the electrical performance of the FSB; therefore, it is critical to
obtain electrical load models from each of the logic analyzers to be able to run system
level simulations to prove that their tool will work in the system. Contact the logic
analyzer vendor for electrical specifications and load models for the LAI solution it
provides.
§§
Datasheet
95