OKI ML9058

OKI Semiconductor
ML9058
FEDL9058-01
Issue Date: Sep. 18, 2003
132-Channel LCD Driver with Built-in RAM for LCD Dot Matrix Displays
GENERAL DESCRIPTION
The ML9058 is an LSI for dot matrix graphic LCD devices carrying out bit map display. This LSI can drive a dot
matrix graphic LCD display panel under the control of an 8-bit microcomputer (hereinafter described MPU).
Since all the functions necessary for driving a bit map type LCD device are incorporated in a single chip, using the
ML9058 makes it possible to realize a bit map type dot matrix graphic LCD display system with only a few chips.
Since the bit map method in which one bit of display RAM data turns ON or OFF one dot in the display panel, it is
possible to carry out displays with a high degree of freedom such as Chinese character displays, etc. With one chip,
it is possible to construct a graphic display system with a maximum of 65 × 132 dots. The display can be expanded
further using two chips. However, the ML9058 is not used in a multiple chip configuration when a line reversal
drive is set.
The ML9058 is made using a CMOS process. Because it has a built-in RAM, low power consumption is one of its
features, and is therefore suitable for displays in battery-operated portable equipment.
The ML9058 has 65 common signal outputs and 132 segment signal outputs and one chip can drive a display of up
to 65 × 132 dots.
FEATURES
• Direct display of the RAM data using the bit map method
Display RAM data “1” ... Dot is displayed
Display RAM data “0” ... Dot is not displayed (during forward display)
• Display RAM capacity
65 × 132 = 8580 bits
• LCD Drive circuits
65 common outputs, 132 segment outputs
• MPU interface: Can select an 8-bit parallel or serial interface
• Built-in voltage multiplier circuit for the LCD drive power supply
• Built-in LCD drive voltage adjustment circuit
• Built-in LCD drive bias generator circuit
• Can select frame reversal drive or line reversal drive by command
• Built-in oscillator circuit (Internal RC oscillator/external clock input)
• A variety of commands
Read/write of display data, display ON/OFF, forward/reverse display, all dots ON/all dots OFF, set page
address, set display start address, etc.
• Power supply voltage
Logic power supply: VDD-VSS = 3.7 V to 5.5 V
Voltage multiplier reference voltage: VIN-VSS = 3.7 V to 5.5 V
(2- to 4-time multiplier available)
LCD Drive voltage: VBI-VSS = 6.0 to 18 V
• Package: Gold bump chip (Bump hardness: Low, DV)
: Gold bump chip (Bump hardness: High, CV)
• This device is not resistant to radiation and light.
1/76
FEDL9058-01
OKI Semiconductor
ML9058
COMS1
COMS0
COM63
COM0
SEG0
SEG131
BLOCK DIAGRAM
VDD
V1
V3
COMMON
Drivers
SEGMENT
Drivers
V4
COMS
V2
V5
VSS
Display timing generator circuit
Common Output state
selection circuit
Display data latch circuit
VS1–
VC5+
VC6+
VOUT
VIN
VR
Display data RAM
65 × 132
Line address circuit
Power supply circuit
VC4+
Page address circuit
VC3+
I/O Buffer
VS2–
Oscillator circuit
Column address circuit
VRS
IRS
FRS
FR
CL
DOF
M/S
CLS
TEST1
Bus holder
Command decoder
Status
DB0
DB1
DB2
DB3
DB4
DB5
DB6(SCL)
DB7(SI)
RES
P/ S
WR(R/W)
RD(E)
A0
CS2
CS1
C86
MPU lnterface
2/76
FEDL9058-01
OKI Semiconductor
ML9058
ABSOLUTE MAXIMUM RATINGS
VSS = 0 V
Parameter
Symbol
Condition
Rated value
Unit
Applicable pins
Power supply voltage
VDD
Tj = 25°C
–0.3 to +6.5
V
VDD
Bias voltage
VBI
Tj = 25°C
–0.3 to +20
V
V1 to V5
VOUT
Tj = 25°C
–0.3 to +20
V
VOUT
2-time multiplication
–0.3 to +5.5
3-time multiplication
–0.3 to +5.5
V
VIN
4-time multiplication
–0.3 to +5.0
VI
Tj = 25°C
–0.3 to VDD+0.3
V
All inputs
TSTG
Chip
–55 to +125
°C
—
Applicable pins
Voltage multiplier output
voltage
Voltage multiplier reference
voltage
Input voltage
Storage temperature range
VIN
Tj:Chip surface temperature
RECOMMENDED OPERATING CONDITIONS
VSS = 0 V
Parameter
Symbol
Condition
Rated value
Unit
Power supply voltage
VDD
—
3.7 to 5.5
V
VDD
Bias voltage
VBI
—
6 to 18
V
V1 to V5
2-time multiplication
3.7 to 5.5
3-time multiplication
3.7 to 5.5
V
VIN
4-time multiplication
3.7 to 4.5
VOUT
External input
6.0 to 18
V
VOUT
TJOP
—
–40 to +85
°C
—
Voltage multiplier reference
voltage
Voltage multiplier output
voltage
Operating temperature range
Note 1:
VIN
The electrical characteristics are influenced by COG trace resistance. This LSI always has to
be evaluated before using.
VOUT
V1 to V5
VIN
VCC
VDD
GND
VSS
System (MPU)
Note 2:
Note 3:
Note 4:
ML9058
The voltages VDD, V1 to V5, and VOUT are values taking VSS = 0 V as the reference.
The highest bias potential is V1 and the lowest is VSS.
Always maintain the relationship V1 ≥ V2 ≥ V3 ≥ V4 ≥ V5 ≥ VSS among these voltages.
3/76
FEDL9058-01
OKI Semiconductor
ML9058
Note 5:
When using an external power supply, follow the procedure for power application.
When applying external power to the VOUT pin only, apply VOUT after VDD.
When applying external power to the V1 pin only, apply V1 after VDD.
When applying external power to the V1 pin to V5 pin, apply V1 to V5 after VDD.
Note that the above (Note 4) must be satisfied including transient state at power application.
Note 6: When using an external power supply, follow the procedure for power removal described
below.
When external power is in use for the VOUT pin only, remove VOUT after VDD.
When external power is in use for the V1 pin only, remove V1 after VDD.
When external power is in use for the V1 pin to V5 pin, remove V1 to V5 after VDD.
Note that the above (Note 4) must be satisfied including transient state at power removal.
4/76
FEDL9058-01
OKI Semiconductor
ML9058
ELECTRICAL CHARACTERISTICS
DC Characteristics
[VSS = 0 V, VDD = 3.7 to 5.5 V, Tj =–40 to +85°C]
Parameter
Symbol
Condition
Min
Typ
Max
“H” Input voltage
VIH
0.8 × VDD
—
VDD
“L” Input voltage
VIL
0
—
0.2 × VDD
“H” Input voltage
VIH
0.8 × VDD
—
VDD
“L” Input voltage
VIL
0
—
0.2 × VDD
Unit
Applicable
pins
V
*1
V
*2
V
*3
µA
*4 *5
Hysteresis width
∆V
VDD = 5.0 V
—
1.0
—
“H” output voltage
VOH
IOH = –0.5 mA
0.8 × VDD
—
—
“L” output voltage
VOL
IOL = 0.5 mA
—
—
0.2 × VDD
“H” Input current
IIH
VI = VDD
–1.0
—
+1.0
“L” Input current
IIL
VI = 0 V
–3.0
—
+3.0
—
–0.05
—
%/°C
V1
V1 output voltage
temperature gradient
V1TC
Tj = 25°C
V1 = 12 V
Reference voltage
VREG
Tj = 25°C
2.925
3.00
3.075
V
VRS
V1 output voltage
V1
*6
10.58
10.85
11.12
V
V1
3-time
multiplication *7
13.0
—
—
V
VOUT
4-time
multiplication *8
15.9
—
—
V
VOUT
*9
0.6
—
—
V
VOUT, V1
Voltage multiplier
output voltage
VOUT
VOUT - V1 voltage
Vot1
LCD driver ON
RON
IO = ±50 µA
Internal
oscillation
fOSC
Tj = 25°C
External
input
fEXT
resistance
Oscillator
frequency
*1:
*2:
*3:
*4:
*5:
*6:
*7:
*8:
—
—
10
kΩ
SEG1 to 131,
COMS0,
COMS1,
COM0 to 63
18
22
26
kHz
*10
14
—
31
kHz
18
22
26
kHz
CL*10
DB0 to DB5, DB7 (SI), FR, DOF Pins
A0, CS1, CS2, CLS, M/S, C86, P/S, IRS,RD (E), WR (R/W), RES, CL, DB6 (SCL) Pins
DB0 to DB7, FR, FRS, DOF, CL Pins
A0, RD (E), WR (R/W), CS1, CS2, CLS, M/S, C86, P/S, RES, IRS Pins
Applicable to the pins DB0 to DB5, DB6 (SCL), DB7 (SI), CL, FR, DOF in the high impedance
state.
Tj = 25°C, α = 31, (1+Rb/Ra) = 4, VOUT = 13.5 V (External input), LCD drive output = no-load
VIN = 4.8 V, voltage multiplier capacitor C1 = 2.6 to 4.0 µF, voltage multiplier output load current
I = 500 µA. Only a voltage multiplier circuit operates, not activating the voltage adjustment circuit
and V/F circuit, by command “2C”.
VIN = 4.5 V, voltage multiplier capacitor C1 = 2.6 to 4.0 µF, voltage multiplier output load current
I = 500 µA. Only a voltage multiplier circuit operates, not activating the voltage adjustment circuit
and V/F circuit, by command “2C”.
5/76
FEDL9058-01
OKI Semiconductor
*9:
*10:
ML9058
V1 load current I = 400 µA. 8 V is externally input to VOUT.
The voltage adjustment circuit and V/F circuit operate by command “2B”. LCD output = no load
See Table 1 for the relationship between the oscillator frequency and the frame frequency.
Table 1. Relationship among the oscillator frequency (fOSC), external input frequency(fEXT)
display clock frequency (fLCDCK), and LCD frame frequency (fFR)
Display clock frequency
LCD frame frequency
(fLCDCK)
(fFR)
When the internal oscillator is used
fOSC/4
fOSC/(4 × 65)
When the internal oscillator is not used
fEXT/4
fEXT/(4× 65)
Parameter
ML9058
6/76
FEDL9058-01
OKI Semiconductor
ML9058
• Operating current consumption value
(1) During display operation, internal power supply OFF (The current flowing through VDD with V1 to V5
externally applied when an external power supply is used, not including the current for the LCD drive)
[VSS = 0 V, Tj = 25°C]
Display mode
Symbol
All-white
IDD
Checker pattern
IDD
Condition
Rated value
Min
Typ
Max
VDD = 5 V, V1- VSS = 11 V, no load
—
16
45
VDD = 3.7 V, V1- VSS = 8 V, no load
—
12
35
VDD = 5 V, V1- VSS = 11 V, no load
—
16
45
VDD = 3.7 V, V1- VSS = 8 V, no load
—
12
35
Unit
µA
µA
(2) During display operation, internal power supply ON (Total of currents flowing through VDD and VIN)
[VSS = 0 V, Tj = 25°C]
Display
mode
Symbol
All-white
Checker
pattern
IDDIN
IDDIN
Rated value
Condition
Frame reversal,
VDD, VIN = 5 V, 3-time
voltage multiplication
V1 - VSS= 11 V, no load
Frame reversal,
VDD, VIN = 3.7 V, 4-time
voltage multiplication
V1 - VSS= 8 V, no load
16-line reversal,
VDD, VIN = 5 V, 3-time
voltage multiplication
V1 - VSS= 11 V, no load
Frame reversal,
VDD, VIN = 5 V, 3-time
voltage multiplication
V1 - VSS= 11 V, no load
Frame reversal,
VDD, VIN = 3.7 V, 4-time
voltage multiplication
V1 - VSS= 8 V, no load
16-line reversal,
VDD, VIN = 5 V, 3-time
voltage multiplication
V1 - VSS= 11 V, no load
Min
Typ
Max
—
100
170
—
110
190
—
100
170
—
120
205
—
130
220
—
120
205
Unit
µA
µA
• Power save mode current consumption
[VSS = 0 V, Tj = 25°C]
Parameter
Symbol
Condition
Sleep mode
IDDS1
Standby mode
IDDS2
Rated value
Min
Typ
Max
VDD = 3.7 V
—
0.3
5
VDD = 3.7 V
—
9
15
Unit
µA
7/76
FEDL9058-01
OKI Semiconductor
ML9058
Parallel Interface Timing Characteristics
• System bus
Write characteristics 1 (80-series MPU)
A0
VIH
VIL
VIH
VIL
tAW8
tAH8
CS1
(CS2 = “H”)
tCYC8
WR
VIH
tCCLW
VIH
VIH
VIL
VIL
tCCHW
tDS8
DB0 to DB7
(Write)
• System bus
tDH8
VIH
VIL
VIH
VIL
Read characteristics 1 (80-series MPU)
A0
VIH
VIL
VIH
VIL
tAH8
tAW8
CS1
(CS2 = “H”)
tCYC8
RD
VIH
tCCLR
VIL
VIL
VIH
VIH
tCCHR
tACC8
DB0 to DB7
(Read)
tOH8
VOH
VOL
VOH
VOL
8/76
FEDL9058-01
OKI Semiconductor
ML9058
[VDD = 4.5 to 5.5 V, Tj = –40 to +85°C]
Parameter
Symbol
Condition
Rated value
Min
Max
Address hold time
tAH8
5
—
Address setup time
tAW8
5
—
System cycle time
tCYC8
166
—
Control L pulse width (WR)
tCCLW
30
—
Control L pulse width (RD)
tCCLR
70
—
Control H pulse width (WR)
tCCHW
55
—
Control H pulse width (RD)
tCCHR
55
—
tDS8
30
—
Data hold time
tDH8
10
—
RD Access time
tACC8
—
70
Output disable time
tOH8
5
50
Data setup time
CL = 100 pF
Unit
ns
[VDD = 3.7 to 4.5 V, Tj = –40 to +85°C]
Parameter
Symbol
Condition
Rated value
Min
Max
Address hold time
tAH8
5
—
Address setup time
tAW8
5
—
System cycle time
tCYC8
300
—
Control L pulse width (WR)
tCCLW
60
—
Control L pulse width (RD)
tCCLR
120
—
Control H pulse width (WR)
tCCHW
60
—
Control H pulse width (RD)
tCCHR
60
—
Data setup time
tDS8
40
—
Data hold time
tDH8
15
—
RD Access time
tACC8
—
140
Output disable time
tOH8
10
100
Note 1:
Note 2:
Note 3:
CL = 100 pF
Unit
ns
The input signal rise and fall times are specified as 15ns or less.
When using the system cycle time for fast speed, the specified values are (tr + tf) ≤ (tCYC8 –
tCCLW – tCCHW) or (tr + tf) ≤ (tCYC8 – tCCLR – tCCHR).
All timings are specified taking the levels of 20% and 80% of VDD as the reference.
The values of tCCLW and tCCLR are specified during the overlapping period of CS1 at “L” (CS2 =
“H”) and the “L” levels of WR and RD, respectively.
9/76
FEDL9058-01
OKI Semiconductor
• System bus
ML9058
Write characteristics 2 (68-series MPU)
A0
VIL
R/W
VIH
VIL
VIH
VIL
tAW6
tAH6
VIL
CS1
(CS2 = “H”)
tCYC6
tEWHW
E
VIL
VIH
VIH
VIL
VIL
tEWLW
tDS6
DB0 to DB7
(Write)
• System bus
tDH6
VIH
VIL
VIH
VIL
Read characteristics 2 (68-series MPU)
A0
VIH
VIL
VIH
VIL
R/W
VIH
tAW6
tAH6
VIH
CS1
(CS2 = “H”)
tCYC6
tEWHR
E
VIL
VIH
VIH
VIL
VIL
tEWLR
tOH6
tACC6
DB0 to DB7
(Read)
VOH
VOL
VOH
VOL
10/76
FEDL9058-01
OKI Semiconductor
ML9058
[VDD = 4.5 to 5.5 V, Tj = –40 to +85°C]
Parameter
Symbol
Condition
Rated value
Min
Max
Address hold time
tAH6
5
—
Address setup time
tAW6
5
—
System cycle time
tCYC6
166
—
Data setup time
tDS6
30
—
Data hold time
tDH6
10
—
Access time
tACC6
—
70
Output disable time
tOH6
10
50
Read
tEWHR
70
—
Enable H pulse width
Enable L pulse width
CL = 100 pF
Write
tEWHW
30
—
Read
tEWLR
60
—
Write
tEWLW
60
—
Unit
ns
[VDD = 3.7 to 4.5 V, Tj = –40 to +85°C]
Parameter
Symbol
Address hold time
Condition
tAH6
Rated value
Min
Max
5
—
Address setup time
tAW6
5
—
System cycle time
tCYC6
300
—
Data setup time
tDS6
40
—
Data hold time
tDH6
15
—
Access time
tACC6
—
140
Output disable time
Enable H pulse width
Enable L pulse width
Note 1:
Note 2:
Note 3:
tOH6
CL = 100 pF
10
100
Read
tEWHR
120
—
Write
tEWHW
60
—
Read
tEWLR
60
—
Write
tEWLW
60
—
Unit
ns
The input signal rise and fall times are specified as 15ns or less.
When using the system cycle time for fast speed, the specified values are (tr + tf) ≤ (tCYC6 –
tEWLW – tEWHW) or (tr + tf) ≤ (tCYC6 – tEWLR – tEWHR).
All timings are specified taking the levels of 20% and 80% of VDD as the reference.
The values of tEWLW and tEWLR are specified during the overlapping period of CS1 at “L” (CS2 =
“H”) and the “H” level of E.
11/76
FEDL9058-01
OKI Semiconductor
ML9058
Serial Interface Timing Characteristics
• Serial interface
tCSS
CS1
(CS2 = “1”)
tCSH
VIL
VIL
tSAH
tSAS
VIH
VIL
A0
VIH
VIL
tSCYC
SCL
tSLW
VIH
VIL
VIL
tf
VIL
tSHW
tr
tSDS
SI
VIH
VIH
VIH
VIL
tSDH
VIH
VIL
[VDD = 4.5 to 5.5 V, Tj = –40 to +85°C]
Parameter
Symbol
Condition
Rated value
Min
Max
200
—
Serial clock period
tSCYC
SCL “H” Pulse width
tSHW
75
—
SCL “L” Pulse width
tSLW
75
—
Adress setup time
tSAS
50
—
Address hold time
tSAH
100
—
Data setup time
tSDS
50
—
Data hold time
tSDH
50
—
CS setup time
tCSS
100
—
CS hold time
tCSH
100
—
Note 1:
Note 2:
Unit
ns
The input signal rise and fall times are specified as 15ns or less.
All timings are specified taking the levels of 20% and 80% of VDD as the reference.
12/76
FEDL9058-01
OKI Semiconductor
ML9058
[VDD = 3.7 to 4.5 V, Tj = –40 to +85°C]
Parameter
Symbol
Rated value
Condition
Min
Max
Serial clock period
tSCYC
250
—
SCL “H” Pulse width
tSHW
100
—
SCL “L” Pulse width
tSLW
100
—
Address setup time
tSAS
150
—
Address hold time
tSAH
150
—
Data setup time
tSDS
100
—
Data hold time
tSDH
100
—
CS setup time
tCSS
150
—
CS hold time
tCSH
150
—
Note 1:
Note 2:
Unit
ns
The input signal rise and fall times are specified as 15ns or less.
All timings are specified taking the levels of 20% and 80% of VDD as the reference.
• Display control output timing
VOH
CL(OUT)
tDFR
VIH
VIL
FR
[VDD = 4.5 to 5.5 V, Tj = –40 to +85°C]
Parameter
FR Delay time
Symbol
Condition
tDFR
CL = 50 pF
Rated value
Min
Typ
Max
—
10
40
Unit
ns
[VDD = 3.7 to 4.5 V, Tj = –40 to +85°C]
Parameter
FR Delay time
Note 1:
Note 2:
Symbol
Condition
tDFR
CL = 50 pF
Rated value
Min
Typ
Max
—
20
80
Unit
ns
All timings are specified taking the levels of 20% and 80% of VDD as the reference.
Valid only when the device operates in master mode.
13/76
FEDL9058-01
OKI Semiconductor
ML9058
• Reset input timing
tf
VIH
RES
tr
tRW
VIL
VIL
Internal state
VIH
tR
Being reset
Reset complete
[VDD = 4.5 to 5.5 V, Tj = –40 to +85°C]
Parameter
Reset time
Reset “L” pulse width
Symbol
Condition
Rated value
Min
Typ
Max
tR
—
—
0.5
tRW
0.5
—
—
Unit
µs
[VDD = 3.7 to 4.5 V, Tj = –40 to +85°C]
Parameter
Reset time
Reset “L” pulse width
Note 1:
Note 2:
Symbol
Condition
Rated value
Min
Typ
Max
tR
—
—
1
tRW
1
—
—
Unit
µs
The input signal rise and fall times (tr, tf) are specified as 15 ns or less.
All timings are specified taking the levels of 20% and 80% of VDD as the reference.
14/76
FEDL9058-01
OKI Semiconductor
ML9058
PIN DESCRIPTION
Function
Pin name
Number
of pins
I/O
Description
These are 8-bit bi-directional data bus pins that can be connected to
8-bit standard MPU data bus pins. When a serial interface is selected
(P/S = “L”):
DB0 to
DB7
DB7: Serial data input pin (SI)
8
I/O
DB6: Serial clock input pin (SCL)
In this case, DB0 to DB5 will be in the high impedance state. DB0 to
DB7 will all be in the high impedance state when the chip select is in
the inactive state.
Fix the DB0 to DB5 pins at “H” or “L” level.
A0
1
I
Normally, the lowest bit of the MPU address bus is connected and
used for distinguishing between data and commands.
A0 = “H”: Indicates that DB0 to DB7 is display data.
A1 = “L”: Indicates that DB0 to DB7 is control data.
RES
CS1
CS2
1
I
Initial setting is made by making RES = “L”. The reset operation is
made during the active level of the RES signal.
2
I
These are the chip select signals. The Chip Select of the LSI
becomes active when CS1 is “L” and also CS2 is “H” and allows the
input/output of data or commands.
The active level of this signal is “L” when connected to an 80-series
MPU. This pin is connected to the RD signal of the 80-series MPU,
and the data bus of the ML9058 goes into the output state when this
signal is “L”.
MPU
Interface
RD
(E)
1
I
The active level of this signal is “H” when connected to a 68-series
MPU. This pin will be the Enable and clock input pin when connected
to a 68-series MPU.
When a serial interface is selected (P/S = “L”), fix this pin at “H” or “L”
level.
WR
(R/W)
The active level of this signal is “L” when connected to an 80-series
MPU. This pin is connected to the WR signal of the 80-series MPU.
The data on the data bus is latched into the ML9058 at the rising edge
of the WR signal.
1
I
When connected to a 68-series MPU, this pin becomes the input pin
for the Read/Write control signal.
R/W = “H”: Read, R/W = “L”: Write
When a serial interface is selected (P/S = “L”), fix this pin at “H” or “L”
level.
This is the pin for selecting the MPU interface type.
C86
1
I
C86 = “H”: 68-Series MPU interface.
C86 = “L”: 80-Series MPU interface.
15/76
FEDL9058-01
OKI Semiconductor
Function
Pin name
ML9058
Number
of pins
I/O
Description
This is the pin for selecting parallel data input or serial data input.
P/S = “H”: Parallel data input.
P/S = “L”: Serial data input.
MPU
Interface
The pins of the LSI have the following functions depending on the
state of P/S input.
P/S
1
I
P/S
Data/command
Data
Read/Write
Serial clock
“H”
A0
DB0 to DB7
RD, WR
—
“L”
A0
SI (D7)
—
SCL(DB6)
During serial data input, it is not possible to read the display data in
the RAM
Oscillator
circuit
This is the pin for selecting whether to enable or disable the internal
oscillator circuit for the display clock.
CLS
1
I
CLS = “H”: The internal oscillator circuit is enabled.
CLS = “L”: The internal oscillator circuit is disabled (External input).
When CLS = “L”, the display clock is input at the pin CL.
This is the pin for selecting whether master operation or slave
operation is made towards the ML9058. During slave operation, the
synchronization with the LCD display system is achieved by
inputting the timing signals necessary for LCD display.
M/S = “H”: Master operation
Display
timing
generator
circuit
M/S = “L”: Slave operation
M/S
1
I
The functions of the different circuits and pins will be as follows
depending on the states of M/S and CLS signals.
M/S
“H”
“L”
Oscillator
Power
circuit
supply circuit
“H”
Enabled
“L”
Disabled
“H”
“L”
CLS
CL
FR
FRS
DOF
Enabled
Output
Output
Output
Output
Enabled
Input
Output
Output
Output
Disabled
Disabled
Input
Input
Output
Input
Disabled
Disabled
Input
Input
Output
Input
16/76
FEDL9058-01
OKI Semiconductor
Function
Pin name
ML9058
Number
of pins
I/O
Description
This is the clock input/output pin.
The function of this pin will be as follows depending on the states of
M/S and CLS signals.
M/S
CL
1
I/O
“H”
“L”
Display
timing
generator
circuit
CLS
CL
“H”
Output
“L”
Input
“H”
Input
“L”
Input
When the ML9058 is used in the master/slave mode, the
corresponding CL pin has to be connected.
This is the input/output pin for LCD display frame reversal signal.
M/S = “H”: Output
FR
1
I/O
M/S = “L”: Input
When the ML9058 is used in the master/slave mode, the
corresponding FR pin has to be connected.
This is the blanking control pin for the LCD display.
M/S = “H”: Output
DOF
1
I/O
M/S = “L”: Input
When the ML9058 is used in the master/slave mode, the
corresponding DOF pin has to be connected.
FRS
1
O
This is the output pin for static drive.
This pin is used in combination with the FR pin.
This is the pin for selecting the resistor for adjusting the voltage V1.
IRS = “H”: The internal resistor is used.
IRS
Power
supply
circuit
IRS = “L”: The internal resistor is not used. The voltage V1 is
adjusted using the external potential divider resistors connected to
the pins VR. This pin is effective only in the master operation. This
pin is tied to the “H” or the “L” level during slave operation.
1
I
VDD
12
—
These pins are tied to the MPU power supply pin VCC.
VSS
12
—
These are the 0 V pins connected to the system ground (GND).
—
These are the reference power supply pins of the voltage multiplier
circuit for driving the LCD.
VIN
5
17/76
FEDL9058-01
OKI Semiconductor
Function
ML9058
Pin name
Number
of pins
I/O
VRS
2
—
These are the test pins for the LCD power supply voltage adjustment
circuit. Leave these pins open.
VOUT
2
I/O
These are the output pins during voltage multiplication. Connect a
capacitor between these pins and VSS.
Description
These are the multiple level power supply pins for the LCD power
supply. The voltages specified for the LCD cells are applied to these
pins after resistor network voltage division or after impedance
transformation using operational amplifiers. The voltages are
specified taking VSS as the reference, and the following relationship
should be maintained among them.
V1 ≥ V2 ≥ V3 ≥ V4 ≥ V5 ≥ VSS
V1
V2
V3
10
I/O
V4
V5
Master operation: When the power supply is ON, the following
voltages are applied to V2 to V5 from the built-in power supply circuit.
The selection of voltages is determined by the LCD bias set
command.
ML9058
Power
supply
circuit
V2
8/9 × V1
6/7 × V1
V3
7/9 × V1
5/7 × V1
V4
2/9 × V1
2/7 × V1
V5
1/9 × V1
1/7 × V1
Voltage adjustment pins. Voltages between V1 and VSS are applied
using a resistance voltage divider.
VR
2
I
These pins are effective only when the internal resistors for voltage
V1 adjustment are not used (IRS = “L”).
Do not use these pins when the internal resistors for voltage V1
adjustment are used (IRS = “H”).
VS1–
3
O
These are the pins for connecting the negative side of the capacitors
for voltage multiplication.
Connect capacitors between these pins and VC3+, VC5+.
VS2–
3
O
These are the pins for connecting the negative side of the capacitors
for voltage multiplication.
Connect capacitors between these pins and VC4+, VC6+.
These are the input pins for voltage multiplication.
VC3+
3
O
Apply the voltage equal to VIN to the pins or leave them open,
depending on voltage multiplication values.
These are the pins for connecting the positive side of the capacitors
for voltage multiplication.
VC4+
3
O
Connect capacitors between VS2– and these pins.
For 3-time voltage multiplication, the pins are configured as inputs for
voltage multiplication.
18/76
FEDL9058-01
OKI Semiconductor
Function
Pin name
ML9058
Number
of pins
I/O
Description
These are the pins for connecting the positive side of the capacitors
for voltage multiplication.
Power
supply
circuit
VC5+
3
O
Connect capacitors between VS1– and these pins.
For 2-time voltage multiplication, the pins are configured as inputs
for voltage multiplication.
VC6+
3
O
These are the pins for connecting the positive side of the capacitors
for voltage multiplication.
Connect capacitors between VS2– and these pins.
These are the LCD segment drive outputs.
One of the levels among V1, V3, V4, and VSS is selected depending
on the combination of the display RAM content and the FR signal
SEG0 to
SEG131
132
O
LCD
Drive
output
Output voltage
RAM Data
FR
H
H
V1
H
L
VSS
V4
L
H
V3
V1
L
L
V4
Power save
—
Forward display Reverse display
V3
VSS
VSS
The output voltage is VSS when the Display OFF command is
executed.
These are the LCD common drive outputs.
One of the levels among V1, V2, V5, and VSS is selected depending
on the combination of the scan data and the FR signal.
COM0 to
COM63
64
O
Scan data
FR
Output voltage
H
H
VSS
H
L
V1
L
H
V2
L
L
V5
Power save
—
VSS
The output voltage is VSS when the Display OFF command is
executed.
Test pin
—
COMS0
COMS1
2
O
These are the common output pins only for indicators. Both pins
output the same signal. Leave these pins open when they are not
used. The same signal is output in both master and slave operation
modes.
TEST1
1
O
These are the pins for testing the IC chip. Leave these pins open
during normal use.
DUMMY
67
DUMMYB
11
—
Leave this pin open.
19/76
FEDL9058-01
OKI Semiconductor
ML9058
FUNCTIONAL DESCRIPTION
MPU Interface
MPU
Read mode
80-Series
68-Series
Write mode
Pin RD = “L”
Pin WR = “L”
Pin R/W = “H”
Pin R/W = “L”
Pin E = “H”
Pin E = “H”
In the case of the 80-series MPU interface, a command is started by applying a low pulse to the RD pin or the WR
pin.
In the case of the 68-series MPU interface, a command is started by applying a high pulse to the E pin.
• Selection of interface type
The ML9058 carries out data transfer using either the 8-bit bi-directional data bus (DB0 to DB7) or the serial data
input line (SI). Either the 8-bit parallel data input or serial data input can be selected as shown in Table 2 by setting
the P/S pin to the “H” or the “L” level.
Table 2 Selection of interface type (parallel/serial)
P/S
CS1
CS2
A0
RD
WR
C86
D7
H: Parallel input
CS1
CS2
A0
RD
WR
C86
L: Serial input
CS1
CS2
A0
—
—
—
D6
DB0 to DB5
D7
D6
SI
SCL
DB0 to DB5
—
A hyphen (—) indicates that the pin can be tied to the “H” or the “L” level.
• Parallel interface
When the parallel interface is selected, (P/S = “H”), it is possible to connect this LSI directly to the MPU bus of
either an 80-series MPU or a 68-series MPU as shown in Table 3. depending on whether the pin C86 is set to “H”
or “L”.
Table 3 Selection of MPU during parallel interface (80–/68–series)
CS1
CS2
A0
RD
WR
DB0 to DB7
H: 68-Series MPU bus
CS1
CS2
A0
E
R/W
DB0 to DB7
L: 80-Series MPU bus
CS1
CS2
A0
RD
WR
DB0 to DB7
C86
The data bus signals are identified as shown in Table 4 below depending on the combination of the signals A0, RD
(E), and WR (R/W) of Table 3.
Table 4 Identification of data bus signals during parallel interface
Common
68-Series
80-Series
A0
R/W
RD
WR
Display data read
1
1
0
1
Display data write
1
0
1
0
Status read
0
1
0
1
Control data write (command)
0
0
1
0
20/76
FEDL9058-01
OKI Semiconductor
ML9058
Serial Interface
When the serial interface is selected (P/S = “L”), the serial data input (SI) and the serial clock input (SCL) can be
accepted if the chip is in the active state (CS1 = “L” and CS2 = “H”). The serial interface consists of an 8-bit shift
register and a 3-bit counter. The serial data is read in from the serial data input pin in the sequence DB7, DB6, ... ,
DB0 at the rising edge of the serial clock input, and is converted into parallel data at the rising edge of the 8th serial
clock pulse and processed further. The identification of whether the serial data is display data or command is
judged based on the A0 input, and the data is treated as display data when A0 is “H” and as command when A0 is
“L”. The A0 input is read in and identified at the rising edge of the (8 × n) th serial clock pulse after the chip has
become active. Fig. 1 shows the signal chart of the serial interface. (When the chip is not active, the shift register
and the counter are reset to their initial states. No data read out is possible in the case of the serial interface. It is
necessary to take sufficient care about wiring termination reflection and external noise in the case of the SCL
signal. We recommend verification of operation in an actual unit.)
CS1
CS2
SI
SCL
DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 DB7 DB6 DB5 DB4 DB3 DB2
1
2
3
4
5
6
7
8
9
10
11
12
13
14
A0
Fig. 1 Signal chart during serial interface
• Chip select
The ML9058 has the two chip select pins CS1and CS2, and the MPU interface or the serial interface is enabled
only when CS1 = “L” and CS2 = “H”. When the chip select signals are in the inactive state, the DB0 to DB7 lines
will be in the high impedance state and the inputs A0, RD, and WR will not be effective. When the serial interface
has been selected, the shift register and the counter are reset when the chip select signals are in the inactive state.
• Accessing the display data RAM and the internal registers
Accessing the ML9058 from the MPU side requires merely that the cycle time (tCYC) be satisfied, and high speed
data transfer without requiring any wait time is possible. Also, during the data transfer with the MPU, the ML9058
carries out a type of pipeline processing between LSIs via a bus holder associated with the internal data bus. For
example, when the MPU writes data in the display data RAM, the data is temporarily stored in the bus holder, and
is then written into the display data RAM before the next data read cycle. Further, when the MPU reads out data in
the display data RAM, first a dummy data read cycle is carried out to temporarily store the data in the bus holder
which is then placed on the system bus and is read out during the next read cycle. There is a restriction on the read
sequence of the display data RAM, which is that the read instruction immediately after setting the address does not
read out the data of that address, but that data is output as the data of the address specified during the second data
read sequence, and hence care should be taken about this during reading. Therefore, always one dummy read is
necessary immediately after setting the address or after a write cycle: (The status read cannot use dummy read
cycles.) This relationship is shown in Figs 2(a) and 2(b).
21/76
FEDL9058-01
OKI Semiconductor
ML9058
MPU
• Data write
WR
DATA
Dn
Dn + 1
Dn + 2
Dn + 3
Internal timing
Latch
Dn
BUS Holder
Dn + 1
Dn + 2
Dn + 3
Write Signal
Fig. 2(a) Write sequence of display data RAM
• Data read
MPU
WR
RD
DATA
N
unknown
Dn
Dn + 1
Internal timing
Address
Preset
Read Signal
Column
Address
Preset N
Dn
unknown
BUS Holder
Address Set
N
Increment N + 1
Data Read
(Dummy)
N+2
Dn + 1
Data Read
Dn
Dn + 2
Data Read
Dn + 1
Fig. 2(b) Read sequence of display data RAM
Dn = Data
N = Address data
• Busy flag
The busy flag being “1” indicates that the ML9058 is carrying out reset operations, and hence no instruction other
than a status read instruction is accepted during this period. The busy flag is output at pin DB7 when a status read
instruction is executed.
22/76
FEDL9058-01
OKI Semiconductor
ML9058
Display Data RAM
• Display data RAM
This is the RAM storing the dot data for display and has an organization of 65 (8 pages × 8 bits +1) × 132 bits. It
is possible to access any required bit by specifying the page address and the column address. Since the display data
DB7 to DB0 from the MPU corresponds to the LCD display in the direction of the common lines as shown in Fig.
3, there are fewer restrictions during display data transfer when the ML9058 is used in a multiple chip
configuration, thereby making it easily possible to realize a display with a high degree of freedom. Also, since the
display data RAM read/write from the MPU side is carried out via an I/O buffer, it is done independent of the
signal read operation for the LCD drive. Consequently, the display is not affected by flickering, etc., even when
the display data RAM is accessed asynchronously during the LCD display operation.
DB0
0
1
1
1
…
0
COM0
…
DB1
1
0
0
0
…
0
COM1
…
DB2
0
0
0
0
…
0
COM2
…
DB3
0
1
1
1
…
0
COM3
…
DB4
1
0
0
0
…
0
COM4
…
Display data RAM
LCD Display
Fig. 3 Relationship between display data RAM and LCD display
• Page address circuit
The page address of the display data RAM is specified using the page address set command as shown in Fig. 4.
Specify the page address again when accessing after changing the page. The page address 8 (DB3, DB2, DB1,
DB0 → 1, 0, 0, 0) is the RAM area dedicated to the indicator, and only the display data DB0 is valid in this page.
• Column address circuit
The column address of the display data RAM is specified using the column address set command as shown in Fig.
4. Since the specified column address is incremented (by +1) every time a display data read/write command is
issued, the MPU can access the display data continuously. Further, the incrementing of the column address is
stopped at the column address of 83(H). Since the column address and the page address are independent of each
other, it is necessary, for example, to specify separately the new page address and the new column address when
changing from column 83(H) of page 0 to column 00(H) of page 1. Also, as is shown in Table 5, it is possible to
reverse the correspondence relationship between the display data RAM column address and the segment output
using the ADC command (the segment driver direction select command). This reduces the IC placement
restrictions at the time of assembling LCD modules.
Table 5 Correspondence relationship between the display data RAM column address
and the segment output
ADC
SEGMENT Output
SEG0
SEG131
DB0 = “0”
0(H)
→
Column Address
→
83(H)
DB0 = “1”
83(H)
←
Column Address
←
0(H)
23/76
FEDL9058-01
OKI Semiconductor
ML9058
• Line address circuit
The line address circuit is used for specifying the line address corresponding to the common output when
displaying the contents of the display data RAM as is shown in Fig. 4. Normally, the topmost line in the display is
specified using the display start line address set command (COM0 output in the forward display state of the
common output, and COM63 output in the reverse display state). The display area is 64 lines in the direction of
increasing line address from the specified display start line address. When the indicator–dedicated common output
pin (COMS) is selected, data in Line Address 40 H = page 8 and bit 0 is displayed irrespective of the display start
line address. COMS selection is 65th in order.
It is possible to carry out screen scrolling by dynamically changing the line address using the display start line
address set command.
• Display data latch circuit
The display data latch circuit is a latch for temporarily storing the data from the display data RAM before being
output to the LCD drive circuits. Since the commands for selecting forward/reverse display and turning the
display ON/OFF control the data in this latch, the data in the display data RAM will not be changed.
Oscillator Circuit
This is an RC oscillator that generates the display clock. The oscillator circuit is effective only when M/S = “H”
and also CLS = “H”. The oscillations will be stopped when CLS = “L”, and the display clock has to be input to the
CL pin.
24/76
FEDL9058-01
OKI Semiconductor
0 1 1 0
0 1 1 1
1 0 0 0
48 Lines
Page4
Page5
Page6
Page7
Page8
1
0
DB0 DB0
ADC
Column
Address
0 1 0 1
Page3
COM
Output
COM0
COM1
COM2
COM3
COM4
COM5
COM6
COM7
COM8
COM9
COM10
COM11
COM12
COM13
COM14
COM15
COM16
COM17
COM18
COM19
COM20
COM21
COM22
COM23
COM24
COM25
COM26
COM27
COM28
COM29
COM30
COM31
COM32
COM33
COM34
COM35
COM36
COM37
COM38
COM39
COM40
COM41
COM42
COM43
COM44
COM45
COM46
COM47
COMS
The 40(H) is displayed
irrespective of the
display start line
address.
LCD
Output
0 1 0 0
Page2
7F(H)
80(H)
81(H)
82(H)
83(H)
0 0 1 1
Page1
SEG127 04(H)
SEG128 03(H)
SEG129 02(H)
SEG130 01(H)
SEG131 00(H)
0 0 1 0
00H
01H
02H
03H
04H
05H
06H
07H
08H
09H
0AH
0BH
0CH
0DH
0EH
0FH
10H
11H
12H
13H
14H
15H
16H
17H
18H
19H
1AH
1BH
1CH
1DH
1EH
1FH (Start)
20H
21H
22H
23H
24H
25H
26H
27H
28H
29H
2AH
2BH
2CH
2DH
2EH
2FH
30H
31H
32H
33H
34H
35H
36H
37H
38H
39H
3AH
3BH
3CH
3DH
3EH
3FH
40H
Page0
83(H) 00(H)
82(H) 01(H)
81(H) 02(H)
80(H) 03(H)
7F(H) 04(H)
7E(H) 05(H)
7D(H) 06(H)
7C(H) 07(H)
0 0 0 1
DB0
DB1
DB2
DB3
DB4
DB5
DB6
DB7
DB0
DB1
DB2
DB3
DB4
DB5
DB6
DB7
DB0
DB1
DB2
DB3
DB4
DB5
DB6
DB7
DB0
DB1
DB2
DB3
DB4
DB5
DB6
DB7
DB0
DB1
DB2
DB3
DB4
DB5
DB6
DB7
DB0
DB1
DB2
DB3
DB4
DB5
DB6
DB7
DB0
DB1
DB2
DB3
DB4
DB5
DB6
DB7
DB0
DB1
DB2
DB3
DB4
DB5
DB6
DB7
DB0
SEG1
SEG2
SEG3
SEG4
SEG5
SEG6
SEG7
0 0 0 0
When the common
output state is
normal display
Line
Address
Data
SEG0
Page Address
ML9058
Fig. 4 Display data RAM address map
25/76
FEDL9058-01
OKI Semiconductor
ML9058
Display Timing Generator Circuit
This circuit generates the timing signals for the line address circuit and the display data latch circuit from the
display clock. The display data is latched in the display data latch circuit and is output to the segment drive output
pins in synchronization with the display clock. This circuit generates the timing signals for the line address circuit
and the display data latch circuit from the display clock. The display data is latched in the display data latch circuit
and is output to the segment drive output pins in synchronization with the display clock. The read out of the
display data to the LCD drive circuits is completely independent of the display data RAM access from the MPU.
As a result, there is no bad influence such as flickering on the display even when the display data RAM is accessed
asynchronously during the LCD display. Also, the internal common timing and LCD frame reversal (FR) signals
are generated by this circuit from the display clock. The drive waveforms of the frame reversal drive method
shown in Fig. 5(a) for the LCD drive circuits are generated by this circuit. The drive waveforms of the line reversal
drive method shown in Fig. 5(b) are also generated by the command.
48 49 1
2
3
4
5
6
44 45 46 47 48 49 1
2
3
4
5
6
LCDCK
(display clock)
FR
V1
V2
COM0
V5
VSS
V1
V2
COM1
V5
VSS
RAM
DATA
V1
V3
SEGn
V4
VSS
Fig. 5(a) Waveforms in the frame reversal drive method
26/76
FEDL9058-01
OKI Semiconductor
ML9058
48 49 1
2
3
4
5
6
44 45 46 47 48 49 1
2
3
4
5
6
LCDCK
(display clock)
FR
V1
V2
COM0
V5
VSS
V1
V2
COM1
V5
VSS
RAM
DATA
V1
V3
V4
VSS
SEGn
Fig. 5(b) Waveforms in the line reversal drive method
When the ML9058 is used in a multiple chip configuration, it is necessary to supply the slave side display timing
signals (FR, CL, and DOF) from the master side. However, when the line reversal drive is set, the ML9058 is not
used in a multiple chip configuration.
The statuses of the signals FR, CL, and DOF are shown in Table 6.
Table 6 Display timing signals in master mode and slave mode
Operating mode
Master mode (M/S = “H”)
Slave mode (M/S = “L”)
FR
CL
DOF
Internal oscillator circuit enabled (CLS = H)
Output
Output
Output
Internal oscillator circuit disabled (CLS = L)
Output
Input
Output
Internal oscillator circuit disabled (CLS = H)
Input
Input
Input
Internal oscillator circuit disabled (CLS = L)
Input
Input
Input
Note: During master mode, the oscillator circuit operates from the time the power is applied. The
oscillator circuit can be stopped only in the sleep state.
27/76
FEDL9058-01
OKI Semiconductor
ML9058
Common Output State Selection Circuit (see Table 7)
Since the common output scanning directions can be set using the common output state selection command in the
ML9058, it is possible to reduce the IC placement restrictions at the time of assembling LCD modules.
Table 7 Common output state settings
State
Common Scanning direction
Forward Display
COM0 → COM63
Reverse Display
COM63 → COM0
LCD Drive Circuit
This LSI incorporates 181 sets of multiplexers for the ML9058, that generate 4-level outputs for driving the LCD.
These output the LCD drive voltage in accordance with the combination of the display data, common scanning
signals, and the FR signal. Fig. 6 shows examples of the segment and common output waveforms in the frame
reversal drive method.
Static Indicator Circuit
The FR pin is connected to one side of the LCD drive electrode of the static indicator and the FRS pin is connected
to the other side.
The static indicator display is controlled by a command only independently of other display control commands.
The electrode of the static indicator should has a wiring pattern that is distant from the dynamic drive electrode.
If the wiring pattern is placed too near to the dynamic drive electrode, the LCD and electrode may be degraded.
28/76
FEDL9058-01
COM0
COM1
COM2
COM3
COM4
COM5
COM6
COM7
COM8
COM9
CO M10
CO M11
CO M12
CO M13
CO M14
CO M15
ML9058
SEG4
SEG3
SEG2
SEG1
SEG0
OKI Semiconductor
FR
COM0
COM1
COM2
SEG0
SEG1
SEG2
C O M 0 -S E G 0
C O M 0 -S E G 1
V DD
V SS
V1
V2
V3
V4
V5
V SS
V1
V2
V3
V4
V5
V SS
V1
V2
V3
V4
V5
V SS
V1
V2
V3
V4
V5
V SS
V1
V2
V3
V4
V5
V SS
V1
V2
V3
V4
V5
V SS
V1
V2
V3
V4
V5
0V
-V 5
-V 4
-V 3
-V 2
-V 1
V1
V2
V3
V4
V5
0V
-V 5
-V 4
-V 3
-V 2
-V 1
Fig. 6 Output waveforms in the frame reversal drive method
(FR waveform/common waveform/segment waveform/voltage difference
between common and segment)
29/76
FEDL9058-01
OKI Semiconductor
ML9058
Power Supply Circuit
This is the low power consumption type power supply circuit for generating the voltages necessary for driving
LCD devices, and consists of voltage multiplier circuits, voltage adjustment circuits, and voltage follower circuits.
In the power supply circuit, it is possible to control the ON/OFF of each of the circuits of the voltage multiplier,
voltage adjustment circuits, and voltage follower circuits using the power control set command. As a result, it is
also possible to use parts of the functions of both the external power supply and the internal power supply. Table
8 shows the functions controlled by the 3-bit data of the power control set command and Table 9 shows a sample
combination.
Table 8 Details of functions controlled by the bits of the power control set command
Control bit
Function controlled by the bit
DB2
Voltage multiplier circuit control bit
DB1
Voltage adjustment circuit (V1 voltage adjustment circuit) control bit
DB0
Voltage follower circuit (V/F circuit) control bit
Table 9 Sample combination for reference
Circuit
State used
DB2 DB1 DB0
Voltage
multiplier
V
Adjustment
Only the internal power
supply is used
1
1
1
Only V adjustment and
V/F circuits are used
0
1
1
×
Only V/F circuits are used
0
0
1
×
×
Only the external power
supply is used
0
0
0
×
×
*1:
V/F
×
External
voltage
input
Voltage
multiplier
pins *1
VIN
Used
VOUT
OPEN
V1
OPEN
V1 to V5
OPEN
The voltage multiplier pins are the pins VS1–, VS2–, VC3+, VC4+, VC5+, and VC6+.
If combinations other than the above are used, normal operation is not guaranteed.
30/76
FEDL9058-01
OKI Semiconductor
ML9058
• Voltage multiplier circuits
The connections for 2- to 4-time voltage multiplier circuits are shown below.
VIN
VSS
+
VOUT
+
OPEN
VC6+
VSS
+
VOUT
+
VC4+
VS2–
VC5+
OPEN
VIN
VC3+
VS1–
2-time voltage
multiplier circuit
VC6+
VC4+
+
OPEN
VIN
VSS
+
VOUT
+
+
VS2–
VC5+
VC6+
VC4+
VS2–
+
VC5+
VC3+
VC3+
VS1–
VS1–
3-time voltage
multiplier circuit
4-time voltage
multiplier circuit
Fig. 7 Connection examples for voltage multiplier circuits
31/76
FEDL9058-01
OKI Semiconductor
ML9058
The voltage relationships in voltage multiplication are shown in Fig. 8.
VOUT = 3 × VIN
= 15.0 V
*1 VIN
VSS
VOUT = 4 × VIN
= 18 V
= 5.0 V
=0V
*1 VIN = 4.5 V
VSS = 0 V
Voltage relationship in 3-time multiplication
Voltage relationship in 4-time multiplication
Fig. 8 Voltage relationships in voltage multiplication
*1:
The voltage range of VIN should be set so that the voltage at the pin VOUT does not exceed the
voltage multiplier output voltage operating range.
• Voltage adjustment circuit
The voltage multiplier output VOUT produces the LCD drive voltage V1 via the voltage adjustment circuit. Since
the ML9058 incorporates a high accuracy constant voltage generator, a 64-level electronic potentiometer function,
and also resistors for voltage V1 adjustment, it is possible to build a high accuracy voltage adjustment circuit with
very few components. In addition, the ML9058 is available with the temperature gradients of a VREG - about
–0.05%/°C.
(a) When the internal resistors for voltage V1 adjustment are used
It is possible to control the LCD power supply voltage V1 and adjust the intensity of LCD display using
commands and without needing any external resistors, if the internal voltage V1 adjustment resistors and the
electronic potentiometer function are used. The voltage V1 can be obtained by the following equation A-1 in
the range of V1<VOUT.
V1 = (1 + (Rb/Ra)) • VEV = (1 + (Rb/Ra)) • (1 – (α/324)) • VREG (Eqn. A-1)
VRS
(VREG)
VEV (Constant voltage supply +
electronic potentiometer)
+
V1
–
VR
Internal Ra
Internal Rb
Fig. 9 V1 voltage adjustment circuit (equivalent circuit)
32/76
FEDL9058-01
OKI Semiconductor
ML9058
VREG is a constant voltage generated inside the IC and VRS pin output voltage.
Here, α is the electronic potentiometer function which allows one level among 64 levels to be selected by merely
setting the data in the 6-bit electronic potentiometer register. The values of α set by the electronic potentiometer
register are shown in Table 10.
Table 10 Relationship between electronic potentiometer register and α
0
62
0
0
0
0
0
1
61
0
0
0
0
1
0
…
DB0
0
…
DB1
0
…
DB2
0
…
DB3
0
…
DB4
0
…
DB5
…
α
63
1
1
1
1
1
1
0
0
1
1
1
1
1
1
Rb/Ra is the voltage V1 adjustment internal resistor ratio and can be adjusted to one of 7 levels by the voltage V1
adjustment internal resistor ratio set command. The reference values of the ratio (1 + Rb/Ra) according to the 3-bit
data set in the voltage V1 adjustment internal resistor ratio setting register are listed in Table 11.
Table 11 Voltage V1 adjustment internal resistor ratio setting register values and the ratio
(1+Rb/Ra) (Nominal)
Register
(1 + Rb/Ra)
DB2
DB1
DB0
0
0
0
3.0
0
0
1
3.5
0
1
0
4.0
0
1
1
4.5
1
0
0
5.0
1
0
1
5.5
1
1
0
6.0
Note: Use V1 gain in the range from 3 to 6 times. Because this LSI has temperature gradient, V1
voltage rises at lower temperatures. When using V1 gain of 6 times, adjust the built-in electronic
potentiometer so that V1 voltage does not exceed 18 V.
When V1 is set using the built-in resistance ratio, the accuracies are shown in Table 12.
Table 12 Relation between V1 Output Voltage Accuracy and V1 Gain Using Built-in Resistor
Parameter
V1 gain
Unit
3 times
3.5 times
4 times
4.5 times
5 times
5.5 times
6 times
V1 output voltage accuracy
±2.5
±2.5
±2.5
±2.5
±2.5
±2.5
±2.5
%
V1 maximum output voltage
9
10.5
12
13.5
15
16.5
18
V
Note: The V1 maximum output voltages in Table 12 are nominal values when Tj = 25°C, and electronic
potentiometer α = 0. The V1 output voltage accuracy in Table 12 are values when V1 load current
I = 0 µA, 20 V is externally input to VOUT, and display is turned OFF.
33/76
FEDL9058-01
OKI Semiconductor
ML9058
(b) When external resistors are used (voltage V1 adjustment internal resistors are not used)
It is also possible to set the LCD drive power supply voltage V1 without using the internal resistors for voltage V1
adjustment but connecting external resistors (Ra' and Rb') between VSS & VR and between VR & V1. Even in this
case, it is possible to control the LCD power supply voltage V1 and adjust the intensity of LCD display using
commands if the electronic potentiometer function is used.
The voltage V1 can be obtained by the following equation B-1 in the range of V1<VOUT by setting the external
resistors Ra' and Rb' appropriately.
V1 = (1 + (Rb'/Ra')) • VEV = (1 + (Rb'/Ra')) • (1 – (α/324)) • VREG (Eqn. B-1)
External Rb'
VR
External Ra'
VSS
–
V1
+
VEV (Constant voltage supply +
electronic potentiometer)
Fig. 10 V1 voltage adjustment circuit (equivalent circuit)
Setting example: Setting V1 = 7 V at Tj = 25°C
When the electronic potentiometer register value is set to the middle value of (DB5, DB4, DB3, DB2, DB1, DB0)
= (1, 0, 0, 0, 0, 0), the value of α will be 31 and that of VREG will be 3.0 V, and hence the equation B-1 becomes
as follows:
V1 = (1 + (Rb'/Ra')) • (1 – (α/324)) • VREG
7 = (1 + (Rb'/Ra')) • (1 – (31/324)) • 3.0 (Eqn. B-2)
Further, if the current flowing through Ra' and Rb' is set as 5 µA, the value of Ra' + Rb' will be - Ra' + Rb' = 1.4
MΩ (Eqn. B-3)
and hence,
Rb'/Ra' = 1.58, Ra' = 543 kΩ, Rb' = 857 kΩ.
In this case, the variability range of voltage V1 using the electronic potentiometer function will be as given in
Table 13.
Table 13 Example 1 of V1 variable-voltage range using electronic potentiometer function
V1
Variable-voltage range
Min
Typ
Max
Unit
6.24 (α = 63)
7.0 (α = 31)
7.74 (α = 0)
[V]
34/76
FEDL9058-01
OKI Semiconductor
ML9058
(c) When external resistors are used (voltage V1 adjustment internal resistors are not used) and a variable resistor
is also used
It is possible to set the LCD drive power supply voltage V1 using fine adjustment of Ra' and Rb' by adding a
variable resistor to the case of using external resistors in the above case. Even in this case, it is possible to control
the LCD power supply voltage V1 and adjust the intensity of LCD display using commands if the electronic
potentiometer function is used.
The voltage V1 can be obtained by the following equation C-1 in the range of V1<VOUT by setting the external
resistors R1, R2 (variable resistor), and R3 appropriately and making fine adjustment of R2 (∆R2).
V1 = (1 + (R3 + R2 – ∆R2)/(R1 + ∆R2)) • VEV
= (1 + (R3 + R2 – ∆R2)/(R1 + ∆R2)) • (1 – (α/324)) • VREG (Eqn. C-1)
External R3
Rb'
External R2
VR
∆ R2
–
V1
+
Ra'
External R1
VEV (Constant voltage supply +
electronic potentiometer)
VSS
Fig. 11 V1 voltage adjustment circuit (equivalent circuit)
Setting example: Setting V1 in the range 5 V to 9 V using R2 at Tj = 25°C .
When the electronic potentiometer register value is set to (DB5, DB4, DB3, DB2, DB1, DB0) = (1, 0, 0, 0, 0, 0),
the value of α will be 31 and that of VREG will be 3.0 V, and hence in order to make V1 = 9 V when ∆R2 = 0Ω, the
equation C-1 becomes as follows:
9 = (1 + (R3 + R2)/R1) • (1 – (31/324)) • (3.0) (Eqn. C-2)
In order to make V1 = 5 V when ∆R2 = R2,
5 = (1 + R3/(R1+R2)) • (1 – (31/324)) • (3.0) (Eqn. C-3)
Further, if the current flowing between VSS and V1 is set as 5 µA, the value of R1 + R2 + R3 becomesR1 + R2 + R3 = 1.8 MΩ (Eqn. C-4)
and hence,
R1 = 542 kΩ, R2 = 436 kΩ, R3 = 822 kΩ.
In this case, the variability range of voltage V1 using the electronic potentiometer function and the increment size
will be as given in Table 14.
Table 14 Example 2 of V1 variable-voltage range using electronic potentiometer function and
variable resistor
V1
Min
Typ
Max
Unit
Variable-voltage range
4.45 (α = 63)
7.0 (α = 31)
9.96 (α = 0)
[V]
35/76
FEDL9058-01
OKI Semiconductor
ML9058
In Figures 10 and 11, the voltage VEV is obtained by the following equation by setting the electronic
potentiometer between 0 and 63.
VEV = (1 - (α/324)) • VREG
α = 0: VEV = (1 – (0/324)) • 3.0 V = 3.0 V
α = 31: VEV = (1 – (31/324)) • 3.0 V = 2.712 V
α = 63: VEV = (1 – (63/324)) • 3.0 V = 2.416 V
The increment size of the electronic potentiometer at VEV when VREG = 3.0 is :
∆=
3.0 – 2.416
63
= 9.27 mV (Nominal)
When VREG = 3.069 V, α = 0 : VEV = 3.069 V, α = 63 : VEV = 2.472 V
The increment size is :
∆=
3.069 V – 2.472 V
63
= 9.476 mV
When VREG = 2.931 V, α = 0 : VEV = 2.931 V, α = 63 : VEV = 2.361 V
The increment size is :
∆=
2.931 V – 2.361 V
63
= 9.047 mV
36/76
FEDL9058-01
OKI Semiconductor
ML9058
* When using the voltage V1 adjustment internal resistors or the electronic potentiometer function, it is necessary
to set at least the voltage adjustment circuit and the voltage follower circuits both in the operating state using the
power control setting command. Also, when the voltage multiplier circuit is OFF, it is necessary to supply a
voltage externally to the VOUT pin.
* The pin VR is effective only when the voltage V1 adjustment internal resistors are not used (pin IRS = “L”).
Leave this pin open when the voltage V1 adjustment internal resistors are being used (pin IRS = “H”).
* Since the input impedance of the pin VR is high, it is necessary to take noise countermeasures such as using
short wiring length or a shielded wire .
* The supply current increases in proportion to the panel capacitance. When power consumption increases, the
VOUT level may fall. The voltage (VOUT – V1) should be more than 3 V.
• LCD Drive voltage generator circuits
The voltage V1 is divided using resistors inside the IC to generate the voltages V2, V3, V4, and V5 that are
necessary for driving the LCD. In addition, these voltages V2, V3, V4, and V5 are impedance transformed using
voltage follower circuits and fed to the LCD drive circuits. The bias ratio of 1/9 or 1/7 can be selected using the
LCD bias setting command.
• At built-in power-on, and transition from power save state to display mode
After built-in power-on, at the command "2F(H)" input, or on transition from power save state to display mode, the
display does not operate for a maximum period of 300 ms until the built-in power is stabilized. This period of no
display is not influenced by display ON/OFF command. Despite input of display ON command during this period,
the display does not operate for this period. However, the command is valid. After the wait time is finished, the
display operates. (During this period of no display, all commands are acceptable.)
• Command sequence for shutting off the internal power supply
When shutting off the internal power supply, it is recommended to use the procedure given in Fig. 12 of switching
OFF the power after putting the LSI in the power save state using the following command sequence.
Procedure
Step1
↓
Step2
↓
End
Description
(Command, status)
Display OFF
↓
Display all ON
↓
Internal power supply OFF
Commands
DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0
1
0
1
0
1
1
1
0
1
0
1
0
0
1
0
Power save commands
(multiple commands)
1
Fig. 12 Command sequence for shutting off the internal power supply
37/76
FEDL9058-01
OKI Semiconductor
ML9058
• Application circuits
(Two V1 pins are described in the following examples for explanation, but they are the same.)
(1) When the voltage multiplier circuit, voltage
adjustment circuit, and V/F circuits are all used
When using the internal voltage V1 adjustment resistors
VIN = VDD
3-time voltage multiplication
(2) When the voltage multiplier circuit, voltage
adjustment circuit, and V/F circuits are all used
When not using the internal voltage V1 adjustment resistors
VIN = VDD
3-time voltage multiplication
VDD
VDD
+
C1
IRS
VIN
VC6+
VC4+
M/S
+
C1
VS2–
+
C1
OPEN
VC5+
VC3+
OPEN
VS1–
V1
VR
VSS
VSS
C1: *1
C2: *2
C1
C1
C2
C2
C2
C2
+
+
+
+
+
+
IRS
VIN
VC6+
VC4+
M/S
VS2–
+
C1
OPEN
R2 R3
R1
VSS
VOUT
V1
V2
V3
V4
V5
Rall=R1+R2+R3
Rall: *3
C1:*1
C1
C1
C2
C2
C2
C2
+
+
+
+
+
+
C2: *2
VC5+
VC3+
VS1–
V1
VR
VSS
VOUT
V1
V2
V3
V4
V5
(3) When only the voltage adjustment circuit and V/F circuits (4) When only the voltage adjustment circuit and V/F circuits
are used
are used
When not using the internal voltage V1 adjustment resistors
When using the internal voltage V1 adjustment resistors
VDD
VDD
OPEN
OPEN
IRS
VIN
VC6+
VC4+
OPEN
VS2–
OPEN
OPEN
OPEN
R1 R2 R3
VSS
External
power supply
Rall=R1+R2+R3
Rall: *3
C1: *1
C2: *2
C1
C2
C2
C2
C2
+
+
+
+
+
M/S
VC5+
VC3+
VS1–
V1
VR
VSS
VOUT
V1
V2
V3
V4
V5
OPEN
OPEN
IRS
VIN
VC6+
VC4+
OPEN
VS2–
OPEN
OPEN
OPEN
VC5+
VC3+
VS1–
OPEN
V1
VR
VSS
VSS
External
power supply
C1: *1
C2: *2
C1
C2
C2
C2
C2
+
+
+
+
+
M/S
VOUT
V1
V2
V3
V4
V5
38/76
FEDL9058-01
OKI Semiconductor
ML9058
(5) When only the V/F circuits are used
(6) When not using the internal power supply
VDD
VDD
OPEN
OPEN
IRS
VIN
VC6+
VC4+
OPEN
OPEN
OPEN
IRS
VIN
VC6+
VC4+
VS2–
OPEN
VS2–
OPEN
OPEN
OPEN
VC5+
VC3+
VS1–
OPEN
OPEN
OPEN
VC5+
VC3+
VS1–
OPEN
V1
VR
VSS
OPEN
V1
VR
VSS
OPEN
VOUT
VSS
External
power
supply
C2: *2
M/S
OPEN
C2
C2
C2
C2
+
+
+
+
VOUT
V1
V2
V3
V4
V5
VSS
External
power
supply
M/S
V1
V2
V3
V4
V5
Note: When trace resistance external to COG-mounted chip does not exist,
when C1 (*1) = 0.9 µF to 5.7 µF, C2 (*2) = 0.42 µF to 1.2 µF,
use in the range Rall (*3) = 1 MΩ to 5 MΩ.
when C1 (*1) = 1.8 µF to 5.7 µF, C2 (*2) = 0.42 µF to 1.2 µF,
use in the range Rall (*3) = 500 kΩ to 1 MΩ.
Make sure that voltage multiplier output voltage, and V1 output voltage have enough margin
before using this LSI.
• Initial setting
Note: If electric charge remains in smoothing capacitor connected between the LCD driver voltage output pins (V1
to V5) and the VSS pin, a malfunction might occur: the display screen gets dark for an instant when powered
on.
To avoid a malfunction at power-on, it is recommended to follow the flowchart in the “EXAMPLES OF
SETTINGS FOR THE INSTRUCTIONS” section in page 54.
39/76
FEDL9058-01
OKI Semiconductor
ML9058
LIST OF OPERATION
No
Operation
DBn
A0
0
0
RD
1
1
WR
0
0
Comment
1
Display OFF
Display ON
76543210
10101110
10101111
2
Display start line set
0 1 Address
0
1
0
3
Page address set
1 0 1 1 Address
0
1
0
0 0 0 1 Address
(upper)
0
1
0
4
Column address set
(upper bits)
Column address set
(lower bits)
The upper 4 bits of the column address in
the display RAM is set.
0 0 0 0 Address
(lower)
0
1
0
The lower 4 bits of the column address in
the display RAM is set.
0
0
1
The status information is read out from the
upper 4 bits.
1
1
1
0
0
1
Status * * * *
5
Status read
6
7
Display data write
Display data read
8
9
10
Write data
Read data
Forward
10100000
0
1
0
Reverse
10100001
0
1
0
Forward
10100110
0
1
0
Reverse
10100111
0
1
0
OFF(Normal
10100100
0
1
0
10100101
0
1
0
10100010
0
1
0
10100011
0
1
0
ADC select
Display
LCD
All-on display
display)
ON
LCD Display:
OFF when DB0 = 0 ON when DB0 = 1
The display starting line address in the
display RAM is set.
The page address in the display RAM is
set.
Writes data to the display data RAM.
Reads data from the display data RAM.
Correspondence to the segment output for
the display data RAM address
Forward when DB0 = 0
Reverse when DB0 = 1
Forward or reverse LCD display mode
Forward when DB0 = 0
Reverse when DB0 = 1
LCD
Normal display when DB0 = 0
All-on display when DB0 = 1
Sets the LCD drive voltage bias ratio.
1/9 when DB0 = 0 and 1/7 when DB0 = 1
11
LCD bias set
12
Read-modify-write
11100000
0
1
0
13
14
End
Reset
11101110
11100010
0
0
1
1
0
0
Common output
state select
11000 ***
0
1
0
15
11001 ***
0
1
0
0
1
0
Selects the operating state of the internal
power supply. Set the lower 3 bits.
0
1
0
Selects the internal resistor ratio.
Set the lower 3 bits.
16
Power control set
17
Voltage V1
adjustment internal
resistance ratio set
00101
Operating state
00100
Resistance
ratio setting
Incrementing column address
During a write: +1
During a read: 0
Releases the read-modify-write state.
Internal reset
Selects the common output scanning
direction.
Forward when DB3 = 0
Reverse when DB3 = 1
40/76
FEDL9058-01
OKI Semiconductor
No
ML9058
DBn
Operation
76543210
Electronic
Potentiometer
18
Electronic
potentiometer
Sets a 6-bit data in the
10000001
0
1
0
electronic potentiometer
register to adjust the V1
(2-byte command)
* * Electronic
potentiometer
value
0
1
0
OFF
10101100
0
1
0
OFF when DB0 = 0
ON
10101101
0
1
0
ON when DB0 = 1
* * * * * * State
0
1
0
Static indicator register set
20
Comment
WR
output voltage.
Electronic
register set
19
RD
mode set
potentiometer
Static indicator
A0
LCD drive method set
1)
Line reversal number set
Sets the blinking state.
(2-byte command)
Frame reversal when
11010***
0
1
0
11011***
0
1
0
Line reversal when DB3 = 1
* * * Number of lines
0
1
0
Sets the number (2-byte
command) of line reversal.
DB3 = 0.
Compound command of
21
Power save
Display OFF and Display
all-on.
22
NOP
11100011
0
1
0
23
Test
1111* * * *
0
1
0
The “No Operation”
command.
The command for factory
testing of the IC chip.
*: Invalid data (input: Don’t care, output: Unknown)
Note 1: When the line reversal drive is set, the ML9058 is not used in a multiple chip configuration.
41/76
FEDL9058-01
OKI Semiconductor
ML9058
DESCRIPTIONS OF OPERATION
Display ON/OFF (Write)
This is the command for controlling the turning on or off the LCD panel. The LCD display is turned on when a “1”
is written in bit DB0 and is turned off when a “0” is written in this bit.
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
Display ON
0
1
0
1
0
1
1
1
1
Display OFF
0
1
0
1
0
1
1
1
0
Display start line set (Write)
This command specifies the display starting line address in the display data RAM.
Normally, the topmost line in the display is specified using the display start line set command.
It is possible to scroll the display screen by dynamically changing the address using the display start line set
command.
0
1
0
0
1
0
0
0
0
0
1
2
0
0
1
0
0
0
0
1
0
…
DB0
0
…
DB1
0
…
DB2
0
…
DB3
0
…
DB4
0
…
DB5
1
…
DB6
0
…
DB7
0
…
A0
0
…
Line address
62
0
0
1
1
1
1
1
1
0
63
0
0
1
1
1
1
1
1
1
42/76
FEDL9058-01
OKI Semiconductor
ML9058
Page address set (Write)
This command specifies the page address which corresponds to the lower address when accessing the display data
RAM from the MPU side.
It is possible to access any required bit in the display data RAM by specifying the page address and the column
address.
0
0
1
0
1
1
0
0
0
0
1
0
1
0
1
1
0
0
0
1
2
0
1
0
1
1
0
0
1
0
…
DB0
…
DB1
…
DB2
…
DB3
…
DB4
…
DB5
…
DB6
…
DB7
…
A0
…
Page address
7
0
1
0
1
1
0
1
1
1
8
0
1
0
1
1
1
0
0
0
Note: Do not specify values that do not exist as an address.
Column address set (Write)
This command specifies the column address of the display data RAM. The column address is specified by
successively writing the upper 4 bits and the lower 4 bits. Since the column address is automatically incremented
(by + 1) every time the display data RAM is accessed, the MPU can read or write the display data continuously.
The incrementing of the column address is stopped at the address 83(H).
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
Upper bits
0
0
0
0
1
a7
a6
a5
a4
Lower bits
0
0
0
0
0
a3
a2
a1
a0
0
1
0
0
0
0
0
0
0
1
2
0
0
0
0
0
0
1
0
…
a0
0
…
a1
0
…
a2
0
…
a3
0
…
a4
0
…
a5
0
…
a6
0
…
a7
0
…
Column address
130
1
0
0
0
0
0
1
0
131
1
0
0
0
0
0
1
1
Note: Do not specify values that do not exist as an address.
43/76
FEDL9058-01
OKI Semiconductor
ML9058
Status read (Read)
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
0
BUSY
ADC
ON/OFF
RESET
*
*
*
*
*: Invalid data
When BUSY is '1', it indicates that the internal operations are being made or the LSI is
being reset. Although no command is accepted until BUSY becomes '0', there is no
need to check this bit if the cycle time can be satisfied.
BUSY
This bit indicates the relationship between the column address and the segment driver.
0: Reverse (SEG131 → SEG0); column address 0(H) → 83(H)
ADC
1: Forward (SEG0 → SEG131); column address 0(H) → 83(H)
(Opposite to the polarity of the ADC command.)
ON/OFF
This bit indicates the ON/OFF state of the display. (Opposite to the polarity of the
display ON/OFF command.)
0: Display ON
1: Display OFF
This bit indicates that the LSI is being reset due to the RES signal or the reset
command.
RESET
0: Operating state
1: Being reset
Display data write (Write)
This command writes an 8-bit data at the specified address of the display data RAM. Since the column address is
automatically incremented (by +1) after writing the data, the MPU can write successive display data to the display
data RAM.
A0
DB7
DB6
DB5
1
DB4
DB3
DB2
DB1
DB0
Write data
Display data read (Read)
This command read the 8-bit data from the specified address of the display data RAM. Since the column address is
automatically incremented (by +1) after reading the data, the MPU can read successive display data from the
display data RAM. Further, one dummy read operation is necessary immediately after setting the column data.
The display data cannot be read out when the serial interface is being used.
A0
1
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
Read data
44/76
FEDL9058-01
OKI Semiconductor
ML9058
ADC select (segment driver direction select) (Write)
Using this command it is possible to reverse the relationship of correspondence between the column address of the
display data RAM and the segment driver output. It is possible to reverse the sequence of the segment driver
output pin by the command.
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
Forward
0
1
0
1
0
0
0
0
0
Reverse
0
1
0
1
0
0
0
0
1
Forward/reverse display mode (Write)
It is possible to toggle the display on and off condition without changing the contents of the display data RAM. In
this case, the contents of the display data RAM will be retained.
A0
DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0
RAM Data
Forward
0
1
0
1
0
0
1
1
0
Display on when “H”
Reverse
0
1
0
1
0
0
1
1
1
Display on when “L”
LCD display all-on ON/OFF (Write)
Using this command, it is possible to forcibly turn ON all the dots in the display irrespective of the contents of the
display data RAM. In this case, the contents of the display data RAM will be retained.
This command is given priority over the Forward/reverse display mode command.
All-on display OFF
(Normal display)
All-on display ON
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
0
1
0
1
0
0
1
0
0
0
1
0
1
0
0
1
0
1
The power save mode will be entered into when the Display all-on ON command is executed in the display OFF
condition.
LCD bias set (Write)
This command is used for selecting the bias ratio of the voltage necessary for driving the LCD device or panel.
LCD bias
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
1/9 bias
0
1
0
1
0
0
0
1
0
1/7 bias
0
1
0
1
0
0
0
1
1
45/76
FEDL9058-01
OKI Semiconductor
ML9058
Read modify write (Write)
This command is used in combination with the End command. When this command is issued once, the column
address is not changed when the Display data read command is issued, but is incremented (by +1) only when the
Display data write command is issued. This condition is maintained until the End command is issued. When the
End command is issued, the column address is restored to the address that was effective at the time the
Read-modify-write command was issued last. Using this function, it is possible to reduce the overhead on the
MPU when repeatedly changing the data in special display area such as a blinking cursor.
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
0
1
1
1
0
0
0
0
0
End (Write)
This command releases the read-modify-write mode and restores the column address to the value at the beginning
of the mode.
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
0
1
1
1
0
1
1
1
0
Restored
N
Column address
N+1
N+2
....
N+3
N+m
Read-modify-write mode set
N
End
Reset (Write)
This command initializes the display start line number, column address, page address, common output state,
voltage V1 adjustment internal resistor ratio, electronic potentiometer function, and the static indicator function,
and also releases the read-modify-write mode or the test mode. This command does not affect the contents of the
display data RAM.
The reset operation is made after issuing the reset command.
The initialization after switching on the power is carried out by the reset signal input to the RES pin.
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
0
1
1
1
0
0
0
1
0
Common output state select (Write)
This command is used for selecting the scanning direction of the common output pins.
Scanning direction
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
Forward
COM0 → COM63
0
1
1
0
0
0
*
*
*
Reverse
COM63 → COM0
0
1
1
0
0
1
*
*
*
*: Invalid data
46/76
FEDL9058-01
OKI Semiconductor
ML9058
Power control set (Write)
This command set the functions of the power supply circuits.
A0
DB7
DB6
DB5
DB4
DB3
DB2
Voltage multiplier circuit: OFF
0
0
0
1
0
1
0
DB1
DB0
Voltage multiplier circuit: ON
0
0
0
1
0
1
1
Voltage adjustment circuit: OFF
0
0
0
1
0
1
0
Voltage adjustment circuit: ON
0
0
0
1
0
1
1
Voltage follower circuits: OFF
0
0
0
1
0
1
0
Voltage follower circuits: ON
0
0
0
1
0
1
1
Voltage V1 adjustment internal resistor ratio set
This command sets the ratios of the internal resistors for adjusting the voltage V1.
Resistor ratio
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
3.0
0
0
0
1
0
0
0
0
0
3.5
0
0
0
1
0
0
0
0
1
4.0
0
0
0
1
0
0
0
1
0
4.5
0
0
0
1
0
0
0
1
1
5.0
0
0
0
1
0
0
1
0
0
5.5
0
0
0
1
0
0
1
0
1
6.0
0
0
0
1
0
0
1
1
0
Input inhibiting code
0
0
0
1
0
0
1
1
1
Note: Because this LSI has temperature gradient, V1 rises at lower temperatures. When using V1 gain
of 6 times, adjust the built-in electronic potentiometer so that V1 does not exceed 18 V.
Electronic potentiometer (2-byte command)
This command is used for controlling the LCD drive voltage V1 output by the voltage adjustment circuit of the
internal LCD power supply and for adjusting the intensity of the LCD display.
This is a two-byte command consisting of the Electronic potentiometer mode set command and the Electronic
potentiometer register set command, both of which should always be issued successively as a pair.
• Electronic potentiometer mode set (Write)
When this command is issued, the electronic potentiometer register set command becomes effective.
Once the electronic potentiometer mode is set, it is not possible to issue any command other than the Electronic
potentiometer register set command. This condition is released after data has been set in the register using the
Electronic potentiometer register set command.
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
0
1
0
0
0
0
0
0
1
47/76
FEDL9058-01
OKI Semiconductor
ML9058
1
62
0
*
*
0
0
0
0
0
1
61
0
*
*
0
0
0
0
1
0
60
0
*
*
0
0
0
0
1
1
…
…
…
DB0
0
…
DB1
0
…
DB2
0
…
DB3
0
…
DB4
0
…
DB5
*
1
…
DB6
*
…
DB7
0
…
A0
…
α
63
…
• Electronic potentiometer register set (Write)
By setting a 6-bit data in the electronic potentiometer register using this command, it is possible to set the LCD
drive voltage V1 to one of the 64 voltage levels.
The electronic potentiometer mode is released after some data has been set in the electronic potentiometer register
using this command.
0
0
*
1
1
1
1
1
0
*
1
1
1
1
1
1
*: Invalid data
Set the data (*, *, 1, 0, 0, 0, 0, 0) when not using the electronic potentiometer function.
Sequence of setting the electronic potentiometer register:
Electronic potentiometer mode set
Electronic potentiometer register set
The electronic potentiometer mode is released
Static indicator (2-byte command)
This command is used for controlling the static drive type indicator display.
Static indicator display is controlled only by this command and is independent of all other display control
commands.
Since the Static indicator ON command is a two-byte command used in combination with the static indictor
register set command, these two commands should always be used together.
(The Static indicator OFF command is a single byte command.)
48/76
FEDL9058-01
OKI Semiconductor
ML9058
• Static indicator ON/OFF (Write)
When the Static indicator ON command is issued, the Static indicator register set command becomes effective.
Once the Static indicator ON command is issued, it is not possible to issue any command other than the Static
indicator register set command. This condition is released only after some data is written into the register using the
static indicator register set command.
Static indicator
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
OFF
0
1
0
1
0
1
1
0
0
ON
0
1
0
1
0
1
1
0
1
• Static indicator register set (Write)
This command is used to set data in the 2-bit static indicator register thereby setting the blinking state of the static
indicator.
Indicator
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
OFF
0
*
*
*
*
*
*
0
0
ON(Blinking at about 1sec intervals)
0
*
*
*
*
*
*
0
1
ON(Blinking at about 0.5sec intervals)
0
*
*
*
*
*
*
1
0
ON(Continuously ON)
0
*
*
*
*
*
*
1
1
*: Invalid data
Sequence of setting the static indicator register:
Static indicator ON
Static indicator register set
The static indicator mode is released
49/76
FEDL9058-01
OKI Semiconductor
ML9058
LCD drive method set (Write)
This command sets the LCD drive method.
• Line reversal drive (2-byte command)/frame reversal drive select
Line or frame reversal drive can be selected as the LCD drive method.
When selecting line reversal drive, which is 2-byte command used with line reversal number set command, be sure
to use both commands successively.
Once line reversal drive is set, commands other than line reversal number set command cannot be used. This state
is released after data is set to the register by line reversal number set command.
The frame reversal set command is a single byte command.
LCD drive method
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
Frame reversal
0
1
1
0
1
0
*
*
*
Line reversal
0
1
1
0
1
1
*
*
*
*: Invalid data
• Line reversal number set (Write)
The number of lines is set when the line reversal is set using the LCD drive method set command.
*
0
0
0
0
0
*
*
0
0
0
0
1
3
0
*
*
*
0
0
0
1
0
4
0
*
*
*
0
0
0
1
1
31
32
0
*
*
…
*
*
…
*
0
…
0
2
…
1
…
DB0
…
DB1
…
DB2
…
DB3
…
DB4
…
DB5
…
DB6
…
DB7
…
A0
…
Number of line reversal
1
1
1
1
0
*
1
1
1
1
1
*: Invalid data
LCD drive method set
Number of line is set in case of line reversal
Note 1:
Note 2:
Because the number of line reversal depends on panel size and panel load capacitance, set
the optimum number of lines at the time of ES evaluation.
When line reversal drive is used, a multiple chip configuration cannot be achieved.
50/76
FEDL9058-01
OKI Semiconductor
ML9058
Power save (Compound command)
The LSI goes into the power save state when the Display all-on ON command is issued when the LSI is in the
display OFF state, and it is possible to greatly reduce the current consumption in this state. The power save state is
of two types, namely, the sleep state and the standby state, and the LSI goes into the standby state when the static
indicator has been made ON.
The display data and the operating mode just before entering the power save mode are retained in both the sleep
state and the standby state, and also the MPU can access the display data RAM and other registers in these states.
The power save mode is released by issuing the Display all-on OFF command. (See the following figure.)
Static indicator OFF
Static indicator ON
Power save command issue (compound command)
Sleep state
Standby state
Power save OFF command
(Display all-on OFF command)
Power save OFF command
(Display all-on OFF command)
Sleep state released
Standby state released
51/76
FEDL9058-01
OKI Semiconductor
ML9058
• Sleep state
In this state, all the operations of the LCD display system are stopped and it is possible to reduce the current
consumption to a level near the idle state current consumption unless there are accesses from the MPU. The
internal conditions in the sleep state are as follows:
(1) The oscillator circuit and the LCD power supply are stopped.
(2) All the LCD drive circuits are stopped and the segment and common driver outputs will be at the VSS level.
• Standby state
All operations of the dynamic LCD display section are stopped, only the static display circuits for the indicators
operate and hence the current consumption will be the minimum necessary for static drive. The internal conditions
in the standby state are as follows:
(1) The power supply circuit for LCD drive is stopped. The oscillator circuit will be operating.
(2) The LCD drive circuits for dynamic display are stopped and the segment and common driver outputs will be at
the VSS level. The static display section will be operating.
Note: When using an external power supply, stop external power supply at power save start-up.
For example, when providing each level of LCD drive voltage with external voltage divider, add a circuit
for cutting off current flowing through the resistors of the voltage divider when initiating power save.
The ML9058 has LCD display blanking control pin, DOF, which goes "L" at power save start-up. The
external power supply can be stopped using DOF output.
NOP (Write)
This is a No Operation command.
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
0
1
1
1
0
0
0
1
1
Test (Write)
This is a command for testing the IC chip. Do not use this command. When the test command is issued by mistake,
this state can be released by issuing a NOP command.
A0
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
0
1
1
1
1
*
*
*
*
*: Invalid data
52/76
FEDL9058-01
OKI Semiconductor
ML9058
Initialized condition using the RES pin
This LSI goes into the initialized condition when the RES input goes to the “L” level. The initialized condition
consists of the following conditions.
(1) Display OFF
(2) Forward display mode
(3) ADC select: Incremented (ADC command DB0 = “L”)
(4) Power control register: (DB2, DB1, DB0) = (0, 0, 0)
(5) The registers and data in the serial interface are cleared.
(6) LCD Power supply bias ratio: 1/9 bias
(7) All display dots OFF
(8) Read-modify-write: OFF
(9) Static indicator: OFF
Static indicator register: (DB1, DB0) = (0, 0)
(10) Line 1 is set as the display start line.
(11) The column address is set to address 0.
(12) The page address is set to 0.
(13) Common output state: Forward
(14) Voltage V1 adjustment internal resistor ratio register: (DB2, DB1, DB0) = (1, 0, 0)
(15) The electronic potentiometer register set mode is released.
Electronic potentiometer register: (DB5, DB4, DB3, DB2, DB1, DB0) = (1, 0, 0 ,0, 0, 0)
(16) The LCD drive method is set to the frame reversal drive.
Line reversal number register: (DB4, DB3, DB2, DB1, DB0) = (1, 0, 0, 0, 0)
On the other hand, when the reset command is used, only the conditions (8) to (15) above are set.
As is shown in the “MPU Interface (example for reference)”, the RES pin is connected to the Reset pin of the MPU
and the initialization of this LSI is made simultaneously with the resetting of the MPU. This LSI always has to be
reset using the RES pin at the time the power is switched ON. Also, excessive current can flow through this LSI
when the control signal from the MPU is in the high impedance state. It is necessary to take measures to ensure
that the input pins of this LSI do not go into the high impedance state after the power has been switched ON. When
the built-in LCD drive power supply circuit of the ML9058 is not used, it is necessary that RES = “L” when the
external LCD drive power supply goes ON. During the period when RES = “L”, although the oscillator circuit is
operating, the display timing generator would have stopped and the pins CL, FR, FRS, and DOF would have been
tied to the “H” level. There is no effect on the pins DB0 to DB7.
53/76
FEDL9058-01
OKI Semiconductor
ML9058
EXAMPLES OF SETTINGS FOR THE INSTRUCTIONS
When using the internal power supply immediately after power-on
VDD-VSS Power supply ON when the pin RES = “L”
Power supply stabilization
Release reset state (RES Pin = “H”)
Initial settings state (default)
*1
Function setting using command input (user settings)
*2
LCD bias set
*3
ADC select
*4
Common output state select
*5
Line reversal/frame reversal drive select
*(a)
Function setting using command input (user settings)
Setting voltage V1 adjustment internal resistor ratio
*6
Electronic potentiometer
*7
Function stabilization using command input (user settings)
Power control set
*8
Wait for more than 300 ms
*(b)
Initial setting state complete
*(a): Carry out power control set within 5ms after releasing the reset state.
The 5ms duration changes depending on the panel characteristics and the value of the smoothing
capacitor. We recommend verification of operation using an actual unit.
*(b): When trace resistance in COG mounting does not exist, wait for over 300 ms.
Since this value varies with trace resistance, V1, smoothing capacitors, or voltage multiplier
capacitors in COG mounting, confirm operation on an actual circuit board when using this LSI.
Notes:
*1:
*2:
*3:
*4:
*5:
*6:
*7:
*8:
Sections to be referred to
Functional description “Reset circuit”
Description of operation “LCD bias set”
Description of operation “ADC select”
Description of operation “Common output state select”
Description of operation “Line reversal/frame reversal drive select”
Functional description “Power supply circuit”, Operation description “Voltage V1 adjustment
internal resistor ratio set”
Functional description “Power supply circuit”, Description of operation “Electronic
potentiometer”
Functional description “Power supply circuit”, Description of operation “Power control set”
54/76
FEDL9058-01
OKI Semiconductor
ML9058
When not using the internal power supply immediately after power-on
VDD-VSS Power supply ON when the pin RES = “L”
Power supply stabilization
Release reset state (RES Pin = “H”)
Initial settings state (default)
*1
*(a)
Start power save mode (compound command) *9
Function setting using command input (user settings)
*2
LCD bias set
*3
ADC select
*4
Common output state select
*5
Line reversal/frame reversal drive
select
Function setting using command input (user settings)
Setting voltage V1 adjustment internal resistor ratio
*6
Electronic potentiometer
*7
Power save OFF
*9
*(b)
Function setting using command input (user settings)
Power control set
*8
Wait for more than 300 ms
*(c)
Initial setting state complete
*(a): Enter the power save state within 5ms after releasing the reset state.
*(b): Carry out power control set within 5ms after releasing the power save state.
The 5ms duration in *(a) and *(b) changes depending on the panel characteristics and the value of
the smoothing capacitor. We recommend verification of operation using an actual unit.
*(c): When trace resistance in COG mounting does not exist, wait for over 300 ms.
Since this value varies with trace resistance, V1, smoothing capacitors, or voltage multiplier
capacitors in COG mounting, confirm operation on an actual circuit board when using this LSI.
Notes:
*1:
*2:
*3:
*4:
*5:
*6:
*7:
*8:
*9:
Sections to be referred to
Functional description “Reset circuit”
Description of operation “LCD bias set”
Description of operation “ADC select”
Description of operation “Common output state select”
Description of operation “Line reversal/frame reversal drive select”
Functional description “Power supply circuit”, Description of operation “Voltage V1 adjustment
internal resistor ratio set”
Functional description “Power supply circuit”, Description of operation “Electronic
potentiometer”
Functional description “Power supply circuit”, Description of operation “Power control set”
The power save state can be either the sleep state or the standby state.
Description of operation “Power save (compound command)”
55/76
FEDL9058-01
OKI Semiconductor
ML9058
Data display
End of initial settings
Function stabilization using command input (user settings)
Display start line set
*10
Function stabilization using command input (user settings)
Page address set
*11
Function stabilization using command input (user settings)
Column address set
*12
Function stabilization using command input (user settings)
Display data write
No
*13
End of page write?
Yes
No
End of display data write?
Yes
Function stabilization using command input (user settings)
Display ON/OFF
*14
End of data display
Notes:
*10:
*11:
*12:
*13:
*14:
Sections to be referred to
Description of operation “Display start line set”
Description of operation “Page address set”
Description of operation “Column address set”
Description of operation “Display data write”
Description of operation “Display ON/OFF”
56/76
FEDL9058-01
OKI Semiconductor
ML9058
Power supply OFF (*15)
Any state
Function stabilization using command input (user settings)
Power save
*16
VDD-VSS Power supply OFF
Notes:
*15:
*16:
Sections to be referred to
The power supply of this LSI is switched OFF after switching OFF the internal power supply.
Function description “Power supply circuit”
If the power supply of this LSI is switched OFF when the internal power supply is still ON, since
the state of supplying power to the built-in LCD drive circuits continues for a short duration, it
may affect the display quality of the LCD panel. Always follow the power supply switching OFF
sequence.
Description of operation “Power save”
Refresh
Although the ML9058 holds operation state by commands, excessive external noise might change the internal
state.
On a chip-mounting and system level, it is necessary to take countermeasures against preventing noise from
occurring. It is recommended to use the refresh sequence periodically to control sudden noise.
Refresh sequence
Set to the state in which all commands have been set.
Test mode release command
(E3(H))
Refresh RAM
57/76
FEDL9058-01
OKI Semiconductor
ML9058
MPU INTERFACE
The ML9058 series ICs can be connected directly to the 80-series and 68-series MPUs.
Further, by using the serial interface, it is possible to operate the LSI with a minimum number of signal lines.
In addition, it is possible to expand the display area by using the ML9058 series LSIs in a multiple chip
configuration. In this case, it is possible to select the individual LSI to be accessed using the chip select signals.
• 80-Series MPU
VDD
A0
A1 to A7
MPU
IORQ
Decoder
VDD
C86
CS2
DB0 to DB7
DB0 to DB7
GND
A0
CS1
RD
RD
WR
WR
RES
RES
RESET
ML9058
VCC
P/S
VSS
VSS
• 68-Series MPU
VDD
A0
A1 to A15
MPU
VMA
Decoder
DB0 to DB7
VDD
E
R/W
RES
C86
CS2
DB0 to DB7
E
GND
A0
CS1
R/W
RES
RESET
ML9058
VCC
P/S
VSS
VSS
• Serial interface
VDD
GND
Port 3
Port 4
A0
CS1
Port 5
CS2
Port1
SI
Port2
RES
SCL
RES
RESET
VDD
C86
Can be tied to
either level.
ML9058
MPU
VCC
VSS
P/S
VSS
58/76
FEDL9058-01
OKI Semiconductor
ML9058
PAD CONFIGURATION
Pad Layout
Chip Size : 9.164 × 2.982 mm
Pad Coordinates
Pad No.
Pad Name
X (µm)
Y (µm)
Pad No.
Pad Name
X (µm)
Y (µm)
CS1
-2762.5
-1376.0
22
CS2
-2677.5
-1376.0
23
VDD
-2592.5
-1376.0
-1376.0
24
RES
-2507.5
-1376.0
-1376.0
25
A0
-2422.5
-1376.0
-4037.5
-1376.0
26
VSS
-2337.5
-1376.0
-3952.5
-1376.0
27
WR
-2252.5
-1376.0
-3867.5
-1376.0
28
RD
-2167.5
-1376.0
-1376.0
29
VDD
-2082.5
-1376.0
-1376.0
30
DB0
-1997.5
-1376.0
-1376.0
31
DB1
-1912.5
-1376.0
-1376.0
32
DB2
-1827.5
-1376.0
-3442.5
-1376.0
33
DB3
-1742.5
-1376.0
-3357.5
-1376.0
34
DB4
-1657.5
-1376.0
TEST1
-3272.5
-1376.0
35
DB5
-1572.5
-1376.0
16
FRS
-3187.5
-1376.0
36
DB6
-1487.5
-1376.0
17
FR
-3102.5
-1376.0
37
DB7
-1402.5
-1376.0
1
DUMMY
-4462.5
-1376.0
21
2
DUMMY
-4377.5
-1376.0
3
DUMMY
-4292.5
-1376.0
4
DUMMY-B
-4207.5
5
DUMMY-B
-4122.5
6
DUMMY-B
7
DUMMY-B
8
DUMMY-B
9
VSS
-3782.5
10
DUMMY-B
-3697.5
11
DUMMY-B
-3612.5
12
DUMMY-B
-3527.5
13
DUMMY-B
14
DUMMY-B
15
18
CL
-3017.5
-1376.0
38
DUMMY-B
-1317.5
-1376.0
19
DOF
-2932.5
-1376.0
39
VDD
-1232.5
-1376.0
20
VSS
-2847.5
-1376.0
40
VDD
-1147.5
-1376.0
Note: Leave DUMMY and DUMMY-B pads open.
Do not run traces around. Run traces through DUMMY and DUMMY-B pads individually, not in
common.
59/76
FEDL9058-01
OKI Semiconductor
Pad No.
Pad Name
ML9058
X (µm)
Y (µm)
Pad No.
Pad Name
X (µm)
Y (µm)
41
VDD
-1062.5
-1376.0
81
V1
2337.5
-1376.0
42
VDD
-977.5
-1376.0
82
V1
2422.5
-1376.0
43
VDD
-892.5
-1376.0
83
V2
2507.5
-1376.0
44
VDD
-807.5
-1376.0
84
V2
2592.5
-1376.0
45
VIN
-722.5
-1376.0
85
V3
2677.5
-1376.0
46
VIN
-637.5
-1376.0
86
V3
2762.5
-1376.0
47
VIN
-552.5
-1376.0
87
V4
2847.5
-1376.0
48
VIN
-467.5
-1376.0
88
V4
2932.5
-1376.0
49
VIN
-382.5
-1376.0
89
V5
3017.5
-1376.0
50
VSS
-297.5
-1376.0
90
V5
3102.5
-1376.0
51
VSS
-212.5
-1376.0
91
VR
3187.5
-1376.0
52
VSS
-127.5
-1376.0
92
VR
3272.5
-1376.0
53
VSS
-42.5
-1376.0
93
VDD
3357.5
-1376.0
54
VSS
42.5
-1376.0
94
M/S
3442.5
-1376.0
55
VSS
127.5
-1376.0
95
CLS
3527.5
-1376.0
56
VSS
212.5
-1376.0
96
VSS
3612.5
-1376.0
57
VOUT
297.5
-1376.0
97
C86
3697.5
-1376.0
58
VOUT
382.5
-1376.0
98
P/S
3782.5
-1376.0
59
VC6+
467.5
-1376.0
99
VDD
3867.5
-1376.0
60
VC6+
552.5
-1376.0
100
DUMMY
3952.5
-1376.0
61
VC6+
637.5
-1376.0
101
VSS
4037.5
-1376.0
62
VC4+
722.5
-1376.0
102
IRS
4122.5
-1376.0
63
VC4+
807.5
-1376.0
103
VDD
4207.5
-1376.0
64
VC4+
892.5
-1376.0
104
DUMMY
4292.5
-1376.0
65
VS2-
977.5
-1376.0
105
DUMMY
4443.0
-1049.9
66
VS2-
1062.5
-1376.0
106
DUMMY
4443.0
-997.9
67
VS2-
1147.5
-1376.0
107
DUMMY
4443.0
-945.9
68
VS1-
1232.5
-1376.0
108
DUMMY
4443.0
-893.9
69
VS1-
1317.5
-1376.0
109
DUMMY
4443.0
-841.9
70
VS1-
1402.5
-1376.0
110
DUMMY
4443.0
-789.9
71
VC5+
1487.5
-1376.0
111
DUMMY
4443.0
-737.9
72
VC5+
1572.5
-1376.0
112
DUMMY
4443.0
-685.9
73
VC5+
1657.5
-1376.0
113
COM31
4443.0
-633.9
74
VC3+
1742.5
-1376.0
114
COM30
4443.0
-581.9
75
VC3+
1827.5
-1376.0
115
COM29
4443.0
-529.9
76
VC3+
1912.5
-1376.0
116
COM28
4443.0
-477.9
77
VSS
1997.5
-1376.0
117
COM27
4443.0
-425.9
78
VRS
2082.5
-1376.0
118
COM26
4443.0
-373.9
79
VRS
2167.5
-1376.0
119
COM25
4443.0
-321.9
80
VDD
2252.5
-1376.0
120
COM24
4443.0
-269.9
60/76
FEDL9058-01
OKI Semiconductor
Pad No.
Pad Name
ML9058
X (µm)
Y (µm)
Pad No.
Pad Name
X (µm)
Y (µm)
121
COM23
4443.0
-217.9
161
DUMMY
3504.7
1352.5
122
COM22
4443.0
-165.9
162
DUMMY
3452.7
1352.5
123
COM21
4443.0
-113.9
163
DUMMY
3400.7
1352.5
124
COM20
4443.0
-61.9
164
SEG0
3348.7
1352.5
125
COM19
4443.0
-9.9
165
SEG1
3296.7
1352.5
126
COM18
4443.0
42.1
166
SEG2
3244.7
1352.5
127
COM17
4443.0
94.1
167
SEG3
3192.7
1352.5
128
COM16
4443.0
146.1
168
SEG4
3140.7
1352.5
129
COM15
4443.0
198.1
169
SEG5
3088.7
1352.5
130
COM14
4443.0
250.1
170
SEG6
3036.7
1352.5
131
COM13
4443.0
302.1
171
SEG7
2984.7
1352.5
132
COM12
4443.0
354.1
172
SEG8
2932.7
1352.5
133
COM11
4443.0
406.1
173
SEG9
2880.7
1352.5
134
COM10
4443.0
458.1
174
SEG10
2828.7
1352.5
135
COM9
4443.0
510.1
175
SEG11
2776.7
1352.5
136
COM8
4443.0
562.1
176
SEG12
2724.7
1352.5
137
COM7
4443.0
614.1
177
SEG13
2672.7
1352.5
138
COM6
4443.0
666.1
178
SEG14
2620.7
1352.5
139
COM5
4443.0
718.1
179
SEG15
2568.7
1352.5
140
COM4
4443.0
770.1
180
SEG16
2516.7
1352.5
141
COM3
4443.0
822.1
181
SEG17
2464.7
1352.5
142
COM2
4443.0
874.1
182
SEG18
2412.7
1352.5
143
COM1
4443.0
926.1
183
SEG19
2360.7
1352.5
144
COM0
4443.0
978.1
184
SEG20
2308.7
1352.5
145
COMS1
4443.0
1030.1
185
SEG21
2256.7
1352.5
146
DUMMY
4443.0
1082.1
186
SEG22
2204.7
1352.5
147
DUMMY
4443.0
1134.1
187
SEG23
2152.7
1352.5
148
DUMMY
4443.0
1186.1
188
SEG24
2100.7
1352.5
149
DUMMY
4128.7
1352.5
189
SEG25
2048.7
1352.5
150
DUMMY
4076.7
1352.5
190
SEG26
1996.7
1352.5
151
DUMMY
4024.7
1352.5
191
SEG27
1944.7
1352.5
152
DUMMY
3972.7
1352.5
192
SEG28
1892.7
1352.5
153
DUMMY
3920.7
1352.5
193
SEG29
1840.7
1352.5
154
DUMMY
3868.7
1352.5
194
SEG30
1788.7
1352.5
155
DUMMY
3816.7
1352.5
195
SEG31
1736.7
1352.5
156
DUMMY
3764.7
1352.5
196
SEG32
1684.7
1352.5
157
DUMMY
3712.7
1352.5
197
SEG33
1632.7
1352.5
158
DUMMY
3660.7
1352.5
198
SEG34
1580.7
1352.5
159
DUMMY
3608.7
1352.5
199
SEG35
1528.7
1352.5
160
DUMMY
3556.7
1352.5
200
SEG36
1476.7
1352.5
61/76
FEDL9058-01
OKI Semiconductor
Pad No.
Pad Name
ML9058
X (µm)
Y (µm)
Pad No.
Pad Name
X (µm)
Y (µm)
201
SEG37
1424.7
1352.5
241
SEG77
-655.3
1352.5
202
SEG38
1372.7
1352.5
242
SEG78
-707.3
1352.5
203
SEG39
1320.7
1352.5
243
SEG79
-759.3
1352.5
204
SEG40
1268.7
1352.5
244
SEG80
-811.3
1352.5
205
SEG41
1216.7
1352.5
245
SEG81
-863.3
1352.5
206
SEG42
1164.7
1352.5
246
SEG82
-915.3
1352.5
207
SEG43
1112.7
1352.5
247
SEG83
-967.3
1352.5
208
SEG44
1060.7
1352.5
248
SEG84
-1019.3
1352.5
209
SEG45
1008.7
1352.5
249
SEG85
-1071.3
1352.5
210
SEG46
956.7
1352.5
250
SEG86
-1123.3
1352.5
211
SEG47
904.7
1352.5
251
SEG87
-1175.3
1352.5
212
SEG48
852.7
1352.5
252
SEG88
-1227.3
1352.5
213
SEG49
800.7
1352.5
253
SEG89
-1279.3
1352.5
214
SEG50
748.7
1352.5
254
SEG90
-1331.3
1352.5
215
SEG51
696.7
1352.5
255
SEG91
-1383.3
1352.5
216
SEG52
644.7
1352.5
256
SEG92
-1435.3
1352.5
217
SEG53
592.7
1352.5
257
SEG93
-1487.3
1352.5
218
SEG54
540.7
1352.5
258
SEG94
-1539.3
1352.5
219
SEG55
488.7
1352.5
259
SEG95
-1591.3
1352.5
220
SEG56
436.7
1352.5
260
SEG96
-1643.3
1352.5
221
SEG57
384.7
1352.5
261
SEG97
-1695.3
1352.5
222
SEG58
332.7
1352.5
262
SEG98
-1747.3
1352.5
223
SEG59
280.7
1352.5
263
SEG99
-1799.3
1352.5
224
SEG60
228.7
1352.5
264
SEG100
-1851.3
1352.5
225
SEG61
176.7
1352.5
265
SEG101
-1903.3
1352.5
226
SEG62
124.7
1352.5
266
SEG102
-1955.3
1352.5
227
SEG63
72.7
1352.5
267
SEG103
-2007.3
1352.5
228
SEG64
20.7
1352.5
268
SEG104
-2059.3
1352.5
229
SEG65
-31.3
1352.5
269
SEG105
-2111.3
1352.5
230
SEG66
-83.3
1352.5
270
SEG106
-2163.3
1352.5
231
SEG67
-135.3
1352.5
271
SEG107
-2215.3
1352.5
232
SEG68
-187.3
1352.5
272
SEG108
-2267.3
1352.5
233
SEG69
-239.3
1352.5
273
SEG109
-2319.3
1352.5
234
SEG70
-291.3
1352.5
274
SEG110
-2371.3
1352.5
235
SEG71
-343.3
1352.5
275
SEG111
-2423.3
1352.5
236
SEG72
-395.3
1352.5
276
SEG112
-2475.3
1352.5
237
SEG73
-447.3
1352.5
277
SEG113
-2527.3
1352.5
238
SEG74
-499.3
1352.5
278
SEG114
-2579.3
1352.5
239
SEG75
-551.3
1352.5
279
SEG115
-2631.3
1352.5
240
SEG76
-603.3
1352.5
280
SEG116
-2683.3
1352.5
62/76
FEDL9058-01
OKI Semiconductor
Pad No.
Pad Name
ML9058
X (µm)
Y (µm)
Pad No.
Pad Name
X (µm)
Y (µm)
281
SEG117
-2735.3
1352.5
315
COM35
-4443.0
874.1
282
SEG118
-2787.3
1352.5
316
COM36
-4443.0
822.1
283
SEG119
-2839.3
1352.5
317
COM37
-4443.0
770.1
284
SEG120
-2891.3
1352.5
318
COM38
-4443.0
718.1
285
SEG121
-2943.3
1352.5
319
COM39
-4443.0
666.1
286
SEG122
-2995.3
1352.5
320
COM40
-4443.0
614.1
287
SEG123
-3047.3
1352.5
321
COM41
-4443.0
562.1
288
SEG124
-3099.3
1352.5
322
COM42
-4443.0
510.1
289
SEG125
-3151.3
1352.5
323
COM43
-4443.0
458.1
290
SEG126
-3203.3
1352.5
324
COM44
-4443.0
406.1
291
SEG127
-3255.3
1352.5
325
COM45
-4443.0
354.1
292
SEG128
-3307.3
1352.5
326
COM46
-4443.0
302.1
293
SEG129
-3359.3
1352.5
327
COM47
-4443.0
250.1
294
SEG130
-3411.3
1352.5
328
COM48
-4443.0
198.1
295
SEG131
-3463.3
1352.5
329
COM49
-4443.0
146.1
296
DUMMY
-3515.3
1352.5
330
COM50
-4443.0
94.1
297
DUMMY
-3567.3
1352.5
331
COM51
-4443.0
42.1
298
DUMMY
-3619.3
1352.5
332
COM52
-4443.0
-9.9
299
DUMMY
-3671.3
1352.5
333
COM53
-4443.0
-61.9
300
DUMMY
-3723.3
1352.5
334
COM54
-4443.0
-113.9
301
DUMMY
-3775.3
1352.5
335
COM55
-4443.0
-165.9
302
DUMMY
-3827.3
1352.5
336
COM56
-4443.0
-217.9
303
DUMMY
-3879.3
1352.5
337
COM57
-4443.0
-269.9
304
DUMMY
-3931.3
1352.5
338
COM58
-4443.0
-321.9
305
DUMMY
-3983.3
1352.5
339
COM59
-4443.0
-373.9
306
DUMMY
-4035.3
1352.5
340
COM60
-4443.0
-425.9
307
DUMMY
-4087.3
1352.5
341
COM61
-4443.0
-477.9
308
DUMMY
-4139.3
1352.5
342
COM62
-4443.0
-529.9
309
DUMMY
-4443.0
1186.1
343
COM63
-4443.0
-581.9
310
DUMMY
-4443.0
1134.1
344
COMS0
-4443.0
-633.9
311
DUMMY
-4443.0
1082.1
345
DUMMY
-4443.0
-685.9
312
COM32
-4443.0
1030.1
346
DUMMY
-4443.0
-737.9
347
DUMMY
-4443.0
-789.9
313
COM33
-4443.0
978.1
314
COM34
-4443.0
926.1
63/76
FEDL9058-01
OKI Semiconductor
ML9058
ML9059 ALIGNMENT MARK SPECIFICATION 1
Alignment Mark Coordinates
A
E
B
Y
• • • • • • • • • •• •
X
(0,0)
(0
C
•••••••••
F
D
Alignment mark
A
B
C
D
E
F
X(µm)
–4270.3
4259.7
4455
–4455
–4458.5
4458.5
Y(µm)
1364.5
1364.5
–1180.9
–1180.9
1368
–1368
Coordinate point
Alignment Mark Construction layer
A,B,C,D: Metal Layer
Coordinate point
E,F:Bump Layer
Alignment Mark Specification
Symbol
Parameter
a
Alignment mark Width
b
Alignment mark Size
Mark
A,B,C,D
E,F
A,B,C,D
E,F
A,B,C
D
E
F
Alignment mark-to-adjacent pad metal Distance (MIN.)
c
Alignment mark-to-adjacent pad bump Distance (MIN.)
Size(µm)
34
43
100
98
60
106.6
109.4
77
b
a
c
b
c
Bump
b
Metal
a
a
b
a
c
c
Bump
Metal
64/76
FEDL9058-01
OKI Semiconductor
ML9058
ML9058 GOLD BUMP SPECIFICATION
Gold Bump Specification
Symbo
l
A
B
C
D
E
F
G
H
I
J
—
K
—
L
—
—
—
Parameter
Bump Pitch (Min.Section: Segment Section)
Bump Size (Segment Section: Pitch Direction)
Bump Size (Segment Section: Depth Direction)
Bumo-to-Bump Distance
(Segment Section: Pitch Direction)
Bump Pitch (Min.Section: Input Section)
Bump Size (Input Section: Pitch Direction)
Bump Size (Input Section: Depth Direction)
Bumo-to-Bump Distance
(Input Section: Pitch Direction)
Bump Size (Figure “L” alignment mark: Length)
Bump Size (Figure “L” alignment mark: Width)
Pad center to Bump center allowable error
Bump Height
Bumph Height Dispersion Inside Chip (Range)
Bump Edge Height
Shear Strength (g)
Bump hardness: High (Hv: 25g load)
Bump hardness: Low (Hv: 25g load)
Min.
Typ.
Max.
Unit
52
31
113
13
—
35
117
17
—
39
121
21
µm
µm
µm
µm
85
64
66
13
—
68
70
17
—
72
74
21
µm
µm
µm
µm
94
39
—
10
—
—
18
50
30
98
43
—
15
—
—
—
90
—
102
47
2
20
3
5
—
130
80
µm
µm
µm
µm
µm
µm
g
Hv
Hv
• Chip Thickness: 625 ±15 µm
• Chip Size: 9.164mm × 2.982mm
Top View and Cross Section View
B
Segment
Section
K
I
C
J
L
A
Figure “L”
Alignment Mark
D
Cross Section View
F
G
E
Input Section
H
65/76
FEDL9058-01
OKI Semiconductor
ML9058
EXAMPLE OF VOLTAGE MULTIPLIER CONNECTION
An example of the 3.5-time voltage multiplier connection is shown below, as a variation of the 4-time voltage
multiplier.
R
R
VIN
+
+
+
VSS
VOUT
VC6+
VC4+
VS2–
+
VC5+
VC3+
VS1–
Example of voltage multiplier connection
For the 3.5-time voltage multiplier, VIN should be in the voltage
range shown below:
4.8V ≤VIN≤ 5.2V
(VOUT = 3×(VIN)+(VC3+) ≤ 18.33V)
VC3+ should be in the range of (VIN)/2±2%.
66/76
FEDL9058-01
OKI Semiconductor
ML9058
REFERENCE DATA
VIN=4.8V
R
R
VOUT
VIN
R
VSS
+
C1
−
R
+
−
I LOAD
VC6+
C1
R
VC4+
R
VS2−
R
VS1−
C1
−
R
VC5+
+
VC3+
OPEN
ML9058 Chip
Equivalent circuit to 3-time voltage multiplier with trace resistances external to COG-mounted chip
ML9058 voltage multiplier load characteristics
- Load current dependency at 3-time multiplication
Voltage multiplier output voltage Vout [V]
15
14
13
R=0Ω
12
R=100Ω
R=200Ω
11
Evaluation
Conditions
10
Tj=90°C
Voltage multiplier
Capacitor
C1=1µF
9
VIN=4.8V,3-time
multiplication
Only a voltage
multiplier circuit
operates by power
control set command
“2C”
8
7
6
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
1
Load current ILoad [mA]
67/76
FEDL9058-01
OKI Semiconductor
ML9058
REFERENCE DATA
VIN=4.5V
R
R
VOUT
VIN
R
VSS
+
C1
−
R
+
C1
−
−
I LOAD
VC6+
C1
R
VC4+
+
R
VS2−
R
VS1−
C1
−
R
VC5+
+
R
VC3+
ML9058 Chip
Equivalent circuit to 4-time voltage multiplier with trace resistances external to COG-mounted chip
ML9058 voltage multiplier load characteristics
- Load current dependency at 4-time multiplication
18
Evaluation
Conditions
Voltage multiplier output voltage Vout [V]
17
Tj=90°C
Voltage multiplier
Capacitor
C1=1µF
16
VIN=4.5V,4-time
multiplication
Only a voltage
multiplier circuit
operates by power
control set command
“2C”
15
14
13
R=0Ω
R=100Ω
R=200Ω
12
11
10
9
8
7
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
1
Load current ILoad [mA]
68/76
FEDL9058-01
OKI Semiconductor
ML9058
REFERENCE DATA
VIN=4.8V
R
R
VOUT
VIN
R
VSS
500Ω
500Ω
+
C1
VC6+
−
+
C1
−
−
I LOAD
R
R
VC4+
+
R
C1
VS2−
R
VS1−
C1
−
R
VC5+
+
R
VC3+
ML9058 Chip
VC3+=2.4V
Equivalent circuit to 3.5-time voltage multiplier with trace resistances external to COG-mounted chip
ML9058 voltage multiplier load characterisics
-Load current dependency at 3.5-time multiplication
17
Evaluation
Conditions
Voltage multiplier output voltage Vout [V]
16
Tj=90°C
Voltage Multiplier
Capacitor
C1=1µF
15
VIN=4.8V
3.5-time
multiplication
Only a voltage
multiplier
circuit operates
by power control set
command
"2C"
14
13
12
11
R=0Ω
10
R=100Ω
9
R=200Ω
8
7
6
5
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
1
Load current ILoad [mA]
69/76
FEDL9058-01
OKI Semiconductor
ML9058
EQUIVALENT CIRCUIT FOR EVALUATING POWER-UP STABILIZATION TIME IN COG MOUNTING
VIN=5.0V
C1
200Ω
R
VIN
V1
−
+
R
VSS
C1
−
+
VOUT
−
C2
200Ω
V2
R
+
C1
R
C2
200Ω
VC6+
−
V3
+
R
C2
200Ω
VC4+
V4
VS2−
C2
200Ω
V5
+
VS1−
C1
−
+
R
R
−
+
Dummy
−
R
VC5+
−
+
OPEN
VC3+
ML9058
Chip
3-time voltage multiplier measuring circuit
VIN=4.5V
200Ω
R
VIN
C1
V1
−
+
R
VSS
C1
R
−
+
C1
−
VOUT
R
VC6+
+
C2
200Ω
V2
−
+
200Ω
C2
V3
−
+
Dummy
R
C1
−
+
200Ω
VC4+
V4
C2
−
+
R
VS2−
VS1−
C1
−
C2
200Ω
R
V5
+
−
R
VC5+
+
R
VC3+
ML9058
Chip
4-time voltage multiplier measuring circuit
70/76
FEDL9058-01
OKI Semiconductor
ML9058
REFERENCE DATA
(The rise time until V1-V5 is stabilized when command “2F” is input after power-on in COG mounting.)
3-time voltage multiplication
Reference value of V1-V5 rise stabilization time in ML9058 COG mounting
Conditions: VIN=5V, 3-time multiplication, V1=12V, trace resistance external to COG-mounted chip
R=150Ω, Tj=−40°C to +85°C
300
Parameter, smoothing capacitor C2
250
C2=0.47µF
C2=1.0µF
Rise time [ms]
200
150
100
50
0
0
0.5
1
1.5
2
2.5
3
3.5
4
4.5
5
Value of voltage multiplier capacitor C1 [µF]
4-time voltage multiplication
Reference value of V1-V5 rise stabilization time in ML9058 COG mounting
Conditions: VIN=4.5V, 4-time multiplication, V1=12V, trace resistance external to COG-mounted chip
R=150Ω, Tj=−40°C to +85°C
300
Parameter: smoothing capacitor C2
250
C2=0.47µF
C2=1.0µF
Rise time [ms]
200
150
100
50
0
0
0.5
1
1.5
2
2.5
3
3.5
4
4.5
5
Value of voltage multiplier capacitor C1 [µF]
71/76
FEDL9058-01
OKI Semiconductor
ML9058
REFERENCE DATA
(The rise time until V1-V5 is stabilized when command “2F” is input after power-on in COG mounting.)
3-time voltage multiplication
Reference value of V1-V5 rise stabilization time in ML9058 COG mounting
Conditions: VIN=5V, 3-time multiplication, Tj=−40°C to +85°C
Voltage multiplier capacitor C1=3.3µF, smoothing capacitor C2=1µF
300
Parameter: trace resistance external to COG-mounted chip
250
R=100Ω
R=200Ω
Rise time [ms]
200
150
100
50
0
10
10.5
11
11.5
12
12.5
13
13.5
14
14.5
15
V1 Voltage [V]
4-time voltage multiplication
Reference value of V1-V5 rise stabilization time in ML9058 COG mounting
Conditions: VIN=4.5V ,4-time multiplication, Tj=−40°C to +85°C
Voltage multiplier capacitor C1=3.3µF, smoothing capacitor C2=1µF
300
Parameter: trace resistance external to COG-mounted chip
250
R=100Ω
R=200Ω
Rise time [ms]
200
150
100
50
0
10
10.5
11
11.5
12
12.5
13
13.5
14
14.5
15
V1 Voltage [V]
72/76
FEDL9058-01
OKI Semiconductor
ML9058
EQUVALENT CIRCUIT FOR EVALUATING POWER-UP STABILIZATION TIME IN COG MOUNTING
R
VIN=4.8V
C1
R
VIN
V1
−
+
R
VSS
−
C1
−
V2
VC6+
+
R
+
VC4+
C2
R
V4
R
−
+
C2
R
VS1−
−
+
VS2−
C1
C2
R
V3
R
−
−
+
R
C1
−
VOUT
+
C2
R
R
C1
V5
+
−
R
VC5+
+
R
VC3+
ML9058
Chip
3.5-time voltage multiplier measuring circuit
73/76
FEDL9058-01
OKI Semiconductor
ML9058
REFERENCE DATA
(The rise time until V1-V5 is stabilized when command “2F” is input after power-on in COG mounting.)
3.5-time multiplication
Reference value of V1-V5 rise stabilization time in ML9058 COG mounting
Conditions: VDD=VIN=4.8V, 3.5-time multiplication, V1=12V, Tj=−40°C to +85°C
Trace resistance external to COG-mounted chip R=150Ω,
VC3+ is provided by dividing VIN using resistor R=500Ω
350
Parameter: smoothing capacitor C2
300
C2=0.47uF
C2=1.0uF
Rise Time [msec]
250
200
150
100
50
0
0
0.5
1
1.5
2
2.5
3
3.5
4
4.5
5
C1[µF]
Reference value of V1-V5 rise stabilization time in ML9058 COG mounting
Conditions: VDD=VIN=4.8V, 3.5-time multiplication, Tj=−40°C to +85°C,
Voltage multiplier capacitor C1=3.3µF, smoothing capacitor C2=1µF
VC3+ is provided by dividing VIN using resistor R=500Ω
350
Parameter: trace resistance external to COG-mounted chip
300
R=100Ω
R=200Ω
Rise Time [msec]
250
200
150
100
50
0
10
10.5
11
11.5
12
12.5
13
13.5
14
14.5
15
V1 Voltage [V]
74/76
FEDL9058-01
OKI Semiconductor
ML9058
REVISION HISTORY
Document
No.
FEDL9058-01
Date
Sep. 18, 2003
Page
Previous Current
Edition
Edition
–
–
Description
Final edition 1
75/76
FEDL9058-01
OKI Semiconductor
ML9058
NOTICE
1. The information contained herein can change without notice owing to product and/or technical improvements.
Before using the product, please make sure that the information being referred to is up-to-date.
2.
The outline of action and examples for application circuits described herein have been chosen as an
explanation for the standard action and performance of the product. When planning to use the product, please
ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
3.
When designing your product, please use our product below the specified maximum ratings and within the
specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating
temperature.
4.
Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation
resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or
unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified
maximum ratings or operation outside the specified operating range.
5.
Neither indemnity against nor license of a third party’s industrial and intellectual property right, etc. is
granted by us in connection with the use of the product and/or the information and drawings contained herein.
No responsibility is assumed by us for any infringement of a third party’s right which may result from the use
thereof.
6.
The products listed in this document are intended for use in general electronics equipment for commercial
applications (e.g., office automation, communication equipment, measurement equipment, consumer
electronics, etc.). These products are not authorized for use in any system or application that requires special
or enhanced quality and reliability characteristics nor in any system or application where the failure of such
system or application may result in the loss or damage of property, or death or injury to humans.
Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace
equipment, nuclear power control, medical equipment, and life-support systems.
7.
Certain products in this document may need government approval before they can be exported to particular
countries. The purchaser assumes the responsibility of determining the legality of export of these products
and will take appropriate and necessary steps at their own expense for these.
8.
No part of the contents contained herein may be reprinted or reproduced without our prior permission.
Copyright 2003 Oki Electric Industry Co., Ltd.
76/76