TI SN65HVDA541QDR

SN65HVDA540
SN65HVDA541
www.ti.com ........................................................................................................................................................................................................ SLLS981 – MAY 2009
5-V CAN TRANSCEIVER
WITH I/O LEVEL SHIFTING AND LOW-POWER MODE SUPPLY OPTIMIZATION
FEATURES
APPLICATIONS
•
•
•
1
•
•
•
•
•
•
•
Qualified for Automotive Applications
Meets or Exceeds the Requirements of
ISO 11898
GIFT/ICT Compliant
ESD Protection up to ±12 kV (Human-Body
Model) on Bus Pins
Level Adapting I/O Voltage Range to Support
MCUs With Digital I/Os From 3 V to 5.25 V
Low-Power Standby Mode <15 µA max
– SN65HVDA540: No Wake Up
– SN65HVDA541: Wake Up Powered By VIO
Supply So VCC (5 V) Supply May Be Shut
Down to Save System Power
High Electromagnetic Immunity (EMI)
Low Electromagnetic Emissions (EME)
Protection
– Undervoltage Protection on VIO and VCC
– Bus-Fault Protection of –27 V to 40 V
– Dominant Time-Out Function
– Thermal Shutdown Protection
– Power-Up/Down Glitch-Free Bus Inputs and
Outputs
SAE J2284 High-Speed CAN for Automotive
Applications
SAE J1939 Standard Data Bus Interface
ISO 11783 Standard Data Bus Interface
NMEA 2000 Standard Data Bus Interface
•
•
•
DESCRIPTION
The SN65HVDA540/SN65HVDA541 meets
or
exceeds the specifications of the ISO 11898 standard
for use in applications employing a Controller Area
Network (CAN). The device is qualified for use in
automotive applications.
As a CAN transceiver, this device provides differential
transmit capability to the bus and differential receive
capability to a CAN controller at signaling rates up to
1 megabit per second (Mbps) (1).
Designed for operation in especially harsh
environments, the SN65HVDA540/SN65HVDA541
features cross-wire, bus over voltage, loss of ground
protection, over temperature thermal shut down
protection, and a wide common-mode range.
(1)
The signaling rate of a line is the number of voltage
transitions that are made per second, expressed in the units
bps (bits per second).
FUNCTIONAL BLOCK DIAGRAM
VIO
Dominant
Time-Out
TXD
1
VIO
Input
Logic
Fault Detection
and Protection
VCC
3
Driver
7 CANH
STB
RXD
8
Input
Logic
4
Output
Logic
6
Mode Select
CANL
MUX
5
VIO
Wake-Up
Filter
Standby Bus Monitor
and Low-Power Receiver
(SN65HVDA541 only)
2
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2009, Texas Instruments Incorporated
SN65HVDA540
SN65HVDA541
SLLS981 – MAY 2009 ........................................................................................................................................................................................................ www.ti.com
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
DESCRIPTION (CONTINUED)
The SN65HVDA540/SN65HVDA541 has an I/O supply voltage input pin (VIO , pin 5) to ratiometrically level shift
the digital logic input and output levels with repsect to VIO for compatibility with protocol controllers having I/O
supply voltages between 3 V and 5.25 V. The VIO supply also powers the low-power bus monitor and wake-up
receiver of the SN65HVDA541 allowing the 5 V (VCC) supply to be switched off for additional power savings at
the system level during standby mode for either the SN65HVDA540 or SN65HVDA541. The 5 V (VCC) supply
needs to be reactivated by the local protocol controller at any time to resume high speed operation if it has been
turned off for low-power standby operation. Both of the supply pins have undervoltage detection which place the
device in standby mode to protect the bus during an undervoltage event on either the VCC or VIO supply pins. If
VIO is undervoltage the RXD pin is 3-statedn and the device does not pass any wake-up signals from the bus to
the RXD pin.
STB (pin 8) provides for two different modes of operation: normal mode or low-power standby mode. The normal
mode of operation is selected by applying a low logic level to STB. If a high logic level is applied to STB, the
device enters standby mode (see Figure 1 and Figure 2). In standby mode, the SN65HVDA541 provides a
wake-up receiver and monitor that remains active supplied via the VIO pin so that VCC may be removed allowing
a system level reduction in standby current. A dominant signal on the bus longer than the wake-up signal time
(tBUS) is passed to the receiver output (RXD, pin 4) by the wake-up bus monitor circuit. The local protocol
controller may then return the device to normal mode when the system needs to transmit or fully monitor the
messages on the bus. If the bus has a fault condition where it is stuck dominant while the SN65HVDA541 is
placed into standby mode, the device locks out the wake-up receiver output to RXD until the fault has been
removed to prevent false wake-up signals in the system. Because the SN65HVDA540 does not have a
low-power bus monitor and wake-up receiver, it provides a logic high output (recessive) on RXD while in standby
mode.
Standby Mode, STB = High
STB
Bus VDiff
tBUS
<tBUS
tBUS
<tBUS
<tBUS
RXD
Figure 1. SN65HVDA541 Entering Standby Mode With Bus Recessive Condition
STB
Standby Mode, STB = High
Bus VDiff
tBUS
tBUS
tBUS
tClear
<tClear
tBUS
<tBUS
RXD
Figure 2. SN65HVDA541 Entering Standby Mode With Bus Dominant Condition
A dominant time-out circuit prevents the driver from blocking network communication in event of a hardware or
software failure. The dominant time out circuit is triggered by a falling edge on TXD (pin 1). If no rising edge is
seen before the time-out constant of the circuit expires, the driver is disabled. The circuit is reset by the next
rising edge on TXD.
2
Submit Documentation Feedback
Copyright © 2009, Texas Instruments Incorporated
Product Folder Link(s): SN65HVDA540 SN65HVDA541
SN65HVDA540
SN65HVDA541
www.ti.com ........................................................................................................................................................................................................ SLLS981 – MAY 2009
D (SOIC-8) PACKAGE
TOP VIEW
TXD
GND
VCC
1
8
2
7
3
6
RXD
4
5
STB
CANH
CANL
VIO
TERMINAL FUNCTIONS
TERMINAL
NAME
NO.
TYPE
DESCRIPTION
TXD
1
I
GND
2
GND
CAN transmit data input (low for dominant bus state, high for recessive bus state)
VCC
3
Supply
RXD
4
O
VIO
5
Supply
CANL
6
I/O
Low-level CAN bus line
CANH
7
I/O
High-level CAN bus line
STB
8
I
Ground connection
Transceiver 5-V supply voltage
CAN receive data output (low in dominant bus state, high in recessive bus state)
Transceiver logic-level supply voltage
Standby mode select pin (active high)
ORDERING INFORMATION (1)
PACKAGE (2)
TA
–40°C to 125°C
(1)
(2)
SOIC – D
Reel of 2500
ORDERABLE PART NUMBER
TOP-SIDE MARKING
SN65HVDA540QDR
A540Q
SN65HVDA541QDR
A541Q
For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI
web site at www.ti.com.
Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.
ABSOLUTE MAXIMUM RATINGS (1) (2)
1.1
VCC
Supply voltage range
1.2
VIO
I/O supply voltage range
–0.3 V to 6 V
Voltage range at bus terminals (CANH, CANL)
–27 V to 40 V
1.3
–0.3 V to 6 V
1.4
IO
Receiver output current
1.5
VI
Voltage input range (TXD, STB)
1.6
TJ
Operating virtual-junction temperature range
1.7
TLEAD
Lead temperature (soldering, 10 seconds)
(1)
(2)
20 mA
–0.3 V to 6 V and VI ≤ VIO + 0.3 V
–40°C to 150°C
260°C
Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating
conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.
Copyright © 2009, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): SN65HVDA540 SN65HVDA541
3
SN65HVDA540
SN65HVDA541
SLLS981 – MAY 2009 ........................................................................................................................................................................................................ www.ti.com
ELECTROSTATIC DISCHARGE PROTECTION
PARAMETER
2.1
2.2
2.3
Human-Body Model (1)
Electrostatic discharge
2.4
(1)
(2)
(3)
(4)
TEST CONDITIONS
Charged-Device Model (3)
Machine Model
VALUE
Bus terminals (CANH, CANL) and GND
(2)
±12 kV
All pins
±4 kV
All pins
±1 kV
(4)
±200 V
Tested in accordance JEDEC Standard 22, Test Method A114-E
Test method based upon JEDEC Standard 22 Test Method A114-E, CANH and CANL bus pins stressed with respect to each other and
GND.
Tested in accordance JEDEC Standard 22, Test Method C101
Tested in accordance JEDEC Standard 22, Test Method A115-A
RECOMMENDED OPERATING CONDITIONS
4
MIN
MAX
UNIT
4.75
5.25
V
3
5.25
V
–12
12
V
3.1
VCC
Supply voltage
3.2
VIO
I/O supply voltage
3.3
VI or VIC
Voltage at any bus terminal (separately or common mode)
3.4
VIH
High-level input voltage
TXD, STB
0.7 × VIO
VIO
V
3.5
VIL
Low-level input voltage
TXD, STB
0
0.3 × VIO
V
3.6
VID
Differential input voltage, bus
Between CANH and CANL
–6
6
V
3.7
IOH
High-level output current
RXD
–2
3.8
IOL
Low-level output current
RXD
3.9
TA
Operating ambient free-air temperature See Thermal Characteristics table
Submit Documentation Feedback
-40
mA
2
mA
125
°C
Copyright © 2009, Texas Instruments Incorporated
Product Folder Link(s): SN65HVDA540 SN65HVDA541
SN65HVDA540
SN65HVDA541
www.ti.com ........................................................................................................................................................................................................ SLLS981 – MAY 2009
SUPPLY CHARACTERISTICS
over recommended operating conditions, TJ = –40°C to 150°C (unless otherwise noted)
PARAMETER
TEST CONDITIONS
Standby mode
STB at VIO, VCC = 5.25 V,
VIO = 3 V, TXD at VIO (2)
Normal mode:
Dominant
TXD at 0 V, 60-Ω load, STB at 0 V
4.3
Normal mode:
Recessive
4.4
4.1
4.2
ICC
IIO
5-V supply current
I/O supply current
4.5
MIN TYP (1)
MAX
5
50
70
TXD at VIO, No load, STB at 0 V
6
10
Standby mode
STB at VIO, VCC = 5.25 V or 0 V,
RXD floating, TXD at VIO
7
15
Normal mode
(recessive or
dominant)
STB at 0 V, VCC = 5.25 V,
RXD floating, TXD at 0 V or VIO
75
300
UNIT
µA
mA
µA
4.6
UVVCC
Undervoltage detection on VCC for forced
standby mode
3.6
V
4.7
VHYS(UVVCC)
Hystersis voltage for undervoltage
detection on UVVCC for standby mode
200
mV
4.8
UVVIO
Undervoltage detection on VIO for
forced standby mode
2.5
V
4.9
VHYS(UVVIO)
Hystersis voltage for undervoltage
detection on UVVIO for forced standby
mode
100
mV
(1)
(2)
All typical values are at 25°C and supply voltages of VCC = 5 V and VIO = 3.3 V.
The VCC supply is not needed during standby mode so in the applicaiton ICC in standby mode may be zero. If the VCC supply remains,
then ICC is per specification with VCC.
DEVICE SWITCHING CHARACTERISTICS
over recommended operating conditions, TJ = –40°C to 150°C (unless otherwise noted)
PARAMETER
5.1
5.2
(1)
td(LOOP1)
td(LOOP2)
Total loop delay, driver input to receiver output,
recessive to dominant
Total loop delay, driver input to receiver output,
dominant to recessive
TEST CONDITIONS
MIN TYP (1)
MAX
70
230
70
230
Figure 11, STB at 0 V
UNIT
ns
All typical values are at 25°C and supply voltages of VCC = 5 V and VIO = 3.3 V.
Copyright © 2009, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): SN65HVDA540 SN65HVDA541
5
SN65HVDA540
SN65HVDA541
SLLS981 – MAY 2009 ........................................................................................................................................................................................................ www.ti.com
DRIVER ELECTRICAL CHARACTERISTICS
over recommended operating conditions, TJ = –40°C to 150°C (unless otherwise noted)
PARAMETER
6.1
CANH
VI = 0 V, STB at 0 V, RL = 60 Ω,
See Figure 3 and Figure 4
VO(D)
Bus output voltage
(dominant)
6.3
VO(R)
Bus output voltage (recessive)
VI = VIO, VIO = 3 V, STB at 0 V,
RL = 60 Ω, See Figure 3 and
Figure 4
6.4
VO
Bus output voltage (standby mode)
STB at VIO, RL = 60 Ω,
See Figure 3 and Figure 4
6.2
CANL
6.5
VOD(D)
Differential output voltage (dominant)
6.6
6.7
VOD(R)
MIN TYP (1)
TEST CONDITIONS
Differential output voltage (recessive)
6.8
MAX
2.9
4.5
0.8
1.75
2
2.5
UNIT
V
3
V
–0.1
0.1
V
VI = 0 V, RL = 60 Ω, STB at 0 V,
See Figure 3, Figure 4, and
Figure 5
1.5
3
VI = 0 V, RL = 45 Ω, STB at 0 V,
See Figure 3, Figure 4, and
Figure 5
1.4
3
VI = 3 V, STB at 0 V, RL = 60 Ω,
See Figure 3 and Figure 4
–0.012
0.012
–0.5
0.05
V
VI = 3 V, STB at 0 V, No load
STB at 0 V, RL = 60 Ω,
See Figure 15
V
6.9
VSYM
Output symmetry (dominant or
recessive) (VO(CANH) + VO(CANL))
6.10
VOC(ss)
Steady-state common-mode output
voltage
6.11
ΔVOC(ss)
Change in steady-state
common-mode output voltage
6.12
IIH
High-level input current, TXD input
TXD at VIO
–2
2
µA
6.13
IIL
Low-level input current, TXD input
TXD at 0 V
–100
–7
µA
6.14
IO(off)
Power-off TXD output current
VCC = 0 V, VIO = 0V,
TXD at 5.25 V
1
µA
6.16
IOS(ss)
6.17
Short-circuit steady-state output
current
1.1 VCC
V
2
2.5
3
V
–120
CO
Output capacitance
mV
–85
VCANH = 12 V, CANL open,
See Figure 13
0.5
1
mA
VCANL = –12 V, CANH open,
See Figure 13
–1
–0.6
VCANL = 12 V, CANH open,
See Figure 13
6.18
(1)
VCC
30
VCANH = –12 V, CANL open,
See Figure 13
6.15
6.19
STB at 0 V, RL = 60 Ω,
See Figure 10
0.9 VCC
75
120
See receiver input capacitance
All typical values are at 25°C and supply voltages of VCC = 5 V and VIO = 3.3 V.
DRIVER SWITCHING CHARACTERISTICS
over recommended operating conditions, TJ = –40°C to 150°C (unless otherwise noted)
PARAMETER
MIN TYP (1)
MAX
7.1
tPLH
Propagation delay time, low-to-high level output
STB at 0 V, See Figure 6
65
120
7.2
tPHL
Propagation delay time, high-to-low level output
STB at 0 V, See Figure 6
50
120
7.3
tr
Differential output signal rise time
STB at 0 V, See Figure 6
25
7.4
tf
Differential output signal fall time
STB at 0 V, See Figure 6
45
7.5
ten
Enable time from standby mode to dominant
See Figure 9
7.6
t(dom)
Dominant time out
See Figure 12
(1)
6
TEST CONDITIONS
300
400
UNIT
ns
10
µs
700
µs
All typical values are at 25°C and supply voltages of VCC = 5 V and VIO = 3.3 V.
Submit Documentation Feedback
Copyright © 2009, Texas Instruments Incorporated
Product Folder Link(s): SN65HVDA540 SN65HVDA541
SN65HVDA540
SN65HVDA541
www.ti.com ........................................................................................................................................................................................................ SLLS981 – MAY 2009
RECEIVER ELECTRICAL CHARACTERISTICS
over recommended operating conditions, TJ = –40°C to 150°C (unless otherwise noted)
PARAMETER
TEST CONDITIONS
8.1
VIT+
Positive-going input threshold voltage,
normal mode
8.2
VIT–
Negative-going input threshold
voltage, normal mode
8.3
Vhys
8.4
STB at 0 V, See Differential Input
Voltage Threshold Test
STB at 0 V, See Differential Input
Voltage Threshold Test
MIN TYP (1)
MAX
UNIT
800
900
mV
500
650
mV
Hysteresis voltage (VIT+ – VIT–)
100
125
mV
VIT
Input threshold voltage, standby mode
STB at VIO
(SN65HVDA541 only)
400
8.5
VOH
High-level output voltage, RXD
IO = –2 mA, See Figure 8
8.6
VOL
Low-level output voltage, RXD
IO = 2 mA, See Figure 8
8.7
II(off)
Power-off bus input current
CANH = CANL = 5 V, VCC at 0 V,
VIO at 0 V, TXD at 0 V
8.8
IO(off)
Power-off RXD leakage current
VCC at 0 V, VIO at 0 V, RXD at 5.25 V
8.9
CI
Input capacitance to ground
(CANH or CANL)
TXD at VIO, VIO at 3.3 V,
VI = 0.4 sin (4E6πt) + 2.5 V
8.10
CID
Differential input capacitance
TXD at VIO, VIO = 3.3 V,
VI = 0.4 sin(4E6πt)
8.11
RID
Differential input resistance
TXD at VIO, VIO = 3.3 V, STB at 0 V
29
80
kΩ
8.12
RIN
Input resistance (CANH or CANL)
TXD at VIO, VIO = 3.3 V, STB at 0 V
14.5
25
40
kΩ
RI(m)
Input resistance matching
[1 – (RIN(CANH)/RIN(CANL))] × 100%
V(CANH) = V(CANL)
–3
0
3
%
8.13
(1)
1150
0.8 × VIO
mV
V
0.2 × VIO
V
3
µA
20
µA
13
pF
6
pF
All typical values are at 25°C and supply voltages of VCC = 5 V and VIO = 3.3 V.
RECEIVER SWITCHING CHARACTERISTICS
over recommended operating conditions, TJ = –40°C to 150°C (unless otherwise noted)
PARAMETER
MIN TYP (1)
MAX
UNIT
9.1
tPLH
Propagation delay time, low-to-high-level output
85
150
ns
9.2
tPHL
Propagation delay time, high-to-low-level output
55
130
ns
9.3
tr
Output signal rise time
9.4
tf
Output signal fall time
9.5
tBUS
Dominant time required on bus for wake-up from
standby (SN65HVDA541 only)
9.6
tCLEAR
Recessive time on the bus to clear the standby
mode receiver output (RXD) if standby mode is
entered while bus is dominant (SN65HVDA541 only)
(1)
TEST CONDITIONS
STB at 0 V , See Figure 8
STB at VIO, See Figure 14
8
ns
8
ns
1.5
5
µs
1.5
5
µs
All typical values are at 25°C and supply voltages of VCC = 5 V and VIO = 3.3 V.
STB PIN CHARACTERISTICS
over recommended operating conditions, TJ = –40°C to 150°C (unless otherwise noted)
PARAMETER
TEST CONDITIONS
10.1
IIH
High-level input current
STB at VIO
10.2
IIL
Low-level input current
STB at 0 V
(1)
MIN TYP (1)
MAX
15
–20
UNIT
µA
All typical values are at 25°C and supply voltages of VCC = 5 V and VIO = 3.3 V.
Copyright © 2009, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): SN65HVDA540 SN65HVDA541
7
SN65HVDA540
SN65HVDA541
SLLS981 – MAY 2009 ........................................................................................................................................................................................................ www.ti.com
THERMAL CHARACTERISTICS
over recommended operating conditions, TJ = –40°C to 150°C (unless otherwise noted)
PARAMETER
11.1
TEST CONDITIONS
MIN
TYP
Low-K thermal resistance (2)
140
High-K thermal resistance (2)
109
MAX
UNIT
θJA
Junction-to-air thermal
resistance (1)
11.3
θJB
Junction-to-board thermal
resistance
50
°C/W
11.4
θJC
Junction-to-case thermal
resistance
56
°C/W
11.2
11.5
PD
Average power dissipation
112
mW
VCC = 5.5 V, VIO = 3.3V, TJ = 130°C,
RL = 45 Ω, STB at 0 V, Input to TXD at 500 kHz,
50% duty cycle square wave, CL at RXD = 15 pF
11.6
11.7
(1)
(2)
VCC = 5 V, VIO = 3.3V, TJ = 27°C, RL = 60 Ω,
STB at 0 V, Input to TXD at 500 kHz,
50% duty cycle square wave,
CL at RXD = 15 pF
Thermal shutdown temperature
°C/W
170
185
°C
The junction temperature (TJ) is calculated using the following TJ = TA + (PD × θJA)
Tested in accordance with the Low-K (EIA/JESD51-3) or High-K (EIA/JESD51-7) thermal metric definitions for leaded surface-mount
packages.
OPERATING MODE SELECTION
(1)
(2)
(3)
8
STB (1)
VCC
VIO
BUS STATE
RXD STATE
VCC ≥ UVVCC
VIO ≥ UVVIO
L
Normal Mode
Mirrors bus state
VCC ≥ UVVCC
VIO ≥ UVVIO
H
Standby Mode
Mirrors bus state via wake-up filter (2)
VCC ≤ UVVCC
VIO ≥ UVVIO
X
Standby Mode (Forced)
Mirrors bus state via wake-up filter (2)
VCC ≥ UVVCC
VIO ≤ UVVIO
X
Standby Mode (Forced) (3)
3-state
H = high level, L = low level, X = irrelevant
SN65HVDA541 only. SN65HVDA540 RXD state is recessive.
When VIO is undervoltage, the device is forced into standby mode with respect to the CAN bus since there is not a valid digitial
reference to determine the digital I/O states or power the wake-up receiver.
Submit Documentation Feedback
Copyright © 2009, Texas Instruments Incorporated
Product Folder Link(s): SN65HVDA540 SN65HVDA541
SN65HVDA540
SN65HVDA541
www.ti.com ........................................................................................................................................................................................................ SLLS981 – MAY 2009
FUNCTION TABLES
DRIVER
INPUTS
(1)
OUTPUTS
BUS STATE
TXD (1)
STB (1)
CANH (1)
CANL (1)
L
L
H
L
DOMINANT
H
L
Z
Z
RECESSIVE
Open
L
Z
Z
RECESSIVE
X
H or Open
Y
Y
RECESSIVE
H = high level, L = low level, X = irrelevant, ? = indeterminate, Y = weak pull down to GND, Z = high impedance
RECEIVER
DIFFERENTIAL INPUTS
VID = V(CANH) – V(CANL)
STB (1)
X
H or Open
OUTPUT RXD (1)
VID ≥ 1.15 V
(1)
(2)
(3)
BUS STATE
SN65HVDA540 (2)
H
X
SN65HVDA541 (3)
L
DOMINANT
0.4 V < VID < 1.15 V
?
?
VID ≤ 0.4 V
H
RECESSIVE
VID ≥ 0.9 V
L
L
0.5 V < VID < 0.9 V
L
?
?
VID ≤ 0.5 V
L
H
RECESSIVE
Open
X
H
RECESSIVE
DOMINANT
H = high level, L = low level, X = irrelevant, ? = indeterminate, Y = weak pull down to GND, Z = high impedance
While STB is high (standby mode) the RXD output of the SN65HVDA540 is always high (recessive) because it has no wake-up receiver
While STB is high (standby mode) the RXD output of the SN65HVDA541 functions according to the levels above and the wake-up
conditions shown in Figure 1 and Figure 2.
PARAMETER MEASUREMENT INFORMATION
IO(CANH)
II
VO (CANH)
TXD
VOD
RL
VO(CANH) + VO(CANL)
2
VI
STB
I I(S)
+
VI(S)
_
I O(CANL)
VOC
V O(CANL)
Figure 3. Driver Voltage, Current, and Test Definition
Dominant
Recessive
3.5 V
VO(CANH)
2.5 V
1.5 V
VO(CANL)
Figure 4. Bus Logic-State Voltage Definitions
Copyright © 2009, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): SN65HVDA540 SN65HVDA541
9
SN65HVDA540
SN65HVDA541
SLLS981 – MAY 2009 ........................................................................................................................................................................................................ www.ti.com
PARAMETER MEASUREMENT INFORMATION (continued)
CANH
0V
TXD
VOD
330 W ±1%
RL
+
_
STB
CANL
–2 V £ VTEST £ 7 V
330 W ±1%
Figure 5. Driver VOD Test Circuit
CANH
VIO
VI
TXD
VIO /2
0V
RL = 60 W
±1%
VO
tPLH
CL = 100 pF
(see Note B)
VI
tPHL
VO(D)
90%
0.9 V
VO
(See Note A)
VIO /2
0.5 V
10%
STB
CANL
tr
VO(R)
tf
A.
The input pulse is supplied by a generator having the following characteristics: PRR ≤ 125 kHz, 50% duty cycle,
tr ≤ 6 ns, tf ≤ 6 ns, ZO = 50 Ω.
B.
CL includes instrumentation and fixture capacitance within ±20%.
Figure 6. Driver Test Circuit and Voltage Waveforms
CANH
RXD
VI (CANH)
IO
VID
V
+ VI (CANL)
VIC = I (CANH)
2
VI (CANL)
VO
CANL
Figure 7. Receiver Voltage and Current Definitions
3.5 V
CANH
VI
RXD
VI
CANL
(See Note A)
1.5 V
2V
2.4 V
IO
CL = 15 pF ± 20%
(See Note B)
STB
1.5 V
tPLH
VO
VO
tPHL
0.7 VIO
VIO
90%
10%
0.3 VIO
VOL
tf
tr
A.
The input pulse is supplied by a generator having the following characteristics: PRR ≤ 125 kHz, 50% duty cycle,
tr ≤ 6 ns, tf ≤ 6 ns, ZO = 50 Ω.
B.
CL includes instrumentation and fixture capacitance within ±20%.
Figure 8. Receiver Test Circuit and Voltage Waveforms
10
Submit Documentation Feedback
Copyright © 2009, Texas Instruments Incorporated
Product Folder Link(s): SN65HVDA540 SN65HVDA541
SN65HVDA540
SN65HVDA541
www.ti.com ........................................................................................................................................................................................................ SLLS981 – MAY 2009
Differential Input Voltage Threshold Test
INPUT
OUTPUT
VCANH
VCANL
|VID|
–11.1 V
–12 V
900 mV
L
R
12 V
11.1 V
900 mV
L
–6 V
–12 V
6V
L
12 V
6V
6V
L
–11.5 V
–12 V
500 mV
H
12 V
11.5 V
500 mV
H
–12 V
–6 V
6V
H
6V
12 V
6V
H
Open
Open
X
H
VOL
VOH
DUT
CANH
0V
VI
TXD
CL
VIO
VI
60 W
± 1%
50 %
0V
CANL
STB
VIO
50 %
VO
RXD
VOL
ten
+
VO
15 pF ± 20%
_
A.
CL = 100 pF includes instrumentation and fixture capacitance within ±20%.
B.
All VI input pulses are from 0 V to VIO and supplied by a generator having the following characteristics: tr or tf ≤ 6 ns.
Pulse Repetition Rate (PRR) = 25 kHz, 50% duty cycle.
Figure 9. ten Test Circuit and Waveforms
CANH
TXD
VI
RL
STB
A.
CANL
VOC =
VO(CANL)
VO(CANH) + VO(CANL)
2
VOC(SS)
VOC
VO(CANH)
All VI input pulses are from 0 V to VIO and supplied by a generator having the following characteristics: tr or tf ≤ 6 ns.
Pulse Repetition Rate (PRR) = 125 kHz, 50% duty cycle.
Figure 10. Common-Mode Output Voltage Test and Waveforms
Copyright © 2009, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): SN65HVDA540 SN65HVDA541
11
SN65HVDA540
SN65HVDA541
SLLS981 – MAY 2009 ........................................................................................................................................................................................................ www.ti.com
DUT
VIO
CANH
VI
TXD
CL
TXD Input
60 W
± 1%
50%
0V
tloop1
tloop2
VIO
CANL
STB
RXD Output
50%
50%
VOL
RXD
+
VO
_
15 pF ± 20%
A.
CL = 100 pF includes instrumentation and fixture capacitance within ±20%.
B.
All VI input pulses are from 0 V to VIO and supplied by a generator having the following characteristics: tr or tf ≤ 6 ns.
Pulse Repetition Rate (PRR) = 125 kHz, 50% duty cycle.
Figure 11. t(LOOP) Test Circuit and Waveform
CANH
VIO
VI
TXD
RL = 60 W
± 1%
VI
CL
(See Note A)
0V
VOD
VOD
(See Note B)
STB
VOD(D)
900 mV
500 mV
CANL
0V
tdom
A.
CL = 100 pF includes instrumentation and fixture capacitance within ±20%.
B.
All VI input pulses are from 0 V to VIO and supplied by a generator having the following characteristics: tr or tf ≤ 6 ns.
Pulse Repetition Rate (PRR) = 500 Hz, 50% duty cycle.
Figure 12. Dominant Time-Out Test Circuit and Waveforms
|I OS(SS)|
IOS
200 µs
CANH
TXD
0V
0 V or V IO
12 V
STB
CANL
VIN
-12 V or 12 V
Vin
0V
or
0V
10 µs
Vin
-12 V
Figure 13. Driver Short-Circuit Current Test and Waveforms
12
Submit Documentation Feedback
Copyright © 2009, Texas Instruments Incorporated
Product Folder Link(s): SN65HVDA540 SN65HVDA541
SN65HVDA540
SN65HVDA541
www.ti.com ........................................................................................................................................................................................................ SLLS981 – MAY 2009
CANH
3.5 V
VIO
STB
RXD
VI
(see Note B)
IO
CL
(see Note A)
CANL
1.5 V
VI
2.65 V
0.7 µs
tBUS
1.5 V
VOH
VO
VO
400 mV
VOL
A.
CL = 15 pF and includes instrumentation and fixture capacitance within ±20%.
B.
For VI bit width ≤ 0.7 µs, VO = VOH. For VI bit width ≥ 5 µs, VO = VOL. VI input pulses are supplied from a generator
with the following characteristics: tr/tf < 6 ns.
Figure 14. tBUS Test Circuit and Waveforms
CANH
TXD
RL
VI
VSYM = VO(CANH) + VO(CANL)
STB
CANL
VO(CANL)
A.
VO(CANH)
All VI input pulses are from 0 V to VIO and supplied by a generator having the following characteristics: tr/tf ≤ 6 ns,
Pulse Repetition Rate (PRR) = 250 kHz, 50% duty cycle.
Figure 15. Driver Output Symmetry Test Circuit
Copyright © 2009, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): SN65HVDA540 SN65HVDA541
13
SN65HVDA540
SN65HVDA541
SLLS981 – MAY 2009 ........................................................................................................................................................................................................ www.ti.com
Equivalent Input and Output Schematic Diagrams
TXD Input
VIO
RXD Output
VIO
15 W
4.3 kW
Output
Input
6V
6V
CANH Input
CANL Input
VCC
VCC
10 kW
10 kW
Input
20 kW
Input
20 kW
10 kW
10 kW
CANH and CANL Outputs
STB Input
VIO
VCC
CANH
CANL
4.3 kW
Input
6V
14
Submit Documentation Feedback
Copyright © 2009, Texas Instruments Incorporated
Product Folder Link(s): SN65HVDA540 SN65HVDA541
SN65HVDA540
SN65HVDA541
www.ti.com ........................................................................................................................................................................................................ SLLS981 – MAY 2009
APPLICATION INFORMATION
VCORE
VBATTERY
VSUP
VOUT
VIO
VIO
3.3-V Voltage
Regulator
(e.g., TPSxxxx)
VCORE
5
Port x
STB
MCU
(e.g., TMS470)
RXD
VSUP
VOUT
TXD
5-V Voltage
Regulator
(e.g., TPSxxxx)
7
CANH
8
SN65HVDA540
CAN Transceiver
RXD
TXD
4
1
3
2
VCC
6
CANL
GND
Figure 16. Typical Application Using 3.3 V I/O voltage level
Copyright © 2009, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): SN65HVDA540 SN65HVDA541
15
PACKAGE OPTION ADDENDUM
www.ti.com
1-Dec-2010
PACKAGING INFORMATION
Orderable Device
Status
SN65HVDA540QDR
(1)
ACTIVE
Package Type Package
Drawing
SOIC
D
Pins
Package Qty
8
2500
Eco Plan
(2)
Green (RoHS
& no Sb/Br)
Lead/
Ball Finish
MSL Peak Temp
CU NIPDAU Level-1-260C-UNLIM
(3)
Samples
(Requires Login)
Request Free Samples
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
OTHER QUALIFIED VERSIONS OF SN65HVDA540 :
• Automotive: SN65HVDA540-Q1
NOTE: Qualified Version Definitions:
• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
Addendum-Page 1
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which
have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such
components to meet such requirements.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation
www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom
www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Applications Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2012, Texas Instruments Incorporated