ETC HMN1288J

HANBit
HMN1288J
Non-Volatile SRAM MODULE 1Mbit (128K x 8-Bit),34Pin-JLCC, 5V
Part No. HMN1288J
GENERAL DESCRIPTION
The HMN1288J Nonvolatile SRAM is a 1,048,576-bit static RAM organized as 131,072 bytes by 8 bits.
The HMN1288J has a self-contained lithium energy source provide reliable non-volatility coupled with the unlimited write
cycles of standard SRAM and integral control circuitry which constantly monitors the single 5V supply for an out-oftolerance condition. When such a condition occurs, the lithium energy source is automatically switched on to sustain the
memory until after Vcc returns valid and write protection is unconditionally enabled to prevent garbled data. In addition the
SRAM is unconditionally write-protected to prevent an inadvertent write operation. At this time the integral energy source is
switched on to sustain the memory until after VCC returns valid.
The HMN1288J uses extremely low standby current CMOS SRAM’s, coupled with small lithium coin cells to provide nonvolatility without long write-cycle times and the write-cycle limitations associated with EEPROM.
PIN ASSIGNMENT
FEATURES
w Access time : 55, 70 ns
/NBW
A(15)
A(16)
/RST
VCC
/WE
/OE
/CE
D(7)
D(6)
D(5)
D(4)
D(3)
D(2)
D(1)
D(0)
VSS
w High-density design : 4Mbit Design
w Battery internally isolated until power is applied
w Industry-standard 34-pin 128K x 8 pinout
w Unlimited write cycles
w Data retention in the absence of VCC
w 10-years minimum data retention in absence of power
w Automatic write-protection during power-up/power-down
cycles
w Data is automatically protected during power loss
w Conventional SRAM operation; unlimited write cycles
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
34
33
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
NC
NC
A(14)
A(13)
A(12)
A(11)
A(10)
A(9)
A(8)
A(7)
A(6)
A(5)
A(4)
A(3)
A(2)
A(1)
A(0)
JLCC
TOP VIEW
OPTIONS
MARKING
w Timing
55 ns
-55
70 ns
-70
URL: www.hbe.co.kr
Rev.0.0 (FEBRUARY/ 2002)
1
HANBit Electronics Co.,Ltd.
HANBit
HMN1288J
FUNCTIONAL DESCRIPTION
The HMN1288J executes a read cycle whenever /WE is inactive(high) and /CE is active(low). The address specified by
the address inputs(A0-A16) defines which of the 131,072 bytes of data is accessed. Valid data will be available to the eight
data output drivers within tACC (access time) after the last address input signal is stable.
When power is valid, the HMN1288J operates as a standard CMOS SRAM. During power-down and power-up cycles, the
HMN1288J acts as a nonvolatile memory, automatically protecting and preserving the memory contents.
The HMN1288J is in the write mode whenever the /WE and /CE signals are in the active (low) state after address inputs
are stable. The later occurring falling edge of /CE or /WE will determine the start of the write cycle. The write cycle is
terminated by the earlier rising edge of /CE or /WE. All address inputs must be kept valid throughout the write cycle. /WE
must return to the high state for a minimum recovery time (tWR) before another cycle can be initiated. The /OE control
signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output bus been enabled
(/CE and /OE active) then /WE will disable the outputs in tODW from its falling edge.
The HMN1288J provides full functional capability for Vcc greater than 4.75 V and write protects by 4.5 V nominal. Powerdown/power-up control circuitry constantly monitors the Vcc supply for a power-fail-detect threshold VPFD. When VCC falls
below the VPFD threshold, the SRAM automatically write-protects the data. All inputs to the RAM become “don’t care” and
all outputs are high impedance. As Vcc falls below approximately 2.7 V, the power switching circuit connects the lithium
energy soure to RAM to retain data. During power-up, when Vcc rises above approximately 2.7 volts, the power switching
circuit connects external Vcc to the RAM and disconnects the lithium energy source. Normal RAM operation can resume
after Vcc exceeds 4.75 volts.
BLOCK DIAGRAM
/OE
PIN DESCRIPTION
A(0:16)
A0-A16 : Address Input
/WE
DQ(0:7)
/CE : Chip Enable
/CE1
VSS : Ground
DQ0-DQ7 : Data In / Data Out
Vcc /CE2
/WE : Write Enable
Vout
/CE
/RESET
/OE : Output Enable
/CE_con
VCC: Power (+5V)
Vcc
NC : No Connection
URL: www.hbe.co.kr
Rev.0.0 (FEBRUARY/ 2002)
2
HANBit Electronics Co.,Ltd.
HANBit
HMN1288J
TRUTH TABLE
MODE
/OE
/CE
/WE
I/O OPERATION
POWER
Not selected
X
H
X
High Z
Standby
Output disable
H
L
H
High Z
Active
Read
L
L
H
DOUT
Active
Write
X
L
L
DIN
Active
ABSOLUTE MAXIMUM RATINGS
PARAMETER
SYMBOL
RATING
VCC
-0.3V to 7.0
VT
-0.3V to Vcc+0.3
Operating temperature
TOPR
0 to 70°C
Storage temperature
TSTG
-55°C to 125°C
TSOLDER
260°C
DC voltage applied on VCC relative to VSS
DC Voltage applied on any pin excluding VCC relative
to VSS
Soldering temperature
CONDITIONS
VT≤ VCC+0.3
For 10 second
NOTE: Permanent device damage may occur if Absolute Maximum Ratings are exceeded.
Functional operation should be restricted to the Recommended DC Operating Conditions detailed in this data sheet.
Exposure to higher than recommended voltage for extended periods of time could affect device reliability.
RECOMMENDED DC OPERATING CONDITIONS ( TA= TOPR )
PARAMETER
Supply Voltage
SYMBOL
VCC
MIN
4.5V
TYPICAL
-
MAX
5.5V
Ground
VSS
0
0
0
Input high voltage
VIH
2.0
-
VCC+0.3
Input low voltage
VIL
-0.3
-
0.8V
NOTE: Typical values indicate operation at TA = 25℃
CAPACITANCE (TA=25℃ , f=1MHz, VCC=5V)
DESCRIPTION
Input Capacitance
Input/Output Capacitance
URL: www.hbe.co.kr
Rev.0.0 (FEBRUARY/ 2002)
CONDITIONS
SYMBOL
MAX
MIN
UNIT
Input voltage = 0V
CIN
8
-
pF
Output voltage = 0V
CI/O
10
-
pF
3
HANBit Electronics Co.,Ltd.
HANBit
HMN1288J
DC ELECTRICAL CHARACTERISTICS (TA= TOPR, VCCmin £ VCC ≤ VCCmax )
PARAMETER
CONDITIONS
SYMBOL
MIN
TYP.
MAX
UNIT
Input Leakage Current
VIN=VSS to VCC
ILI
-
-
± 2.0
mA
Output Leakage Current
ILO
-
-
± 2.0
mA
Output high voltage
/CE=VIH or /OE=VIH
or /WE=VIL
IOH=-1.0mA
VOH
2.4
-
-
V
Output low voltage
IOL= 2.0mA
VOL
-
-
0.4
V
VCCTP
4.5
4.62
4.75
V
VCC Trip Point (TOL=GND)
Standby supply current
/CE=2.2v
ISB
-
-
3
mA
Standby supply current
/CE≥ VCC-0.3V,
ISB1
-
-
150
mA
/CE=VIL, II/O=0㎃ ,
VIN = VIL or VIH, Read
ICC
-
-
12
mA
VSW
2.6
2.7
2.8
V
Operating
Power
supply
current
VCC/VBAT Switch Point
NOTE: Typical values indicate operation at TA = 25℃ .
CHARACTERISTICS (Test Conditions)
PARAMETER
VALUE
Input pulse levels
0.8 to 2.4V
Input rise and fall times
CL1)
Including scope and jig capacitance
5 ns
Input and output timing reference
levels
1)
Output load (CL =50pF+1TTL)
1)
(CL =100pF+1TTL)
1.5V ( unless otherwise specified)
See Figures
READ CYCLE (TA= TOPR, VCCmin £ VCC≤ VCCmax )
PARAMETER
SYMBOL
CONDITIONS
Read Cycle Time
tRC
Address Access Time
tACC
Output load A
Chip enable access time
tACE
Output load A
Output enable to Output valid
tOE
Output load A
-55
-70
UNIT
MIN
MAX
MIN
MAX
55
-
70
-
ns
-
55
-
70
ns
55
-
70
ns
-
25
-
35
ns
Chip enable to output in low Z
tCLZ
Output load B
10
-
10
-
ns
Output enable to output in low Z
tOLZ
Output load B
5
-
5
-
ns
Chip disable to output in high Z
tCHZ
Output load B
0
20
0
25
ns
Output disable to output high Z
tOHZ
Output load B
0
20
0
25
ns
Output hold from address change
tOH
Output load A
10
-
10
-
ns
URL: www.hbe.co.kr
Rev.0.0 (FEBRUARY/ 2002)
4
HANBit Electronics Co.,Ltd.
HANBit
HMN1288J
WRITE CYCLE (TA= TOPR, Vccmin £ Vcc ≤ Vccmax )
PARAMETER
SYMBOL
Write Cycle Time
tWC
Chip enable to end of write
tCW
Address setup time
Address valid to end of write
-70
CONDITIONS
-85
UNIT
MIN
MAX
MIN
MAX
55
-
70
-
ns
Note 1
45
-
60
-
ns
tAS
Note 2
0
-
0
-
ns
tAW
Note 1
45
-
60
-
ns
-
50
-
ns
Write pulse width
tWP
Note 1
40
Write recovery time (write cycle 1)
tWR1
Note 3
5
-
5
-
ns
Write recovery time (write cycle 2)
tWR2
Note 3
15
-
15
-
ns
Data valid to end of write
tDW
20
-
25
-
ns
Data hold time (write cycle 1)
tDH1
Note 4
0
-
0
-
ns
Data hold time (write cycle 2)
tDH2
Note 4
0
-
0
-
ns
Write enabled to output in high Z
tWZ
Note 5
0
20
0
25
ns
Output active from end of write
tOW
Note 5
5
-
5
-
ns
NOTE: 1. A write ends at the earlier transition of /CE going high and /WE going high.
2. A write occurs during the overlap of allow /CE and a low /WE. A write begins at the later transition of /CE
going low and /WE going low.
3. Either tWR1 or tWR2 must be met.
4. Either tDH1 or tDH2 must be met.
5. If /CE goes low simultaneously with /WE going low or after /WE going low, the outputs remain in highimpedance state.
TIMING WAVEFORM
- READ CYCLE NO.1 (Address Access)*1,2
tRC
Address
tACC
tOH
Previous Data Valid
DOUT
Data Valid
- READ CYCLE NO.2 (/CE Access)*1,3,4
tRC
/CE
tACE
tCHZ
tCLZ
DOUT
URL: www.hbe.co.kr
Rev.0.0 (FEBRUARY/ 2002)
High-Z
High-Z
5
HANBit Electronics Co.,Ltd.
HANBit
HMN1288J
- READ CYCLE NO.3 (/OE Access)*1,5
tRC
Address
tACC
/OE
tOE
DOUT
tOHZ
tOLZ
Data Valid
High-Z
High-Z
NOTES: 1. /WE is held high for a read cycle.
2. Device is continuously selected: /CE = /OE =VIL.
3. Address is valid prior to or coincident with /CE transition low.
4. /OE = VIL.
5. Device is continuously selected: /CE = VIL
- WRITE CYCLE NO.1 (/WE-Controlled)*1,2,3
tWC
Address
tAW
tWR1
tCW
/CE
tAS
tWP
/WE
tDW
DIN
Data-in Valid
tWZ
DOUT
tOW
High-Z
Data Undefined (1)
URL: www.hbe.co.kr
Rev.0.0 (FEBRUARY/ 2002)
tDH1
6
HANBit Electronics Co.,Ltd.
HANBit
HMN1288J
- WRITE CYCLE NO.2 (/CE-Controlled)*1,2,3,4,5
Address
tAW
tAS
tWR2
tCW
/CE
tWP
/WE
tDH2
tDW
Data-in
DIN
tWZ
DOUT
Data
NOTE:
High-Z
Undefined
1. /CE or /WE must be high during address transition.
2. Because I/O may be active (/OE low) during this period, data input signals of opposite
polarity to the outputs must not be applied.
3. If /OE is high, the I/O pins remain in a state of high impedance.
4. Either tWR1 or tWR2 must be met.
5. Either tDH1 or tDH2 must be met.
POWER-DOWN/POWER-UP TIMING
VCC
tPF
4.75
VPFD
VPFD
4.25
VSO
VSO
tFS
tPU
tCER
tDR
tWPT
/CE
URL: www.hbe.co.kr
Rev.0.0 (FEBRUARY/ 2002)
7
HANBit Electronics Co.,Ltd.
HANBit
HMN1288J
PACKAGE DIMENSION
Unit : mm
24.52+/-0.2
23.50+/-0.2
1.27
.635
1.50
1.50
3.05
10.82
13.31
ORDERING INFORMATION
H M N 128 8 J - 70 I
Operating Temperature : I = Industrial Temp. (-40~85 °C )
Blank = Commercial Temp. (0~70°C)
Speed options : 55 = 55 ns
70 = 70ns
JLCC type package
Device : 128K x 8 bit
Nonvolatile SRAM
HANBit Memory Module
URL: www.hbe.co.kr
Rev.0.0 (FEBRUARY/ 2002)
8
HANBit Electronics Co.,Ltd.