PERICOM PI3HDMI101

ADVANCE INFORMATION - COMPANY CONFIDENTIAL
PI3HDMI101
1:1 Active HDMITM Redriver with
Optimized Equalization & I2C Buffer
Features
Description
•
•
•
•
•
•
•
Pericom Semiconductor’s PI3HDMI101 1:1 active redriver circuit
is targeted for high-resolution video networks that are based
on DVI/HDMITM standards and TMDS signal processing. The
PI3HDMI101 is an active redriver with Hi-Z outputs. The device
receives differential signals from selected video components and
drives the video display unit. This solution also provides a unique
advanced pre-emphasis technique to increase rise and fall times
which are reduced during transmission across long distances.
Each complete HDMITM/DVI channel also has slower speed, side
band signals, that are required to be switched. Pericom’s solution
provides a complete solution by integrating the side band buffer
together with the high speed buffer in a single solution. Using
Equalization at the input of each of the high speed channels,
Pericom can successfully eliminate deterministic jitter caused by
long cables from the source to the sink. The elimination of the
deterministic jitter allows the user to use much longer cables (up
to 25 meters).
The maximum DVI/HDMITM Bandwidth of 2.5 Gbps provides 36bit deep colorTM support, which is offered by HDMITM revision
1.3. The PI3HDMI101 also provides enhanced robust ESD/EOS
protection of 8kV, which is required by many consumer video
networks today.
The Optimized Equalization provides the user a single optimal
setting that can provide HDMITM compliance for all cable lengths:
1meter to 20meters and color depths of 8bit/ch, or 12bit/ch.
Pericom also offers the ability to fine tune the equalization settings
in situations where cable length is known. For example, if 25meter
cable length is required, Pericom's solution can be adjusted to
16dB EQ to accept 25meter cable length.
•
•
•
•
•
•
•
•
•
•
Supply voltage, VDD = 3.3V ±5%
Support for both DVI and HDMITM signals
Supports both AC-coupled and DC-coupled inputs
Supports Deep ColorTM
High Performance, up to 2.5 Gbps per channel
5V Tolerance on I2C path
Integrated 50-ohm (±10%) termination resistors at each high
speed signal input
Rx Sense Support, CLK-off channel is switched to 250K-Ohm
pull-up vs. 50-Ohm pull-up
Configurable output swing control
(400mV, 500mV, 600mV, 750mV, 1000mV)
Configurable Pre-Emphasis levels
(0dB, 1.5dB, 3.5dB, & 6.0dB, 9.0dB)
Configurable De-Emphasis
(0dB, -3.5dB, -6.0dB, -9.5dB)
Optimized Equalization
Single default setting will support all cable lengths
8kV Contact ESD protection on all high speed input data
channels per IEC 61000-4-2
Hot insertion support on output high speed pins & SCL/SDA
pins only
Propagation delay ≤ 1ns
High Impedance Outputs when disabled
Packaging (Pb-free & Green): 42-contact TQFN (ZH42)
HDMI, High-Definition Multimedia Interface, and Deep Color are trademarks of
HDMI Licensing, LLC in the United States and other countries.
1
07-0230
PS8924A
11/29/07
ADVANCE INFORMATION - COMPANY CONFIDENTIAL
PI3HDMI101
1:1 Active HDMI Redriver with
Optimized Equalization & I2C Buffer
TM
IADJ
SCL_R
SDA_R
SDA_T
Pin Configuration
EQ_S0
EQ_S1
GND
IN_CLK–
IN_CLK+
VDD
IN_D0–
IN_D0+
GND
IN_D1–
IN_D1+
VDD
IN_D2–
IN_D2+
GND
Rx_Sense
DCC_EN
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
42 41 40 39
SCL_T
VDD
GND
OUT_CLK–
OUT_CLK+
VDD
OUT_D0–
OUT_D0+
GND
OUT_D1–
OUT_D1+
VDD
OUT_D2–
OUT_D2+
GND
VDD
OC_S3
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
GND
OE
OC_S0
OC_S1
OC_S2
18 19 20 21
TMDS Receiver Block
Each high speed data and clock input has integrated equalization that can eliminate deterministic jitter caused
by input cables. All activity can be configured using pin strapping. The Rx block is designed to receive all relevant signals directly from the HDMI connector without any additional circuitry, 3 High speed TMDS data, 1
pixel clock, and DDC signals. Pixel clock channel has following temination scheme for Rx Sense support.
TM
AVDD
Rx Sense
L
R2
250Kohm
Control
H
R2 switch is open, CLK+/termination is 250kΩ
R2 switch is closed, CLK+/termination is 50Ω
Rx Sense
R1
CLK+/-
HDMI, High-Definition Multimedia Interface, and Deep Color are trademarks of
HDMI Licensing, LLC in the United States and other countries.
2
07-0230
PS8924A
11/29/07
ADVANCE INFORMATION - COMPANY CONFIDENTIAL
PI3HDMI101
1:1 Active HDMI Redriver with
Optimized Equalization & I2C Buffer
TM
I2C Buffer
IADJ,DDC_EN
BufferT
PortR
PortT
BufferR
The VOL of the Buffer R is around 0.2V.
The VOL of the Buffer T is around 0.7V.
Functional Truth Tables
IADJ
H
L
External Pull-Up Range
1KΩ to 2KΩ (HDMI spec)
> 3KΩ (4.7KΩ typically)
DDC_EN
L
H
Port T / Port R (if no external pull-up resistor
Hi-Z (I2C buffer disable)
(I2C buffer enable)
HDMI, High-Definition Multimedia Interface, and Deep Color are trademarks of
HDMI Licensing, LLC in the United States and other countries.
3
07-0230
PS8924A
11/29/07
ADVANCE INFORMATION - COMPANY CONFIDENTIAL
PI3HDMI101
1:1 Active HDMI Redriver with
Optimized Equalization & I2C Buffer
TM
Pin Description
Pin #
Pin Name
I/O
5, 8, 11, 14
IN_CLK+, IN_D0+, IN_D1+,
IN_D2+
I
TMDS Positive inputs
4, 7, 10, 13
I
TMDS Negative inputs
3, 9, 15, 24, 30, 36
IN_CLK-, IN_D0-, IN_D1-,
IN_D2GND
P
Ground
18
OE
I
Output Enable, Active LOW
41
SCL_R
I/O
DDC Clock , Source Side
40
SDA_R
I/O
DDC Data, Source Side
6, 12, 23, 27, 33, 37
34, 31, 28, 25
VDD
OUT_CLK+, OUT_D0+,
OUT_D1+, OUT_D2+
OUT_CLK-, OUT_D0-, OUT_
D1-, OUT_D2EQ_S0, EQ_S1
P
O
3.3V Power Supply
TMDS positive outputs
O
TMDS negative outputs
I
Equalizer controls, both pins with internal pull-ups
19, 20, 21, 22
OC_S0, OC_S1,
OC_S2, OC_S3
I
Output buffer controls
Note: All 4 pins have internal pull-ups
17
DDC_EN
I
I2C path enable
38
SCL_T
I/O
DDC Clock, Sink side
39
SDA_T
I/O
DDC Data, Sink side
16
Rx_Sense
I
Rx_Sense control
42
IADJ
I
High/Low Voltage Selection, depends on I2C external pull-up range
35, 32, 29, 26
1, 2
HDMI, High-Definition Multimedia Interface, and Deep Color are trademarks of
HDMI Licensing, LLC in the United States and other countries.
Description
4
07-0230
PS8924A
11/29/07
ADVANCE INFORMATION - COMPANY CONFIDENTIAL
PI3HDMI101
1:1 Active HDMI Redriver with
Optimized Equalization & I2C Buffer
TM
Complete high speed input Rx block is as follows:
EQ_S0
OC_S0
OC_S1
OC_S2
OC_S3
OE
Control
EQ_S1
250kΩ
R2
R2
VDD
150kΩ
R1
IN_CLK+
R1
TMDS
drive
R e c e iv e r
with E Q
IN_CLK50Ω
OUT_CLK+
OUT_CLK-
VDD
50Ω
IN_D0+
R e c e iv e r
with E Q
TMDS
drive
OUT_D0+
TMDS
drive
OUT_D1+
OUT_D1-
OUT_D0-
IN_D050Ω
VDD
50Ω
IN_D1+
R e c e iv e r
with E Q
IN_D150Ω
VDD
50Ω
IN_D2+
TMDS
drive
R e c e iv e r
with E Q
IN_D2-
OUT_D2+
OUT_D2-
IADJ,
DDC_EN
Buffer T
Port
T
Port
R
Buffer R
HDMI, High-Definition Multimedia Interface, and Deep Color are trademarks of
HDMI Licensing, LLC in the United States and other countries.
5
07-0230
PS8924A
11/29/07
ADVANCE INFORMATION - COMPANY CONFIDENTIAL
PI3HDMI101
1:1 Active HDMI Redriver with
Optimized Equalization & I2C Buffer
TM
Truth Table
OE
Function
0
Active
1
All TMDS outputs are Hi-Z
Truth Table 1
OC_S3(2) OC_S2(2)
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
OC_S1(2)
OC_S0(2)
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
Vswing
(mV)
500
600
750
1000
500
500
500
500
400
400
400
400
1000
660
500
330
Pre/Deemphasis
0
0
0
0
0
1.5dB
3.5dB
6dB
0
3.5dB
6dB
9dB
0
-3.5dB
-6dB
-9dB
EQ Setting Value Logic Table
EQ_S1(2)
EQ_S0(2)
0
0
3dB on all high speed inputs
0
1
8dB on all high speed inputs
1
0
12dB on all high speed inputs
1
1
16dB on all high speed inputs
Notes:
1. External pull-ups are required along SCL/SDA path
2. Internal 100Kohm pull-ups
HDMI, High-Definition Multimedia Interface, and Deep Color are trademarks of
HDMI Licensing, LLC in the United States and other countries.
Setting Value @ 825MHz
6
07-0230
PS8924A
11/29/07
ADVANCE INFORMATION - COMPANY CONFIDENTIAL
PI3HDMI101
1:1 Active HDMI Redriver with
Optimized Equalization & I2C Buffer
TM
Maximum Ratings
(Above which useful life may be impaired. For user guidelines, not tested.)
Note:
Stresses greater than those listed under MAXIMUM RATINGS
may cause permanent damage to the device. This is a stress
rating only and functional operation of the device at these or
any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may
affect reliability.
Storage Temperature .................................................... –65°C to +150°C
Supply Voltage to Ground Potential................................–0.5V to +4.0V
DC Input Voltage ...............................................................–0.5V to VDD
DC Output Current....................................................................... 120mA
Power Dissipation ........................................................................... 1.0W
Recommended Operating Conditions
Symbol
VDD
TA
Parameter
Min.
Typ.
Max.
Units
Supply Voltage
3.135
3.3
3.465
V
0
70
°C
150
1560
mVp-p
2
VDD + 0.01
V
Operating free-air temperature
TMDS Differential Pins
VID
Receiver peak-to-peak differential input voltage
VIC
Input common mode voltage
VDD
TMDS output termination voltage
RT
Termination resistance when RxSense pin is HIGH
TMDS Data
Signaling rate
Rate
3.135
3.3
3.465
V
45
50
55
ohm
0.25
2.5
Gbps
Control Pins (OC_Sx, EQ_Sx, OE, DDC_EN)
VIH
LVTTL High-level input voltage
2
VDD
VIL
LVTTL Low-level input voltage
GND
0.8
GND
5.5
V
0.7 x VDD
5.5
V
-0.5
0.3 x VDD
V
-0.5
0.4
V
0.7 x VDD
5.5
V
V
DDC Pins (SCL_R, SCL_T, SDA_R, SDA_T)
VI(DDC)
Input voltage
2
I C Pins (SCL_T, SDA_T)
VIH
High-level input voltage
VIL
Low-level input voltage
VICL
Low-level input voltage contention
(1)
2
I C Pins (SCL_R, SDA_R)
VIH
High-level input voltage
VIL
Low-level input voltage
-0.5
0.3 x VDD
V
Notes:
1. VIL specification is for the first low level seen by the SCL/SDA lines. VICL is for the second and subsequent low levels seen by the
TSCL/TSDA lines.
HDMI, High-Definition Multimedia Interface, and Deep Color are trademarks of
HDMI Licensing, LLC in the United States and other countries.
7
07-0230
PS8924A
11/29/07
ADVANCE INFORMATION - COMPANY CONFIDENTIAL
PI3HDMI101
1:1 Active HDMI Redriver with
Optimized Equalization & I2C Buffer
TM
Electrical Characteristics (over recommended operating conditions unless otherwise noted)
Symbol
Parameter
IDD
Supply Current
PD
Power Dissipation
IDDQ
Standby Current
Test Conditions
Min.
VIH = VDD, VIL = VDD - 0.4V,
RT = 50-ohm, VDD = 3.3V
Data Inputs = 1.65 Gbps HDMI data
pattern
CLK Inputs = 165 MHz clock
OC_Sx = Low, x = 0,1,2,3
OE = HIGH, VDD = 3.3V, Source = off
Typ.(1)
Max.
Units
120
mA
400
mW
2
mA
TMDS Differential Pins
VOH
Single-ended high-level output voltage
VDD10
VDD
+ 10
VOL
Single-ended low-level output voltage
VDD
- 600
VDD
- 400
400
600
Vswing
Single-ended output swing voltage
VOD(O)
Overshoot of output differential voltage
VOD(U)
ΔVOC(SS)
I(OS)
VDD = 3.3V, RT = 50-ohm
Pre-emphasis/De-emphasis = 0dB
6%
15%
Undershoot of output differential voltage
12%
25%
Change in steady-state common-mode
output voltage between logic states
0.5
5
mV
12
mA
Short circuit output current
VODE(SS)
VODE(PP)
VI(open)
RINT
mV
2x
Vswing
OC_Sx = GND, Data Inputs = 250
Mbps HDMI data pattern,
Peak-to-peak output differential voltage 25 MHz pixel clock, x = 0,1,2,3
560
840
800
1200
Single-ended input voltage under high
impedance input or open input
II = 10μA
VDD
- 10
VDD +
10
mV
Input termination resistance
VIN = 2.9V, RxSense pin = HIGH
45
55
ohm
Steady state output differential voltage
50
mVp-p
Control Pins (OE, DDC_EN, IADJ)
IIH
High-level digital input current
VIH = 2V or VDD
-10
10
μA
IIL
Low-level digital input current
VI = GND or 0.8 V
-10
10
μA
VI = 5.5 V
-50
50
VI = VDD
-10
10
I2C Pins (SCL_T, SDA_T) (T Port)
Iikg
Input leakage current
IOH
High-level output current
VO = 3.6 V
-10
10
μA
IIL
Low-level input current
VIL = GND
-40
40
μA
VOL
Low-level output voltage
IOL = 2.5 mA
IADJ = H
0.65
0.9
V
CIO
Input/output capacitance
VOH(TTL)1 TTL High-level output voltage
VOL(TTL) TTL Low-level output voltage
Note:
1. Voh/Vol of external driver at the R and T ports.
1
VI = 5.0 V or 0 V, Frequency = 100kHz
25
VI = 3.0 V or 0 V, Freq = 100kHz
10
IOH = -8 mA
IOL = 8 mA
2.4
μA
pF
V
0.4
V
(Table Continued)
HDMI, High-Definition Multimedia Interface, and Deep Color are trademarks of
HDMI Licensing, LLC in the United States and other countries.
8
07-0230
PS8924A
11/29/07
ADVANCE INFORMATION - COMPANY CONFIDENTIAL
PI3HDMI101
1:1 Active HDMI Redriver with
Optimized Equalization & I2C Buffer
TM
I2C Pins (SCL_R, SDA_R Port)
VI = 5.5 V
-50
50
VI = VDD
-10
10
High-level output current
VO = 3.6 V
-10
10
μA
Low-level input current
VIL = GND
-10
10
μA
Low-level output voltage
IOL = 4 mA, IADJ = H
0.2
V
VI = 5.0 V or 0 V, Freq = 100kHz
25
VI = 3.0 V or 0 V, Freq = 100kHz
10
Iikg
Input leakage current
IOH
IIL
VOL
CI
Input capacitance
μA
pF
Switching Characteristics (over recommended operating conditions unless otherwise noted)
Symbol
Parameter
Test Conditions
Min.
Typ.(1)
Max.
Units
TMDS Differential Pins
tpd
Propagation delay
2000
tr
Differential output signal rise time (20%
- 80%)
tf
Differential output signal fall time (20%
- 80%)
tsk(p)
Pulse skew
tsk(D)
Intra-pair differential skew
tsk(o)
Inter-pair differential skew
VDD = 3.3V, RT = 50-ohm,
pre-emphasis/de-emphasis = 0dB
75
240
75
240
10
50
23
50
100
(2)
tCLKjit(pp)
Peak-to-peak output jitter for TMDS clock
channel
tDatajit(pp)
Peak-to-peak output jitter for TMDS data
channels
pre-emphasis/de-emphasis = 0dB,
Data Inputs = 1.65 Gbps HDMI data
pattern
CLK input = 165 MHz clock
de-emphasis = -3.5dB, Data Inputs =
250 Mbps HDMI data pattern,
CLK output = 25 MHz clock
15
30
18
50
tDE
De-emphasis duration
tSX
Select to switch output
10
ten
Enable time
200
tdis
Disable time
10
ps
240
ns
I2C PINS (SCL_R, SDA_R, SCL_T, SDA_T)
tPLH
Propagation delay time, low-to-high-level
output SCL_T/SDA_T to SCL_R/SDA_R
tPHL
Propagation delay time, high-to-low-level
output SCL_T/SDA_T to SCL_R/SDA_R
tPLH
Propagation delay time, low-to-high-level
output SCL_T/SDA_T to SCL_R/SDA_R
tPHL
Propagation delay time, high-to-low-level
output SCL_T/SDA_T to SCL_R/SDA_R
tr
SCL_T/SDA_T Output signal rise time
tf
SCL_T/SDA_T Output signal fall time
tr
SCL_R/SDA_R Output signal rise time
tf
SCL_R/SDA_R Output signal fall time
IADJ = VDD
CLOAD = 300 pF
Tbuffer : Rpu = 2K, Vpu = 3.0V
500
136
Rbuffer : Rpu = 1.2K, Vpu = 3.3V or
Rpu = 1.8K, Vpu = 5V
IADJ = GND
CLOAD = 100 pF
450
136
999
90
See Fig. A
999
90
tset
Enable to start condition
6
10
thold
Enable after stop condition
6
10
HDMI, High-Definition Multimedia Interface, and Deep Color are trademarks of
HDMI Licensing, LLC in the United States and other countries.
ns
9
07-0230
PS8924A
ns
11/29/07
ADVANCE INFORMATION - COMPANY CONFIDENTIAL
PI3HDMI101
1:1 Active HDMI Redriver with
Optimized Equalization & I2C Buffer
TM
IADJ=L
V DD
3.3V±10%
VDD
R=1.2kΩ
L
RSCL/RSDA
Input
V DD /2
0.1V
t PHL
PULSE
GENERATOR
D.U.T.
VIOUT
VIN
t PLH
3.3V±10%
80%
C=100pF
L
80%
TSCL/TSDA
Input
1.5V
20%
20%
VOL
tf
tf
IADJ=H
3.3V±10%
VDD
R=2kΩ
L
V DD
RSCL/RSDA
Input
1.5V
0.1V
t PHL
PULSE
GENERATOR
D.U.T.
VIOUT
VIN
t PLH
5V±10%
80%
C=300pF
L
80%
TSCL/TSDA
Input
V DD /2
20%
tf
20%
tf
VOL
t PLH
Figure A. I2C Timing Test Circuit and Definition
HDMI, High-Definition Multimedia Interface, and Deep Color are trademarks of
HDMI Licensing, LLC in the United States and other countries.
10
07-0230
PS8924A
11/29/07
ADVANCE INFORMATION - COMPANY CONFIDENTIAL
PI3HDMI101
1:1 Active HDMI Redriver with
Optimized Equalization & I2C Buffer
TM
Application Information
Supply Voltage
All VDD pins are recommended to have a 0.01uF capacitor tied from VDD to GND to filter supply noise
TMDS inputs
Standard TMDS terminations have already been integrated into Pericom’s PI3HDM101 device. Therefore, external terminations are
not required. Any unused port must be left floating and not tied to GND.
Package Mechanical: 42-pin, Low Profile Quad Flat Package (ZH42)
DATE: 03/10/06
DESCRIPTION: 42-contact Thin Fine Pitch Quad Flat No-Lead (TQFN)
PACKAGE CODE: ZH (ZH42)
DOCUMENT CONTROL #: PD-2035
REVISION: A
06-0219
Ordering Information
Ordering Code
Package Code
PI3HDMI101ZHE
ZH
Package Description
42-pin, Pb-free & Green TQFN
Notes:
• Thermal characteristics can be found on the company web site at www.pericom.com/packaging/
• E = Pb-free and Green
• Adding an X Suffix = Tape/Reel
• HDMI & Deep Color are trademarks of Silicon Image
Pericom Semiconductor Corporation • 1-800-435-2336 • www.pericom.com
HDMI, High-Definition Multimedia Interface, and Deep Color are trademarks of
HDMI Licensing, LLC in the United States and other countries.
11
07-0230
PS8924A
11/29/07
ADVANCE INFORMATION - COMPANY CONFIDENTIAL
PI3HDMI101
1:1 Active HDMI Redriver with
Optimized Equalization & I2C Buffer
TM
HDMI Licensing, LLC, a wholly owned subsidiary of Silicon Image, Inc., is the agent responsible for licensing the HDMI Specification, promoting the HDMI standard and providing education on the benefits
of HDMI to retailers and consumers. The HDMI Specification was developed by Sony, Hitachi, Thomson
(RCA), Philips, Matsushita (Panasonic), Toshiba and Silicon Image as the digital interface standard for the
consumer electronics market. The HDMI specification combines uncompressed high-definition video and
multi-channel audio in a single digital interface to provide crystal-clear digital quality over a single cable.
For more information about HDMI, please visit www.hdmi.org
HDMI, High-Definition Multimedia Interface, and Deep Color are trademarks of
HDMI Licensing, LLC in the United States and other countries.
12
07-0230
PS8924A
11/29/07