BOARDCOM BCM8152_06

BCM8152
®
10-GBPS TRANSCEIVER WITH 10G CLOCK, BUS SKEW, AND LIMITING AMPLIFIER
FEATURES
SUMMARY OF BENEFITS
• 10-gigabit Multisource Agreement (MSA)/XFP-compatible
• Provides compliance Optical Internetworking Forum (OIF),
• Fully integrated multirate CDR, DEMUX, CMU, and MUX
• 1SFI-4 parallel interface (16-bit LVDS)
Telcordia®, ITU-T, and IEEE 802.3™ae standards
• Reduces design cycle and time-to-market
• High level of integration allows for higher port density
• 10-gigabit serial transmitter clock output
solutions
• Limiting amplifier
• Uses the most effective silicon economy of scale for CMOSbased devices
• On-chip PLL-based clock generator
• Standard CMOS fabrication process
• Line and system loopback modes
• Receiver and transmitter serial data polarity invert
APPLICATIONS
• Bit order reversal
• Analog loss-of-signal output (ALOSB)
• OC-192/STM-64/10-GbE/FEC transmission equipment
• Transmit and receive lock detect
• SONET/SDH/10-GbE/10FC/FEC optical modules
• 10-word FIFO with overflow alarm absorbs system clock jitter
• ADD/DROP multiplexers
• Reference clock: 1/16 or 1/64 of the selectable data rate
• Digital cross-connects
• Selectable receive clock and receive data squelch
• ATM switch backbone
• Selectable loop timing mode
• SONET/SDH/10-GbE/10FC/FEC test equipment
• Internal phase detector and charge pump for cleanup PLL;
• Terabit and edge routers
external VCXO required
• Input threshold offset adjustment and phase adjustment to
optimize bit error rate and jitter tolerance margin
• Power supplies: core, LVPECL, LVDS output, CML at 1.8V,
LVDS input, and CMOS I/O at 1.8 or 3.3V
• Power dissipation: 1.2W typical
16
16
OTX
ORX
16
16
BCM8152
ORX
OTX
BCM8152
Network Interface
Processor
Network Interface
Processor
Functional Block Diagram
OVERVIEW
POR
FIFO
Control
TxRESETB
TxFIFOERRB
Write
Pointer
TxPICLKSEL
SKEW1/0
TxPOLSEL
TxLSBSEL
Input
Register
LVDS
Parallel Inputs
16 x 10
FIFO
16
CML
Serial Input
TxPICLKP
TxPICLKN
16:1
MUX
TSDP
Output
Retimer
TSDN
RB_LVDSIN
B
Read
Pointer
TxDIN[15:0]P
TxDIN[15:0]N
TSCLKP
TSCLKN
C
TxREFCLKP
TxREFCLKN
TxPCLKP
TxRATESEL1/0
TxREFSEL
TxMCLKSEL
IFSEL
VCP/VCN_CMU
TxPCLKN
Multirate CMU
TxMCLKP
TxMCLKP
RB_TX
B
PDTSCLK
C
RB_LVDSOUT
A
TxLOCKERRB
RxMCLKSEL
RxMUTEMCLKB
RxMUTEPOCLKB
RxMUTEDOUTB
A
RxPOLSEL
RxDOUT[15:0]N
RXLSBSEL
CML
Serial Input
LVDS
Parallel Outputs
RxDOUT[15:0]P
Limiting
Amplifier
RDINP
16:1
16
Output
Register
A
RxPOCLKN
RxPOCLKP
DeMUX
RDINN
A
RxMCLKN
OFFSETP/N
ENEXTOFST
RxREFCLKP
RxREFCLKN
RxMCLKP
Multirate
CDR
VCP/VCN_CDR
RxRATESEL1/0
RxREFSEL
RxLCKREFB
LOSIB
RxREFCKENB
RxPHSADJ[2:0,FINE]
RB_ALOSB
TH_ALOSB2/1
RxLOCKERRB
BCM8152
ALOS
Detect
ALOSB
BCM8152 Block Diagram
On-chip clock synthesis is performed by the high-frequency, low-jitter
phase locked loop (PLL) on the BCM8152 transceiver chip, allowing the
use of a low-frequency reference clock selectable to the line rate divided
by either 16 or 64.
Clock recovery is performed on the device by synchronizing its on-chip
voltage-controlled oscillator (VCO) directly to the incoming data stream.
An on-chip phase detector and charge pump plus external VCXO
implements a cleanup PLL. The cleanup PLL can be used to clean up the
CDR-recovered clock for loop timing applications or to clean up a noisy
system clock.
The low-jitter LVDS interface guarantees compliance with the bit error
rate requirements of the Telcordia, ANSI, ITU-T, and IEEE 802.3ae
standards.
The BCM8152 is packaged in a 15 x 15-mm, 301-pin BGA, in either
standard or Pb-free version.
Broadcom®, the pulse logo, Connecting everything®, and the Connecting everything logo are among
the trademarks of Broadcom Corporation and/or its affiliates in the United States, certain other countries
and/or the EU. Any other trademarks or trade names mentioned are the property of their respective
owners.
®
BROADCOM CORPORATION
16215 Alton Parkway, P.O. Box 57013
Irvine, California 92619-7013
© 2006 by BROADCOM CORPORATION. All rights reserved.
8152-PB05-R
04/17/06
Phone: 949-450-8700
Fax: 949-450-8710
E-mail: [email protected]
Web: www.broadcom.com