FILTRONIC FPD6836

FPD6836
Datasheet v3.0
0.25W POWER PHEMT
FEATURES:
•
•
•
•
•
•
LAYOUT:
25.5 dBm Output Power (P1dB)
10 dB Power Gain at 12 GHz
16.5 dB Max Stable Gain at 12 GHz
12 dB Maximum Stable Gain at 24 GHz
50% Power-Added Efficiency
8V Operation
GENERAL DESCRIPTION:
The
FPD6836
is
an
AlGaAs/InGaAs
pseudomorphic
High
Electron
Mobility
Transistor (PHEMT), featuring a 0.25 µm by
360 µm Schottky barrier gate, defined by high
-resolution stepper-based photolithography.
The recessed gate structure minimizes
parasitics to optimize performance.
The
epitaxial structure and processing have been
optimized for reliable high-power applications.
TYPICAL APPLICATIONS:
•
•
•
•
ELECTRICAL SPECIFICATIONS1:
Narrowband and broadband highperformance amplifiers
SATCOM uplink transmitters
PCS/Cellular low-voltage high-efficiency
output amplifiers
Medium-haul digital radio transmitters
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
Power at 1dB Gain Compression
P1dB
VDS = 8 V; IDS = 50% IDSS
24.5
25.5
dBm
Power Gain at P1dB
G1dB
VDS = 8 V; IDS = 50% IDSS
9.0
10.0
dB
Power-Added Efficiency
PAE
50
%
Maximum Stable Gain (S21/S12)
MSG
15.5
16.5
dB
11.0
12.0
90
110
f = 12 GHz
VDS = 8 V; IDS = 50% IDSS
POUT = P1dB
VDS = 8 V; IDS = 50% IDSS
f = 24 GHz
MAX
135
UNITS
Saturated Drain-Source Current
IDSS
VDS = 1.3 V; VGS = 0 V
mA
Maximum Drain-Source Current
IMAX
VDS = 1.3 V; VGS ≅ +1 V
215
mA
Transconductance
GM
VDS = 1.3 V; VGS = 0 V
140
mS
Gate-Source Leakage Current
IGSO
VGS = -5 V
1
10
µA
Pinch-Off Voltage
|VP|
VDS = 1.3 V; IDS = 0.36 mA
0.7
1.0
1.3
V
Gate-Source Breakdown Voltage
|VBDGS|
IGS = 0.36 mA
12.0
14.0
V
Gate-Drain Breakdown Voltage
|VBDGD|
IGD = 0.36 mA
14.5
16.0
V
Thermal Resistivity (see Notes)
θJC
VDS > 3V
125
°C/W
Note:1 TAmbient = 22°C; RF specifications measured at f = 12 GHz using CW signal
1
Tel: +44 (0) 1325 301111
Specifications subject to change without notice
Filtronic Compound Semiconductors Ltd
Fax: +44 (0) 1325 306177
Email: [email protected]
Website: www.filtronic.com
FPD6836
Datasheet v3.0
1
ABSOLUTE MAXIMUM RATING :
PARAMETER
SYMBOL
TEST CONDITIONS
ABSOLUTE MAXIMUM
6
Drain-Source Voltage
VDS
Gate-Source Voltage
VGS
0V < VDS < +10V
-3V
Drain-Source Current
IDS
For VDS < 2V
IDss
Gate Current
IG
Forward or reverse current
10mA
RF Input Power
PIN
Under any acceptable bias state
20dBm
Channel Operating Temperature
TCH
Under any acceptable bias state
175°C
Storage Temperature
TSTG
Non-Operating Storage
-65°C to 150°C
PTOT
See De-Rating Note below
1.2W
2 or more Max. Limits
80%
Total Power Dissipation
-3V < VGS < -0.5V
10V
4
Simultaneous Combination of Limits
Notes:
1
TAmbient = 22°C unless otherwise noted; exceeding any one of these absolute maximum ratings may cause
permanent damage to the device
2
Total Power Dissipation defined as: PTOT ≡ (PDC + PIN) – POUT,
where PDC: DC Bias Power, PIN: RF Input Power, POUT: RF Output Power
3
Total Power Dissipation to be de-rated as follows above 22°C:
PTOT= 1.2 - (0.008W/°C) x THS
where THS= heatsink or ambient temperature above 22°C
Example: For a 85°C carrier temperature: PTOT = 1.2 - (0.008 x (85 – 22)) = 0.69W
4
Users should avoid exceeding 80% of 2 or more Limits simultaneously
5
Thermal Resistivity specification assumes a Au/Sn eutectic die attach onto a Au-plated copper heatsink or rib.
6
Operating at absolute maximum VD continuously is not recommended. If operation at 10V is considered then
IDS must be reduced in order to keep the part within it's thermal power dissipation limits. Therefore VGS is
restricted to < -0.5V.
PAD LAYOUT:
PAD
DESCRIPTION
PIN
COORDINATES
(µm)
A
Gate Pad
90, 200
B
Drain Pad
310, 200
C
Source Pad
C
B
A
C
Note: Co-ordinates are referenced from the bottom left hand corner of the die to the centre of bond pad opening
DIE SIZE
(µm)
DIE THICKNESS (µm)
MIN. BOND PAD OPENING
(µm x µm )
400 x 400
75
75 x 70
2
Tel: +44 (0) 1325 301111
Specifications subject to change without notice
Filtronic Compound Semiconductors Ltd
Fax: +44 (0) 1325 306177
Email: [email protected]
Website: www.filtronic.com
FPD6836
Datasheet v3.0
PREFERRED ASSEMBLY INSTRUCTIONS:
ORDERING INFORMATION:
GaAs devices are fragile and should be
handled with great care. Specially designed
collets should be used where possible.
PART NUMBER
DESCRIPTION
FPD6836
Die
The recommended die attach is gold/tin
eutectic solder under a nitrogen atmosphere.
Stage temperature should be 280-290°C;
maximum time at temperature is one minute.
The recommended wire bond method is
thermo-compression wedge bonding with 0.7
or 1.0 mil (0.018 or 0.025 mm) gold wire.
Stage temperature should be 250-260°C.
HANDLING
PRECAUTIONS:
To avoid damage to the devices care should
be exercised during handling.
Proper
Electrostatic Discharge (ESD) precautions
should be observed at all stages of storage,
handling, assembly, and testing.
These
devices should be treated as Class 0 (0-250 V)
as defined in JEDEC Standard No. 22-A114.
Further information on ESD control measures
can be found in MIL-STD-1686 and MILHDBK-263.
APPLICATION NOTES & DESIGN DATA:
Application Notes and design data including Sparameters, noise parameters and device
model are available on request.
DISCLAIMERS:
This product is not designed for use in any
space based or life sustaining/supporting
equipment.
3
Tel: +44 (0) 1325 301111
Specifications subject to change without notice
Filtronic Compound Semiconductors Ltd
Fax: +44 (0) 1325 306177
Email: [email protected]
Website: www.filtronic.com