HOLTIC HI-8040QM-01

HI-8040
CMOS HIGH VOLTAGE DISPLAY DRIVER
GENERAL DESCRIPTION
APPLICATIONS
The HI-8040 is part of a family of display drivers which
control segment information in the same way. Data is
serially clocked into the device and the data for all segment
outputs are latched in parallel when the Load input
transitions from high to low. With the Data Out from the shift
register available, devices may be cascaded to obtain more
segment outputs. The shift register is 85 bits long.
S59
S58
S57
S56
S55
S54
S53
S52
S51
S50
S49
S48
S47
S46
S45
S44
S43
S42
S41
S40
S39
S38
S37
S36
S35
S34
S33
S32
S31
S30
PIN CONFIGURATION (Top View)
S60
S61
S62
S63
S64
S65
S66
S67
S68
S69
S70
S71
S72
S73
S74
S75
S76
S77
S78
S79
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
100 PIN QUAD CERPACK
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
S29
S28
S27
S26
S25
S24
S23
S22
S21
S20
S19
S18
S17
S16
S15
S14
S13
S12
S11
S10
S80
S81
S82
S83
S84
S85
VSS
CS
CL
LD
DIN
BPOSC
BPIN
CONVOT
VDD
DOUT85
CONVOC
VEE
T1
T2
BP
S1
S2
S3
S4
S5
S6
S7
S8
S9
The die is metal mask programmable to provide for various
package and/or cascade tap options. Consult your Holt
Sales representative to explore the possibilities.
! Dichroic Liquid Crystal Displays
! Standard Liquid Crystal Displays
! MEMS Drivers
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
The HI-8040 is a CMOS integrated circuit designed for high
voltage LCD display drive applications. It can drive 85
segments at voltages between +5 and -30 volts. An optional
voltage converter can generate the negative display drive
voltage. Test inputs facilitate opens and shorts testing. The
backplane frequency is checked and, as long as power is
available, the segments are shut "Off" if the frequency
becomes too low.
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
August 2005
See page 5 for magnified view
FEATURES
FUNCTIONAL BLOCK DIAGRAM
! 4 MHz serial input data rate
DIN
CL
! 85 segment outputs
! Cascadable
CS
! 5 Volt inputs translated to 35 Volts
Þ
Þ
DATA IN
8 5 Sta g e
S h i ft R e g i s t e r
CLK
Þ
LE
! Test pins allow hardware all "ON", all "OFF" or
alternating
! Monitors backplane oscillation and forces all
segments to "OFF" condition if below 10Hz
LD
BPOSC
BPIN
Þ
Þ
Þ
Oscillator
Divider
Vo l ta g e
Tr a n s l a t o r
! Negative voltage converter available on-chip
! CMOS low power
! Military processing available
85 Bit Latch
Vo l ta g e
Tr a n s l a t o r s
H i g h Vo l ta g e
Drivers
H i g h Vo l ta g e
B u ff e r
Þ BP
(DS8040 Rev. B)
DOUT
85
Þ
HOLT INTEGRATED CIRCUITS
www.holtic.com
85 SEGMENTS
08/05
HI-8040
FUNCTIONAL DESCRIPTION
INPUT LOGIC
DOUT
CS must be held low to enter data into the shift register.
The data is clocked on the negative edge of CL. LD is normally held low and only pulsed high when new data is ready
for display. When LD is high the latch is transparent. All four
logic inputs are TTL compatible. A logic "1" at DIN that is
eventually latched to the segment drivers will cause the segment to be at the opposite voltage level of the BP pin (out of
phase).
The DOUT pin is available from segment 85 for cascading
devices to drive more segments and for verifying the data
integrity. This output can drive 2 TTL loads. It changes on the
positive edge of CL.
BPOSC and BPIN
The user can either make an oscillator to create the
backplane frequency or drive an external clock into BPIN
leaving BPOSC open. To make an oscillator, pins BPOSC
and BPIN must be connected together and the appropriate
R and C combination applied (See Figure 1). If the oscillator
is used, the backplane frequency is approximately
1
fBP = 256 RC. (for R = 180KW & C = 220pF, fBP » 100Hz).
AUTOMATIC SEGMENTS OFF
The internal backplane signal is tested continuously to be at
least 10Hz. If the detector senses f<10Hz, then the segments
are forced to the same voltage as the backplane (all segments
in "OFF" state). However, the detector is only functional while
VDD is above the minimum operating voltage specification.
TEST INPUTS
The test functions available are:
T2
T1
Display
0
0
Normal
0
1
All Off
1
0
All On
1
1
Alternating On/Off Segments
VEE & NEGATIVE VOLTAGE CONVERTER
VEE may be externally driven to a maximum -30V. Alternatively, there is a voltage converter that will provide -21.4 volts
(See Figure 2). If the converter pins are left open circuit, an
on-chip sense resistor will cause shut down of all current
consumption associated with the converter. The converter
will survive a shorted segment condition and continue to
maintain VEE at -20 volts.
The test inputs must be tied to the appropriate logic level for
correct circuit operation.
VDD
R 330KW
C
R
CONVOSC
RSENSE
÷ 256
Control
VDD
Q
R
VSS
IN5818, IN5819
CONVOUT
BPIN
C
OSC
VDD
330µh
VSS
BPOSC
TO BACKPLANE
TRANSLATOR
AND DRIVER
VEE
10µF
VSS
Figure 1. INTERNAL OSCILLATOR CIRCUIT
Figure 2. OPTIONAL VOLTAGE CONVERTER
HOLT INTEGRATED CIRCUITS
2
HI-8040
LD
CL
CS
DIN
BP
CS CL LD
CS CL LD
CS CL LD
DIN
DO
DIN
DO
DIN
DO
BPIN
BP
BPIN
BP
BPIN
BP
1MW
1MW
1500pF
1µF
1µF
R
C
BPOSC
BPOSC
V
os
BPOSC
1MW
1MW
SEGMENTS
SEGMENTS BACK
PLANE
SEGMENTS
SEG
n
Figure 3. RC OSCILLATOR AND CASCADED
DEVICES
CL
INPUT
1µF
1µF
360pF
Figure 4. OFFSET MEASUREMENT
tCL
tCW
DIN
INPUT
tDS
tDH
CS
INPUT
tCSS
tLCS
tCSL
tCSH
LD
INPUT
tCDO
DOUT
OUTPUT
tLS
VALID
Figure 5. TIMING DIAGRAM
HOLT INTEGRATED CIRCUITS
3
tLW
HI-8040
ABSOLUTE MAXIMUM RATINGS
Voltages referenced to VSS = 0V
Supply Voltage
VDD........................ 0V to 7V
VEE................VDD-35V to 0V
Voltage at any input, except BPIN....-0.3 to VDD+0.3V
Voltage at BPIN input.................VDD-35 to VDD+0.3V
DC Current any input pin...................................10 mA
Power Dissipation......................................................300 mW
Operating Temperature Range - Industrial...... -40° to +85°C
Operating Temperature Range - Hi-Temp/Mil...-55° to +125°C
Storage Temperature Range............................-65° to +150°C
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only.
Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied.
Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
DC ELECTRICAL CHARACTERISTICS
VDD = 5V ±5%, VEE = -21.5V, VSS = 0V, TA = operating temperature range (unless otherwise specified).
PARAMETER
Operating Voltage
Supply Current:
SYMBOL
(Converter Off, fBP = 100Hz)
Input Low Voltage
(excluding BPIN)
Input High Voltage
(excluding BPIN)
Input Low Voltage
(BPIN)
Input High Voltage
(BPIN)
Input Current
Input Capacitance
(Guaranteed, not tested)
Segment Output Impedance
Backplane Output Impedance
Data Out Current:
Source Current
Sink Current
Voltage Converter:
@ No Load
(VDD - VSS = 5V, TA = 25°C)
@ 0.1mA Load
@ 10KW Load
Offset Voltage
(Guaranteed, not tested)
VDD
IDD
IEE
VIL
VIH
VILX
VIHX
IIN
CI
RSEG
RBP
IDOH
IDOL
VEEC
IDD
VEEC
VOS
CONDITION
MIN
TYP
3.0
Static, No Load
Static, No Load
300
0
2
VEE
0.8 VDD
VIN = 0 to 5V
IL = 10µA
IL = 10µA
VOH = 4.5
VOL = 0.4
See Fig. 2
See Fig. 2
See Fig. 2
See Fig. 4
3.2
-22
-21.5
MAX
UNITS
7.0
600
120
0.8
VDD
0.6 VDD
VDD
100
5
15,000
600
-3.0
25
V
µA
µA
V
V
V
V
nA
pF
W
W
mA
mA
V
mA
V
mV
MAX
UNITS
170
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
-21
1.8
-20
AC ELECTRICAL CHARACTERISTICS
VDD = 5V , VEE = -21.5V, VSS = 0V, TA = operating temperature range (unless otherwise specified).
PARAMETER
Clock Period
Clock Pulse Width
Data In - Setup
Data In - Hold
Chip Select - Setup to Clock
Chip Select - Hold to Clock
Load - Setup to Clock
Chip Select - Setup to Load
Load Pulse Width
Chip Select - Hold to Load
Data Out Valid, from Clock
non-cascaded
cascaded
non-cascaded
cascaded
SYMBOL
VDD
MIN
tCL
tCL
tCW
tCW
tDS
tDH
tCSS
tCSH
tLS
tCSL
tLW
tLCS
tCDO
5V
5V
5V
5V
5V
5V
5V
5V
5V
5V
5V
5V
5V
250
500
125
250
80
80
100
120
120
0
130
120
HOLT INTEGRATED CIRCUITS
4
TYP
HI-8040
ORDERING INFORMATION
PART
PACKAGE
TEMPERATURE
HI-8040Q
100-PIN CERAMIC QUAD FLAT PACK (CQFP)
-40°C to +85°C
HI-8040QT
100-PIN CERAMIC QUAD FLAT PACK (CQFP)
HI-8040QM-01 100-PIN CERAMIC QUAD FLAT PACK (CQFP)
NUMBER
DESCRIPTION
BURN
IN
LEAD
FINISH
I
NO
SOLDER
-55°C to +125°C
T
NO
SOLDER
-55°C to +125°C
M
YES
SOLDER
RANGE
FLOW
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
100 PIN QUAD CERPACK
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
S60
S61
S62
S63
S64
S65
S66
S67
S68
S69
S70
S71
S72
S73
S74
S75
S76
S77
S78
S79
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
S59
S58
S57
S56
S55
S54
S53
S52
S51
S50
S49
S48
S47
S46
S45
S44
S43
S42
S41
S40
S39
S38
S37
S36
S35
S34
S33
S32
S31
S30
MAGNIFIED VIEW OF PIN ASSIGNMENTS
S80
S81
S82
S83
S84
S85
VSS
CS
CL
LD
DIN
BPOSC
BPIN
CONVO
VDD
DOUT85
CONVO
VEE
T1
T2
BP
S1
S2
S3
S4
S5
S6
S7
S8
S9
Pin 1
HOLT INTEGRATED CIRCUITS
5
S29
S28
S27
S26
S25
S24
S23
S22
S21
S20
S19
S18
S17
S16
S15
S14
S13
S12
S11
S10
HI-8040 PACKAGE DIMENSIONS
inches (millimeters)
100-PIN CERAMIC QUAD FLAT PACK
Package Type: 100 CQR
.014 ± .002 TYP
(.356 ± .051 TYP)
.0256 ±.002 TYP
(.6502 ±.051 TYP)
.654 ± .012
(16.612 ± .305)
.551 ±.006
(13.995 ±.152)
.718 ± .014
(18.237 ± .356)
Pin 1
.890 ± .012
(22.606 ± .305)
.008 TYP
(.203 TYP)
.787 ± .007
(19.99 ± .178)
Detail A
.170 MAX
(4.318 MAX)
.032 ± .008
(.813 ± .203)
.954 ± .014
(24.23 ± .356)
HOLT INTEGRATED CIRCUITS
6
.0065 ± .0015
(.165 ± .038)
0° to 7°
Detail A