HTC LM3843AN

LM3842A/3A/4A/5A
CURRENT MODE PWM CONTROLLER
FEATURES
8 SOP/ 8 DIP PIN Configulation
Compen
sation
Voltage
Feedback
● Automatic feed forward compensation
●
●
●
●
●
Optimized for offline converter
Double pulse suppression
Current mode operation to 500 KHz
High gain totem pole output
Internally trimmed bandgap reference
1
8
VREF
2
7
Vcc
Current
Sense
3
6
OUTPUT
RT/CT
4
5
GND
● Undervoltage lockout with hysteresis
● Low start up current :< 0.3 mA
ORDERING INFORMATION
DESCRIPTION
Device
Package
LM3842A/3A/4A/5A D
8 SOP
LM3842A/3A/4A/5A N
8 DIP
The LM3842A is fixed frequency current-mode PWM controller. It is specially designed for Off-Line and
DC-to-DC converter applications with minimal external components.
This integrated circuit features a trimmed oscillator for precise duty cycle control, a temperature
compensated reference, high gain error amplifier, current sensing comparator, and a high current
totempole output ideally suited for driving a power MOSFET.
Protection circuitry includes built in under-voltage lockout and current limiting.
SIMPLIFIED BLOCK DIAGRAM
5V
Reference
VREF ⑧
R
R
RT/CT ④
VFB ②
COMP ①
Vcc
Undervoltage
Lockout
VREF
Undervoltage
Lockout
⑦ Vcc
Oscillator
⑥ Output
Latching
PWM
+
-
⑤ Ground
Error
Amplifie
r
③ Current
Sense
Input
ABSOLUTE MAXIMUM RATINGS (TA= 25℃)
Characteristic
Power Supply Voltage
Output Current
Analog Inputes Voltage
Error Amp Output Sink Current
Power Dissipation
Storage Temperature Range
Lead Temperature (soldering 5 sec)
Symbol
Vcc
I
VIN
ISINK
PD
Tstg
T
Value
30
±1
-0.3 to 5.5V
10
1
-65 to 150
260
Unit
V
A
V
mA
W
℃
℃
HTC
1
LM3842A/3A/4A/5A
CURRENT MODE PWM CONTROLLER
ELECTRICAL CHARACTERISTIC
(Vcc=15V(Note 1), RT = 10kΩ, CT=3.3nF 0 ≤ TA ≤ 70℃ ; unless otherwise specified)
Characteristic
REFERENCE SECTION
Reference Output Voltage
Line Regulation
Load Regulation
Output Short Circuit Current
OSCILLATOR SECTION
Normal Frequency
Voltage Stability
Amplitude
ERROR AMPLIFIER SECTION
Input B Current
Feedback Input Voltage
Open Loop Voltage Gain
Power Supplier Rejection Ratio
Output Sink Current
Output source Current
Output Voltage High
Output Voltage Low
CURRENT SENSE SECTION
Input Voltage Gain
Maximum Input Signal
Power Supply Rejection Ratio
Input Bias Current
OUTPUT SECTION
Output Voltage Low
Output Voltage High
Symbol
Test Condition
Min
Typ
Max
Unit
VREF
Vo
Vo
Isc
Tj = 25℃, IO=1 mA
12V ≤ Vcc ≤ 25V
1mA ≤ Io ≤ 20mA
TA = 25℃
4.90
5.00
2
3
-85
5.10
20
2.5
-180
V
mV
mV
mA
FOSC
Sv
Vosc
Tj = 25℃
12V ≤ Vcc ≤ 25V
47
52
0.2
1.6
57
1
kHz
%
Vp-p
-0.1
2.50
90
-2
2.58
μA
V
dB
dB
mA
mA
V
V
IIB
VFB
AVOL
PSRREA
ISI
ISO
VOH
VOL
Av
VMAX
PSRRSC
IIB
(Note 2 & 3)
Vo=5V (Note 2)
12V ≤ Vcc ≤ 25V
VOL
Isink = 20mA
Isink = 20mA
Isource = 20mA
Isource = 20mA
Tj = 25℃, CL=1nF
Tj = 25℃, CL=1nF
VOH
T
T
Rise Time
Fail Time
UNDERVOLTAGE LOCKOUT SECTION
Start-up Threshold
Minimum Operating Voltage
(After Turn-On )
TOTAL STANDBY CURRENT
Start-up Current
Operating Supply Current
Zener Voltage
Vo=2.5V
2.42
2V≤ Vo ≤ 4V
65
60
12V ≤ Vcc ≤ 25V
VFB=2.7V, Vo - 1.1V
2
V = 2.3V, Vo=5V
-0.5
VFB=2.7V, RL=15kΩ to GND
5
VFB=2.7V, RL=15kΩ to VRGR
Vth
VCC(MIN)
3842A
3843A
3842A
3843A
Ist
ICC
V
/
/
/
/
3844A
3845A
3844A
3845A
2.85
0.9
7
-1.0
6
0.8
3
1
70
-2
1.1
3.15
1.1
-1.0
150
150
V
V
V
V
nS
nS
14.5
7.8
8.5
7.0
16
8.4
10
7.6
17.5
9
11.5
8.2
V
V
V
V
0.3
17
30
0.17
13
38
mA
mA
V
13
12
0.4
2.2
V/V
V
dB
μA
0.1
1.5
13.5
13.0
45
35
Vcc=14V
Icc = 25mA
70
Note: 1. Adjust Vcc above the start threshould before setting at 15V.
2. Parameter measured at trip point of latch with VFB - 0.
3. Comparator Gain defined as:
A
V
= ΔV Output Compensation(pin FB) ;
ΔV Current Sanseinput(pin CS)
HTC
2
LM3842A/3A/4A/5A
CURRENT MODE PWM CONTROLLER
Fig.1 Open Loop Test Circuit
VREF
RT
2N
2222
4.7K
A
V1
E/A
ADJUST
1
COMP
2
VFB
VREF
8
100K
1K
ISENSE
ADJUST
0.1
VC 7
1K/1W
LM3842A
5K
0.1
3
ISENSE
OUTPUT 6
4
RT/CT
5
OUTPUT
4.7K
GND
CT
High peak currents associated with capacitive loads necessitate careful grounding techniques
Timing and bypass capacitors should be connected close to pin 5 in a single point ground.
The transistor and 5KΩ potentiometer are used to sample the oscillator waveform and apply an
adjustable ramp to pin 3.
Fig.2 Under Voltage Lockout
ON/OFF COMMAND
TO REST OF IC
7
LM3842A
LM3843A/5A
VON
16V
8.4V
VOFF
10V
7.6V
ICC
< 15mA
< 1mA
VCC
VOFF VON
During Under-Voltage Lock-Out, the output driver is biased to a high impedance state.
Pin 6 should be shunted to ground with a bleeder resistor to prevent activating the power switch
with output leakage current.
Fig.3 Error Amp Configuration
2.5V
0.5mA
+
VFB
Zi
2
Zf
-
1
COMP
Error amp can source or sink up to 0.5mA
HTC
3
LM3842A/3A/4A/5A
CURRENT MODE PWM CONTROLLER
Fig.4 Current Sense Circuit
ERROR
AMP
2R
IS
1
R
R
COMP
1V
CURRENT
SENSE
CURRENT
SENSE
COMPARATOR
3
C
RS
5
GND
Peak current (IS) is determined by the formula:
IS(MAX) ~
1.0V
RS
A small RC filter may be required to suppress switch transients.
Fig.5 Oscillator Waveforms and Maximum Duty Cycle
VREF
LARGE RT
SMALL CT
8
V4
RT
RT/CT
INTERNAL CLOCK
4
CT
GND
LARGE RT
SMALL CT
V4
5
INTERNAL CLOCK
Oscillator timing capacitor, CT, is charged by VREF through RT, and discharged by an internal
current source. During the discharge time, the internal clock signal blanks the output to the
low state. Selection of RT and CT therefore determines both oscillator frequency and maximum
duty cycle. Charge and discharge times are determined by the formulas:
tc ~
~ 0.55 RT CT
td ~ RT CT ∫n(
0.0063 RT - 2.7
)
0.0063 RT - 4
Frequency, then, is: f = (tc + td)
For RT>5KΩ, f~
-1
1.8
RT CT
HTC
4
LM3842A/3A/4A/5A
CURRENT MODE PWM CONTROLLER
Fig.6 Shutdown Techniques
1K
8
3
330Ω
VREF
1
COMP
ISENSE
SHUTDOWN
500Ω
SHUTDOWN
TO CURRENT
SENSE-RESISTOR
Shutdown of the LM3842A can be accomplished by two methods; either raise pin 3 above 1V or
pull pin 1 below a voltage two diode drops above ground. Either method causes the output of the
PWM comparator to be high (refer to block diagram). The PWM latch is reset dominant so that
the output will remain low until the next clock cycle after the shoutdown condition at pins 1 and/or 3
is removed. In one example, an externally latched shutdown may be accomplished by adding an
SCR which will be reset by cycling VCC below the lower UVLO threshold. At this point the
reference turns off, allowing the SCR to reset.
Fig.7 Slope Compensation
VREF
8
0.1μF
RT
LM3842A
RT/CT
4
CT
R1
ISENSE
R2
ISENSE
3
C
RSENCE
A fraction of the oscillator ramp can be resistively summed with the current sense signal to
provide slope compensation for converters requiring duty cycles over 50%.
Note that capacitor, C, forms a filter with R2 to suppress the leading edge switch spikes.
HTC
5
LM3842A/3A/4A/5A
CURRENT MODE PWM CONTROLLER
Fig.1 Output Dead Time
Fig.2 Timing Resistor vs Frequency
100
CT=100nF
CT=200pF
50
CT=10nF
CT=100pF
CT=5.0nF
20
CT=47nF
30
CT=2.0nF
RT(kΩ)
RT, Timing Resister (kΩ
80
CT=1.0nF
CT=500pF
8.0
5.0
CT=22nF
CT=10nF
CT=4.7nF
10
CT=2.2nF
2.0
CT=10nF
0.8
10k
20k
50k100k
200k
500k
1.0M
3
fosc, Frequency (kHz)
100
1k
10k
100k
1M
fosc, Frequency(Hz)
Fig.3 Output Saturation Characteristics
Fig.4 Error Amplifier Open Loop
4
VCC=15V
TA=25℃
3
2
1
0
SOURCE (V
CC-VOH)
10-3
2
4
SINK (VOL)
6 8 10-1
2
4
80
0
Gain
60
-45
40
Phase
-90
20
-135
0
-180
Φ, Excess Phase Degree
AVOL, Open-Loop Voltage Gain (d
VSAT, Output Saturation Voltage (V
Gain and Phase Frequency
6 8
Io, Output Load Current (A)
10
100
1K
10K 100K
1M
10M
Fosc, Frequency (Hz)
PIN FUNCTION DESCRIPTION
Pin No.
1
2
3
4
5
6
7
8
Function
Description
Compensation This pin is the Error Amplifier output and is made available for loop
compensation.
Voltage
This is the inverting input of the Error Amplitier. It is normally connected
Feedback
to the switching power supply output through a resister divider.
Current Sense A voltage proportional to inductor current is connected to this input.
The PWM uses this information to terminate the output switch conduction.
RT/CT
The Oscillator frequency and maximum Output duty cycle are
programmed by connecting resistor RT to VREF and capacitor CT
to ground. Operation to 500kHz is possible.
GND
This pin is the combined control circuitry and power ground.
Output
This output directly drives the gate of a power MOSFET. Peak currents
up to 1.0A are sourced and sunk by this pin.
Vcc
This pin is the positive supply of the control IC.
VREF
This is the reference output. It provides charging current for capacitor
CT through resistor RT.
HTC
6