ICMIC X76F102V8

ICmic
TM
This X76F102 device has been acquired by
IC MICROSYSTEMS from Xicor, Inc.
IC MICROSYSTEMS
ISO 7816 Compatible
X76F102
1K
128 x 8 bit
Secure SerialFlash
FEATURES
DESCRIPTION
•64-bit Password Security
•One Array (112 Bytes) Two Passwords (16 Bytes)
The X76F102 is a Password Access Security Supervisor,
containing one 896-bit Secure Serial Flash array. Access to
—Read Password
—Write Password
•Programmable Passwords
•Retry Counter Register
—Allows 8 tries before clearing of the array
•32-bit Response to Reset (RST Input)
•8 byte Sector Write mode
•1MHz Clock Rate
•2 wire Serial Interface
•Low Power CMOS
—2.0 to 5.5V operation
—Standby current Less than 1µA
—Active current less than 3 mA
•High Reliability Endurance:
—100,000 Write Cycles
•Data Retention: 100 years
•Available in:
—8 lead PDIP, SOIC, MSOP, TSSOP, and Smart
Card Module
the memory array can be controlled by two 64-bit
passwords. These passwords protect read and write
operations of the memory array.
The X76F102 features a serial interface and
software protocol allowing operation on a popular two
wire bus.
The bus signals are a clock Input (SCL) and a bidirectional
data input and output (SDA).
The X76F102 also features a synchronous response to reset
providing an automatic output of a hard-wired 32-bit
data stream conforming to the industry standard for
memory cards.
The X76F102 utilizes Xicor’s proprietary Direct WriteTM
cell, providing a minimum endurance of 100,000 cycles and
a minimum data retention of 100 years.
FUNCTIONAL DIAGRAM
Retry Counter
Data Transfer
SCL
SCA
Erase Logic
Array Access
Enable
Interface
Logic
112 byte
EEPROM Array
Password Array
and Password
Verification Logic
RST
ISO Reset
Response Register
Xicor, Inc. 1999 Patents Pending
9900-5004.2 1/26/99 EP
1
Characteristics subject to change without notice
X76F102
PIN DESCRIPTIONS
If the X76F102 is in a nonvolatile write cycle a “no ACK”
(SDA=High) response will be issued in response to loading of the command byte. If a stop is issued prior to the
nonvolatile write cycle the write operation will be terminated and the part will reset and enter into a standby
mode.
Serial Clock (SCL)
The SCL input is used to clock all data into and out of the
device.
Serial Data (SDA)
SDA is an open drain serial data input/output pin. During
a read cycle, data is shifted out on this pin. During a write
cycle, data is shifted in on this pin. In all other cases, this
pin is in a high impedance state.
PIN NAMES
Symbol
Reset (RST)
RST is a device reset pin. When RST is pulsed high the
X76F102 will output 32 bits of fixed data which conforms
to the standard for “synchronous response to reset”. The
part must not be in a write cycle for the response to reset
to occur. See Figure 7. If there is power interrupted during the Response to Reset, the response to reset will be
aborted and the part will return to the standby state. The
response to reset is "mask programmable" only!
Description
SDA
Serial Data Input/Output
SCL
Serial Clock Input
RST
Reset Input
Vcc
Supply Voltage
Vss
Ground
NC
No Connect
PIN CONFIGURATION
PDIP
The basic sequence is illustrated in Figure 1.
DEVICE OPERATION
The X76F102 memory array consists of fourteen 8-byte
sectors. Read or write access to the array always begins
at the first address of the sector. Read operations then
can continue indefinitely. Write operations must total 8
bytes.
VCC
1
8
RST
NC
2
7
SCL
NC
3
6
SDA
4
5
NC
Vss
SOIC
There are two primary modes of operation for the
X76F102; Protected READ and protected WRITE. Protected operations must be performed with one of two
8-byte passwords.
Smart Card Module
VSS
1
8
VCC
NC
2
7
RST
VCC
GND
SDA
3
6
SCL
RST
NC
NC
4
5
NC
SCL
SDA
NC
NC
MSOP
The basic method of communication for the device is
generating a start condition, then transmitting a command, followed by the correct password. All parts will be
shipped from the factory with all passwords equal to ‘0’.
The user must perform ACK Polling to determine the
validity of the password, before starting a data transfer
(see Acknowledge Polling.) Only after the correct password is accepted and a ACK polling has been performed,
can the data transfer occur.
VSS
1
8
NC
2
7
NC
VCC
NC
3
6
RST
SDA
4
5
SCL
TSSOP
VCC
To ensure the correct communication, RST must remain
LOW under all conditions except when running a
“Response to Reset sequence”.
Data is transferred in 8-bit segments, with each transfer
being followed by an ACK, generated by the receiving
device.
2
1
8
SCL
NC
2
7
RST
NC
3
6
SDA
VSS
4
5
NC
X76F102
After each transaction is completed, the X76F102 will
reset and enter into a standby mode. This will also be the
response if an unsuccessful attempt is made to access a
protected array.
Clock and Data Conventions
Data states on the SDA line can change only during SCL
LOW. SDA changes during SCL HIGH are reserved for
indicating start and stop conditions. Refer to Figure 2 and
Figure 3.
Figure 1. X76F102 Device Operation
Start Condition
All commands are preceeded by the start condition,
which is a HIGH to LOW transition of SDA when SCL is
HIGH. The X76F102 continuously monitors the SDA and
SCL lines for the start condition and will not respond to
any command until this condition is met.
LOAD COMMAND/ADDRESS BYTE
LOAD 8-BYTE
PASSWORD
A start may be issued to terminate the input of a control
byte or the input data to be written. This will reset the
device and leave it ready to begin a new read or write
command. Because of the push/pull output, a start cannot be generated while the part is outputting data. Starts
are inhibited while a write is in progress.
VERIFY PASSWORD
ACCEPTANCE BY
USE OF ACK POLLING
Stop Condition
All communications must be terminated by a stop condition. The stop condition is a LOW to HIGH transition of
SDA when SCL is HIGH. The stop condition is also used
to reset the device during a command or data input
sequence and will leave the device in the standby power
mode. As with starts, stops are inhibited when outputting
data and while a write is in progress.
READ/WRITE
DATA
BYTES
Retry Counter
The X76F102 contains a retry counter. The retry counter
allows 8 accesses with an invalid password before any
action is taken. The counter will increment with any combination of incorrect passwords. If the retry counter overflows, the memory area and both of the passwords are
cleared to "0". If a correct password is received prior to
retry counter overflow, the retry counter is reset and
access is granted.
Acknowledge
Acknowledge is a software convention used to indicate
successful data transfer. The transmitting device, either
master or slave, will release the bus after transmitting
eight bits. During the ninth clock cycle the receiver will
pull the SDA line LOW to acknowledge that it received
the eight bits of data.
The X76F102 will respond with an acknowledge after
recognition of a start condition and its slave address. If
both the device and a write condition have been
selected, the X76F102 will respond with an acknowledge
after the receipt of each subsequent eight-bit word.
Device Protocol
The X76F102 supports a bidirectional bus oriented protocol. The protocol defines any device that sends data
onto the bus as a transmitter and the receiving device as
a receiver. The device controlling the transfer is a master
and the device being controlled is the slave. The master
will always initiate data transfers and provide the clock for
both transmit and receive operations. Therefore, the
X76F102 will be considered a slave in all applications.
3
X76F102
Figure 2. Data Validity
SCL
SDA
Data Stable
Data
Change
Figure 3. Definition of Start and Stop Conditions
SCL
SDA
Start Condition
Stop Condition
Table 1. X76F102 Instruction Set
Command
after Start
Command Description
Password
used
1 0 0 S3 S2 S1 S00
Sector Write
Write
1 0 0 S3 S2 S1 S0 1
Sector Read
Read
1 1 1 1 1 1 0 0
Change Write Password
Write
1 1 1 1 1 1 1 0
Change Read Password
Write
0 1 0 1 0 1 0 1
Password ACK Command
None
Illegal command codes will be disregarded. The part will respond with a “no-ACK” to the illegal byte and then return to
the standby mode. All write/read operations require a password.
PROGRAM OPERATIONS
which starts the nonvolatile write cycle. If more or less
than 8 bytes are transferred, the data in the sector
remains unchanged.
Sector Write
The sector write mode requires issuing the 8-bit write
command followed by the password and then the data
bytes transferred as illustrated in figure 4. The write command byte contains the address of the sector to be written. Data is written starting at the first address of a sector
and eight bytes must be transferred. After the last byte to
be transferred is acknowledged a stop condition is issued
ACK Polling
Once a stop condition is issued to indicate the end of the
host’s write sequence, the X76F102 initiates the internal
nonvolatile write cycle. In order to take advantage of the
typical 5ms write cycle, ACK polling can begin immediately. This involves issuing the start condition followed by
4
X76F102
the new command code of 8 bits (1st byte of the protocol.) If the X76F102 is still busy with the nonvolatile write
operation, it will issue a “no-ACK” in response. If the nonvolatile write operation has completed, an “ACK” will be
returned and the host can then proceed with the rest of
the protocol.
Password ACK Polling Sequence
PASSWORD LOAD
COMPLETED
ENTER ACK POLLING
ISSUE START
Data ACK Polling Sequence
Write sequence completed
Enter ACK Polling
ISSUE
PASSWORD
ACK COMMAND
ISSUE START
ACK
RETURNED?
ISSUE NEW
COMMAND
CODE
NO
YES
PROCEED
ACK
RETURNED?
NO
YES
READ OPERATIONS
PROCEED
Read operations are initiated in the same manner as
write operations but with a different command code.
Sector Read
With sector read, a sector address is supplied with the
read command. Once the password has been acknowledged data may be read from the sector. An acknowledge must follow each 8-bit data transfer. A read
operation always begins at the first byte in the sector, but
may stop at any time. Random accesses to the array are
not possible. Continuous reading from the array will
return data from successive sectors. After reading the
last sector in the array, the address is automatically set to
the first sector in the array and data can continue to be
read out. After the last bit has been read, a stop condition
is generated without sending a preceding acknowledge.
After the password sequence, there is always a nonvolatile write cycle. This is done to discourage random
guesses of the password if the device is being tampered
with. In order to continue the transaction, the X76F102
requires the master to perform a password ACK polling
sequence with the specific command code of 55h. As
with regular Acknowledge polling the user can either time
out for 10ms, and then issue the ACK polling once, or
continuously loop as described in the flow.
If the password that was inserted was correct, then an
“ACK” will be returned once the nonvolatile cycle in
response to the passwrod ACK polling sequence is over.
If the password that was inserted was incorrect, then a
“no ACK” will be returned even if the nonvolatile cycle is
over. Therefore, the user cannot be certain that the password is incorrect until the 10ms write cycle time has
elapsed.
5
X76F102
START
Figure 4. Sector Write Sequence (Password Required)
Host
Commands
Write
Password
0
Wait tWC
OR
Password
ACK
Command
ACK
ACK
ACK
SDA S
ACK
X76F102
Response
Write
Password
7
WRITE
COMMAND
STOP
...
P
Wait tWC
Data ACK Polling
ACK
no-ACK
ACK
ACK
S
X76F102
Responce
ACK
Password ACK
COMMAND
ACK
Host
Commands
ACK
START
If ACK, Then
Password Matches
Figure 5. Acknowledge Polling
SCL
8th clk.
of 8th
pwd. byte
SDA
‘ACK’
clk
8th
clk
‘ACK’
8th bit
‘ACK’
clk
START
condition
ACK or
no ACK
START
Figure 6. Sector Read Sequence (Password Required)
Host
Commands
Read
Password
0
Wait tWC
OR
Password
ACK
Command
ACK
ACK
ACK
SDA S
ACK
X76F102
Response
Read
Password
7
READ
COMMAND
...
ACK
no-ACK
S
X76F102
Responce
STOP
Password ACK
COMMAND
ACK
Host
Commands
ACK
START
If ACK, Then
Password Matches
P
Data n
Data 0
6
X76F102
standard for “synchronous response to reset”. The part
must not be in a write cycle for the response to reset to
occur.
PASSWORDS
Passwords are changed by sending the "change read
password" or "change write password" commands in a
normal sector write operation. A full eight bytes containing the new password must be sent, following successful
transmission of the current write password and a valid
password ACK response. The user can use a repeated
ACK Polling command to check that a new password has
been written correctly. An ACK indicates that the new
password is valid.
After initiating a nonvolatile write cycle the RST pin must
not be pulsed until the nonvolatile write cycle is complete.
If not, the ISO response will not be activated. If the RST
is pulsed HIGH and the CLK is within the RST pulse
(meet the tNOL spec.) in the middle of an ISO transaction,
it will output the 32 bit sequence again (starting at bit 0).
Otherwise, this aborts the ISO operation and the part
returns to standby state. If the RST is pulsed HIGH and
the CLK is outside the RST pulse (in the middle of an
ISO transaction), this aborts the ISO operation and the
part returns to standby state.
There is no way to read any of the passwords.
RESPONSE TO RESET (DEFAULT = 19 02 AA 55)
The ISO Response to reset is controlled by the RST and
CLK pins. When RST is pulsed high during a clock pulse,
the device will output 32 bits of data, one bit per clock,
and it resets to the standy state. This conforms to the ISO
If there is power interrupted during the Response to
Reset, the response to reset will be aborted and the part
will return to the standby state. A Response to Reset is
not available during a nonvolatile write cycle.
Figure 7. Response to RESET (RST)
RST
SCK
1 0 0 1 1 0 0 0
SO
LSB
Byte
0
1 0 0 0 0
MSB LSB
0
0 0
0 1 0
1 0 1 0 1
MSB
MSB LSB
MSB LSB
2
1
1 0 1 0 1 0 1 0
3
ABSOLUTE MAXIMUM RATINGS*
*COMMENT
Temperature under Bias ..................... –65°C to +135°C
Storage Temperature ..........................–65°C to +150°C
Voltage on any Pin with
Respect to VSS .......................................–1V to +7V
D.C. Output Current..................................................5mA
Lead Temperature
(Soldering, 10 seconds).................................. 300°C
Stresses above those listed under “Absolute Maximum
Ratings” may cause permanent damage to the device.
This is a stress rating only and the functional operation of
the device at these or any other conditions above those
listed in the operational sections of this specification is
not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
7
X76F102
RECOMMENDED OPERATING CONDITIONS
Min.
Max.
Supply Voltage
Limits
0°C
+70°C
X76F102
4.5V to 5.5V
–40°C
+85°C
X76F102 – 2
2.0V to 5.5V
Temp
Commercial
Industrial
7025 FM T06
D.C. OPERATING CHARACTERISTICS (Over the recommended operating conditions unless otherwise specified.)
Symbol
Limits
Min.
Max.
Parameter
VCC Supply Current
(Read)
ICC1
Units
1
Test Conditions
mA
fSCL = VCC x 0.1/VCC x 0.9 Levels @ 400 KHz,
SDA = Open
RST = VSS
(3)
VCC Supply Current
(Write)
3
mA
fSCL = VCC x 0.1/VCC x 0.9 Levels @ 400 KHz,
SDA = Open
RST = VSS
ISB1(1)
VCC Supply Current
(Standby)
1
µA
VIL = VCC x 0.1, VIH = VCC x 0.9
fSCL = 400 KHz, fSDA = 400 KHz
ISB2(1)
VCC Supply Current
(Standby)
1
µA
VSDA = VSCC = VCC
Other = GND or VCC–0.3V
ILI
Input Leakage Current
10
µA
VIN = VSS to VCC
Output Leakage Current
10
µA
VOUT = VSS to VCC
VCC x 0.1
V
VCC x 0.9 VCC + 0.5
V
ICC2
ILO
(2)
Input LOW Voltage
VIH(2)
Input HIGH Voltage
VOL
Output LOW Voltage
VIL
–0.5
0.4
V
IOL = 3mA
CAPACITANCE TA = +25°C, f = 1MHz, VCC = 5V
Symbol
COUT
Test
(3)
CIN(3)
Max.
Units
Conditions
Output Capacitance (SDA)
8
pF
VI/O = 0V
Input Capacitance (RST, SCL)
6
pF
VIN = 0V
NOTES:(1) Must perform a stop command after a read command prior to measurement
(2) VIL min. and VIH max. are for reference only and are not tested.
(3) This parameter is periodically sampled and not 100% tested.
EQUIVALENT A.C. LOAD CIRCUIT
A.C. TEST CONDITIONS
Input Pulse Levels
5V
3V
1.53KW
OUTPUT
Input Rise and Fall Times
1.3KW
Input and Output Timing
Level
OUTPUT
100pF
100pF
Output Load
8
VCC x 0.1 to VCC x 0.9
10ns
VCC x 0.5
100pF
X76F102
AC CHARACTERISTICS
(TA = -40˚C to +85˚C, VCC = +3.0V to +5.5V, unless otherwise specified.)
Symbol
Parameter
Min
Max
Units
0
1
MHz
0.9
µs
fSCL
SCL Clock Frequency
tAA(2)
SCL LOW to SDA Data Out Valid
0.1
tBUF
Time the Bus Must Be Free Before a New Transmission Can
Start
1.2
µs
tHD:STA
Start Condition Hold Time
0.6
µs
tLOW
Clock LOW Period
1.2
µs
tHIGH
Clock HIGH Period
0.6
µs
tSU:STA
Start Condition Setup Time (for a Repeated Start Condition)
0.6
µs
tHD:DAT
Data In Hold Time
10
ns
tSU:DAT
Data In Setup Time
100
ns
tR
SDA and SCL Rise Time
20+0.1XCb(1)
300
ns
tF
SDA and SCL Fall Time
20+0.1XCb(1)
300
ns
tSU:STO
Stop Condition Setup Time
tDH
Data Out Hold Time
tNOL
RST to SCL Non-Overlap
tRDV
RST LOW to SDA Valid During Response to Reset
0
450
ns
tCDV
CLK LOW to SDA Valid During Response to Reset
0
450
ns
tRST
RST High Time
1.5
µs
tSU:RST
RST Setup Time
500
ns
0.6
µs
0
µs
500
ns
Notes: 1. Cb = total capacitance of one bus line in pF
2. tAA = 1.1µs Max below VCC = 3.0V.
RESET AC SPECIFICATIONS
Power Up Timing
Symbol
(1)
tPUW(1)
tPUR
Parameter
Min.
Typ(2)
Max.
Units
Time from Power Up to Read
1
mS
Time from Power Up to Write
5
mS
Notes: 1. Delays are measured from the time VCC is stable until the specified operation can be initiated. These parameters are periodically sampled
and not 100% tested.
2. Typical values are for TA = 25˚C and VCC = 5.0V
Nonvolatile Write Cycle Timing
Symbol
tWC(1)
Parameter
Min.
Write Cycle Time
Typ.(1)
Max.
Units
5
10
mS
Notes: 1. tWC is the time from a valid stop condition at the end of a write sequence to the end of the self-timed internal nonvolatile write cycle.
It is the minimum cycle time to be allowed for any nonvolatile write by the user, unless Acknowledge Polling is used.
9
X76F102
Bus Timing
t HIGH
tF
t LOW
tR
SCL
tSU:STA
t HD:STA
tHD:DAT
t SU:DAT
t SU:STO
SDA IN
tAA
t DH
t BUF
SDA OUT
Write Cycle Timing
SCL
8th bit of last byte
SDA
ACK
tWC
Stop
Condition
Start
Condition
RST Timing Diagram – Response to a Synchronous Reset
RST
tRST
tNOL
CLK
tRDV
I/O
tHIGH_RST
tNOL
1st
clk
pulse
tSU:RST
2nd
clk
pulse
tCDV
3rd
clk
pulse
tLOW_RST
DATA BIT (2)
DATA BIT (1)
10
X76F102
Pull Up Resistance in KΩ
GUIDELINES FOR CALCULATING TYPICAL VALUES OF BUS PULL UP RESISTORS
100
80
60
R
RMAX
MIN
40
20
R
RMIN
20
40
60
80 100
Bus capacitance in pF
MAX
V
CCMAX
= ------------------------- = 1.8KΩ
I
OLMIN
t
R
= ----------------C
BUS
tR = maximum allowable SDA rise time
11
X76F102
8-LEAD MINIATURE SMALL OUTLINE GULL WING PACKAGE TYPE M
0.118 ± 0.002
(3.00 ± 0.05)
0.012 + 0.006 / -0.002
(0.30 + 0.15 / -0.05)
0.0256 (0.65) TYP
R 0.014 (0.36)
0.118 ± 0.002
(3.00 ± 0.05)
0.030 (0.76)
0.0216 (0.55)
0.036 (0.91)
0.032 (0.81)
0.040 ± 0.002
(1.02 ± 0.05)
0.007 (0.18)
0.005 (0.13)
7° TYP
0.008 (0.20)
0.004 (0.10)
0.150 (3.81)
REF.
0.193 (4.90)
REF.
NOTE:
1. ALL DIMENSIONS IN INCHES AND (MILLIMETERS)
12
X76F102
8-LEAD PLASTIC DUAL IN-LINE PACKAGE TYPE P
0.430 (10.92)
0.360 (9.14)
0.260 (6.60)
0.240 (6.10)
PIN 1 INDEX
PIN 1
0.300
(7.62) REF.
HALF SHOULDER WIDTH ON
ALL END PINS OPTIONAL
0.060 (1.52)
0.020 (0.51)
0.145 (3.68)
0.128 (3.25)
SEATING
PLANE
0.025 (0.64)
0.015 (0.38)
0.065 (1.65)
0.045 (1.14)
0.150 (3.81)
0.125 (3.18)
0.020 (0.51)
0.016 (0.41)
0.110 (2.79)
0.090 (2.29)
0.325 (8.25)
0.300 (7.62)
0.015 (0.38)
MAX.
0°
15°
TYP .0.010 (0.25)
NOTE:
1. ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)
2. PACKAGE DIMENSIONS EXCLUDE MOLDING FLASH
13
X76F102
8-LEAD PLASTIC SMALL OUTLINE GULL WING PACKAGE TYPE S
0.150 (3.80)
0.158 (4.00)
0.228 (5.80)
0.244 (6.20)
PIN 1 INDEX
PIN 1
0.014 (0.35)
0.019 (0.49)
0.188 (4.78)
0.197 (5.00)
(4X) 7∞
0.053 (1.35)
0.069 (1.75)
0.004 (0.19)
0.010 (0.25)
0.050 (1.27)
0.010 (0.25)
0.020 (0.50) X 45∞
0.050" TYPICAL
0.050"
TYPICAL
0∞– 8∞
0.0075 (0.19)
0.010 (0.25)
0.250"
0.016 (0.410)
0.037 (0.937)
FOOTPRINT
NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)
14
0.030"
TYPICAL
8 PLACES
X76F102
8-LEAD PLASTIC, TSSOP, PACKAGE TYPE V
.025 (.65) BSC
.169 (4.3)
.252 (6.4) BSC
.177 (4.5)
.114 (2.9)
.122 (3.1)
.047 (1.20)
.0075 (.19)
.0118 (.30)
.002 (.05)
.006 (.15)
.010 (.25)
Gage Plane
0° – 8°
Seating Plane
.019 (.50)
.029 (.75)
(7.72)
Detail A (20X)
(4.16)
(1.78)
(0.42)
.031 (.80)
.041 (1.05)
All MEASUREMENTS ARE TYPICAL
See Detail “A”
NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)
15
X76F102
X76F102 8 PAD CHIP ON BOARD SMART CARD MODULE TYPE X
0.465 ± 0.002
(11.81 ± 0.05)
0.088 (2.24) MIN EPOXY
FREE AREA (TYP.)
0.285 (7.24) MAX.
SEE NOTE 7 SHT. 2
R. 0.078 (2.00)
0.069 (1.75) MIN EPOXY
FREE AREA (TYP.)
0.270 (6.86) MAX.
SEE NOTE 7 SHT. 2
0.420 ± 0.002
(10.67 ± 0.05)
A
A
0.008 ± 0.001
(0.20 ± 0.03)
0.210 ± 0.002
(5.33 ± 0.05)
0.233 ± 0.002
(5.92 ± 0.05)
DIE
SECTION A-A
0.0235 (0.60) MAX.
GLOB SIZE
0.015 (0.38) MAX.
FR4 TAPE
0.008 (0.20) MAX.
SEE DETAIL SHEET 3
COPPER, NICKEL PLATED, GOLD FLASH
0.174 ± 0.002
(4.42 ± 0.05)
0.146 ± 0.002
(3.71 ± 0.05)
R. 0.013 (0.33) (8x)
Vcc
Vss
RST
NC
SCL
SDA
NC
NC
0.105 ± 0.002 TYP.
(2.67 ± 0.05)
(8x)
0.105 ± 0.002(8x)
(2.67 ± 0.05)
NOTE:
1. ALL DIMENSIONS IN INCHES AND (MILLIMETERS)
16
X76F102
8 CONTACT MODULE
6 CONTACT MODULE
11.4
8
1.
59
10.62
1.31
0.2
1.215
12.6
1.62
1.31
0.2
1
90°
1.62
0.15
1.3
2.54
2.54
35mm TAPE
35mm TAPE
1.422
35
23.02
14.25
4.75
1.422
REJECT
PUNCH
POSITION
8.82
NOTE: ALL MEASUREMENTS IN MILLIMETERS
17
1.3
X76F102
ORDERING INFORMATION
X76F102
P
T
G -V
VCC Limits
Blank = 5V ±10%
2.0 = 2.0V to 5.5V
Device
G=RoHS Compliant Lead Free package
Blank = Standard package. Non lead free
Temperature Range
Blank = Commercial = 0°C to +70°C
I = Industrial= –40°C to +85°C
Package
S8 = 8-Lead SOIC
M8 = 8-Lead MSOP
P = 8-Lead PDIP
V8 - 8-Lead TSSOP
H = Die in Waffle Packs
W = Die in Wafer Form
X = Smart Card Module
Part Mark Convention
8-Lead MSOP
EYWW
XXX
ACG = 2.0 to 5.5V, 0 to +70°C
ACH = 2.0 to 5.5V, -40 to +85°C
ABS = 4.5 to 5.5V, 0 to +70°C
ABT = 4.5 to 5.5V, -40 to +85°C
8-Lead SOIC/PDIP
Blank = 8-Lead SOIC
X76F102 XG
XX
G = RoHS compliant lead free
F = 2.0 to 5.5V, 0 to +70°C
G = 2.0 to 5.5V, -40 to +85°C
Blank = 4.5 to 5.5V, 0 to +70°C
I = 4.5 to 5.5V, -40 to +85°C
LIMITED WARRANTY
Devices sold by Xicor, Inc. are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only.
Xicor, Inc. makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding
the freedom of the described devices from patent infringement. Xicor, Inc. makes no warranty of merchantability or fitness for any
purpose. Xicor, Inc. reserves the right to discontinue production and change specifications and prices at any time and without
notice.
Xicor, Inc. assumes no responsibility for the use of any circuitry other than circuitry embodied in a Xicor, Inc. product. No other
circuits, patents, licenses are implied.
U.S. PATENTS
Xicor products are covered by one or more of the following U.S. Patents: 4,263,664; 4,274,012; 4,300,212; 4,314,265;
4,326,134; 4,393,481; 4,404,475; 4,450,402; 4,486,769; 4,488,060; 4,520,461; 4,533,846; 4,599,706; 4,617,652;
4,668,932; 4,752,912; 4,829, 482; 4,874, 967; 4,883, 976. Foreign patents and additional patents pending.
LIFE RELATED POLICY
In situations where semiconductor component failure may endanger life, system designers using this product should design the
system with appropriate error detection and correction, redundancy and back-up features to prevent such an occurrence.
18