TI P82B715P

P82B715
I2C BUS EXTENDER
www.ti.com
SCPS145A – DECEMBER 2007 – REVISED FEBRUARY 2008
FEATURES
1
•
•
•
•
•
Operating Power-Supply Voltage Range of
3 V to 12 V
Supports Bidirectional Data Transfer of I2C
Bus Signals
Allows Bus Capacitance of 400 pF on Main I2C
Bus (Sx/Sy Side) and 3000 pF on Transmission
Side (Lx/Ly Side)
Dual Bidirectional Unity-Voltage-Gain Buffer
With No External Directional Control Required
Drives 10× Lower-Impedance Bus Wiring for
Improved Noise Immunity
•
•
•
•
Multi-Drop Distribution of I2C Signals Using
Low-Cost Twisted-Pair Cables
I2C Bus Operation Over 50 Meters of
Twisted-Pair Wire
Latch-up Performance Exceeds 100 mA Per
JESD 78, Class II
ESD Protection Exceeds JESD 22
– 2500-V Human-Body Model (A114-A)
– 400-V Machine Model (A115-A)
– 1000-V Charged-Device Model (C101)
P PACKAGE
(TOP VIEW)
D PACKAGE
(TOP VIEW)
NC
1
8
VCC
NC
1
8
VCC
Lx
2
7
Ly
Lx
2
7
Ly
Sx
3
6
Sy
Sx
3
6
Sy
GND
4
5
NC
GND
5
4
NC
NC – No internal connection
DESCRIPTION/ORDERING INFORMATION
The P82B715 is a bipolar device intended for I2C bus systems applications and supports bidirectional data
transfer via the I2C bus. The P82B715 buffers both the serial data (SDA) and serial clock (SCL) signals on the
I2C bus and allows for extension of the I2C bus, while retaining all the operating modes and features of the I2C
system.
ORDERING INFORMATION
PACKAGE (1) (2)
TA
PDIP – P
–40°C to 85°C
(1)
(2)
SOIC – D
ORDERABLE PART NUMBER
Tube of 50
P82B715P
Tube of 75
P82B715D
Reel of 2500
P82B715DR
TOP-SIDE MARKING
P82B715P
PG715
Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.
For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI
website at www.ti.com.
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2007–2008, Texas Instruments Incorporated
P82B715
I2C BUS EXTENDER
www.ti.com
SCPS145A – DECEMBER 2007 – REVISED FEBRUARY 2008
DESCRIPTION/ORDERING INFORMATION (CONTINUED)
In general, the I2C bus capacitance limit of 400 pF restricts practical communication distances to a few meters.
One of the advantages of the P82B715 is that it can isolate bus capacitance such that the total loading (devices,
connectors, traces and wires) of the new bus or remote I2C nodes are not apparent to other I2C buses (or
nodes). This is achieved by using one P82B715 device at each end of a long cable. The pin Lx of one P82B715
device has to be connected to Lx of the second P82B715 (similarly for Ly). This allows the total system
capacitance load to be around 3000 pF. The P82B715 uses unidirectional analog current amplification to
increase the current sink capability of I2C chips by a factor of ten and to change the 400-pF I2C bus specification
limit into a 4-nF bus wiring capacitance limit. That means longer cables or lower-cost general-purpose wiring may
be used to connect two separate I2C-based systems, without worrying about the special voltage levels
associated with other I2C bus buffers.
Multiple P82B715s can be connected together in a star or multipoint architecture by their Lx/Ly ports, without
limit, as long as the total capacitance of the system remains less than about 3000 pF (400 pF or less when
referenced to any Sx/Sy connection). In that arrangement, the master and/or slave devices are attached to the
Sx/Sy port of each P82B715. The P82B715 alone does not support voltage-level translation, but it simplifies the
application of low-cost transistors for this purpose. In normal use, the power-supply voltages at each end of the
low-impedance buffered bus line should be the same. If these differ by a significant amount, noise margin is
sacrificed.
Two or more Sx or Sy I/Os can be interconnected and are also fully compatible with bus buffers that use
voltage-level offsets (such as the PCA9515A) because it duplicates and transmits the offset voltage.
TERMINAL FUNCTIONS
D OR P
PACKAGE NO.
NAME
1
NC
No connection
2
Lx
Buffered serial data bus or LDA
3
Sx
Serial data bus or SDA. Connect to VCC of I2C master through a pullup resistor.
4
GND
5
NC
No connection
6
Sy
Serial clock bus or SCL. Connect to VCC of I2C master through a pullup resistor.
7
Ly
Buffered serial clock bus or LCL
8
VCC
DESCRIPTION
Ground
Supply voltage
FUNCTIONAL BLOCK DIAGRAM
VCC
P82B715
Sx/SDA
Buffer
Lx/LDA
Sy/SCL
Buffer
Ly/LCL
GND
2
Submit Documentation Feedback
Copyright © 2007–2008, Texas Instruments Incorporated
Product Folder Link(s): P82B715
P82B715
I2C BUS EXTENDER
www.ti.com
SCPS145A – DECEMBER 2007 – REVISED FEBRUARY 2008
ISx = ILx
ILx = 10 ´ ISx
ISx
ISx
Current
Sense
30 W
2
I C Bus Sx
Lx Buffered Bus
9 ´ ISx
VCC
+
–
GND
Figure 1. Equivalent Circuit (One-Half of P82B715)
Functional Description
Sx and Sy
The I2C pins (Sx and Sy) are designed to interface with a normal I2C bus. The maximum I2C bus supply voltage
is 12 V. The Sx and Sy pins contain identical circuitry and can be used interchangeably as SCL or SDA.
Lx and Ly
On the special low-impedance or buffered-line side, the corresponding output becomes the LDA data line or LCL
clock line. The P82B715 provides current amplification from its I2C bus to its low impedance or buffered bus.
Whenever current is flowing out of Sx into an I2C chip driving the I2C bus low, its amplifier sinks ten times that
current into Lx, to drive the buffered bus low (see Figure 1). To minimize interference and ensure stability, the
current rise and fall times of the Lx drive amplifier are internally controlled. The P82B715 does not amplify signal
currents flowing into Sx on the I2C bus driven by currents flowing out of Lx on the buffered side. A buffered bus
logic low signal at Lx passes via the internal 30-Ω resistor to drive the I2C bus low. This signal current
amplification, dependent on its direction, preserves the multimaster bidirectional open-collector/open-drain
characteristic of any connected I2C bus lines and the new low-impedance bus. Bus logic-signal voltage levels are
clamped at (VCC + 0.7 V) but, otherwise, are independent of the supply voltage, VCC.
Submit Documentation Feedback
Copyright © 2007–2008, Texas Instruments Incorporated
Product Folder Link(s): P82B715
3
P82B715
I2C BUS EXTENDER
www.ti.com
SCPS145A – DECEMBER 2007 – REVISED FEBRUARY 2008
Absolute Maximum Ratings (1)
over operating free-air temperature range (unless otherwise noted)
VCC
Vb
Supply voltage range
MIN
MAX
–0.3
12
I2C bus voltage range
Sx or Sy
0
VCC
Buffered bus voltage range
Lx or Ly
0
VCC
IO
Continuous output current
ICC
Continuous current through VCC or GND
Sx or Sy
60
Lx or Ly
60
60
D package
97
P package
85
UNIT
V
V
mA
mA
θJA
Package thermal impedance (2)
Tstg
Storage temperature range
–55
125
°C
TA
Operating free-air temperature range
–40
85
°C
(1)
(2)
°C/W
Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating
conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
The package thermal impedance is calculated in accordance with JESD 51-7.
Recommended Operating Conditions
(1)
VCC
Supply voltage
TA
Operating free-air temperature
(1)
4
MIN
MAX
UNIT
4.5
12
V
–40
85
°C
Operation with reduced performance is possible down to 3 V. Typical static sinking performance is not degraded at 3 V, but the dynamic
sink currents while the output is being driven through VCC/2 are reduced and can increase fall times. Timing-critical designs should
accommodate the specified minimums.
Submit Documentation Feedback
Copyright © 2007–2008, Texas Instruments Incorporated
Product Folder Link(s): P82B715
P82B715
I2C BUS EXTENDER
www.ti.com
SCPS145A – DECEMBER 2007 – REVISED FEBRUARY 2008
Electrical Characteristics
VCC = 5 V, TA = 25°C, voltages are specified with respect to GND (unless otherwise specified)
PARAMETER
ICC
TEST CONDITIONS
Quiescent supply current
MIN
14
VCC = 12 V
15
IIOS
Output sink current on I C bus
Output sink current on buffered
bus
IIOL
Input current from I2C bus
Sx, Sy
Lx, Ly
Sx, Sy
Lx, Ly
Leakage current on buffered bus
Zin/Zout
(1)
Input/output impedance
UNIT
mA
22
VCC > 3 V,
VSx, VSy (low) = 0.4 V,
VLx, VLy (low) on buffered bus = 0.3 V,
ILx, ILy = –3 mA (1)
2.6
VLx, VLy (low) = 0.4 V,
VSx, VSy (low) on I2C bus = 0.3 V
30
3 V < VCC < 4.5 V,
VLx, VLy (low) = 0.4 V to 1.5 V,
ISx, ISy sinking on I2C bus < –4 mA
24
3 V < VCC < 4.5 V,
VLx, VLy (low) = 1.5 V to VCC,
ISx, ISy sinking on I2C bus = –7 mA
24
mA
mA
ILx, ILy sink on buffered bus = 30 mA
–3.2
VCC > 3 V,
ISx, ISy sink on I2C bus = 3 mA (1)
Input current from buffered bus (1)
II
MAX
2
Both I C inputs low,
Both buffered outputs sinking 30 mA
2
TYP
Sx = Sy = VCC
–3
VCC = 3 V to 12 V,
VLx, VLy = VCC,
VSx, VSy = VCC
200
VSx < VLx, Buffer is active
8
10
mA
µA
13
Buffer is passive in this test. The Sx/Sy sink current flows via an internal resistor to the driver connected at the Lx/Ly I/O.
Switching Characteristics
VCC = 5 V, TA = 25°C, no capacitive loads, voltages are specified with respect to GND (unless otherwise specified)
FROM
(INPUT)
TO
(OUTPUT)
Delay time to VLx voltage crossing VCC/2 for input drive
current step ISx at Sx (1) (see Figure 2)
ISx
ISy
VLx
VLy
RLx pullup = 270 Ω
Buffer delay time, switching edges between VLx input and
VSx output (2)
VLx
VLy
VSx
VSy
RLx pullup = 4700 Ω
PARAMETER
TEST CONDITIONS
TYP
UNIT
250
ns
0
ns
Buffer Delay Times
trise/fall
(1)
(2)
A conventional input-output delay is not observed in the Sx/Lx voltage waveforms, because the input and output pins are internally tied
with a 30-Ω resistor so they show equal logic voltage levels to within 100 mV. When connected in an I2C system, an Sx/Sy input pin
cannot rise/fall until the buffered bus load at the output pin has been driven by the internal amplifier. This test measures the bus
propagation delay caused to falling or rising voltages at the Lx/Ly output (as well as the Sx/Sy input) by the amplifier’s response time.
The figure given is measured with a drive current as shown in Figure 2. Because this is a dynamic bus test in which a corresponding
bus driving IC has an output voltage well above 0.4 V, 6 mA is used instead of the static 3 mA.
The signal path Lx to Sx and Ly to Sy is passive via the internal 30-Ω resistor. There is no amplifier involved and essentially no signal
propagation delay.
Submit Documentation Feedback
Copyright © 2007–2008, Texas Instruments Incorporated
Product Folder Link(s): P82B715
5
P82B715
I2C BUS EXTENDER
www.ti.com
SCPS145A – DECEMBER 2007 – REVISED FEBRUARY 2008
PARAMETER MEASUREMENT INFORMATION
5V
Input
Current
270 Ω
4.7 kΩ
Sx
Lx
P82B715
Input
4.7 kΩ
Lx
Sx
P82B715
5V
Output
Input and
Output
Voltage
0V
td
I = 6 mA
td
Figure 2. Test Circuit for Delay Times
6
Submit Documentation Feedback
Copyright © 2007–2008, Texas Instruments Incorporated
Product Folder Link(s): P82B715
P82B715
I2C BUS EXTENDER
www.ti.com
SCPS145A – DECEMBER 2007 – REVISED FEBRUARY 2008
APPLICATION INFORMATION
By using two (or more) P82B715 devices, a subsystem can be built that retains the interface characteristics of a
normal I2C device so that the subsystem may be included in, or added to, any I2C or related system.
The subsystem features a low-impedance or buffered bus capable of driving large wiring capacitance (see
Figure 3).
VCC
P82B715
SDA
P82B715
LDA
½
SDA
½
2
IC
Device
Long
Cable
SCL
LCL
½
Special
Buffered
Bus
Standard
I2C Bus
Special
Buffered
Bus
SCL
½
Standard
I2C Bus
Figure 3. Minimum Subsystem Diagram
The P82B715 can operate with a supply voltage from 3 V to 12.5 V, but the logic-signal levels at Sx/Lx are
independent of the supply voltage. They remain at the levels presented to the chip by the attached devices. The
maximum static I2C bus sink current, 3 mA, flowing in either direction in the internal current sense resistor,
causes a difference less than 100 mV in the bus logic low levels at Sx and Lx. This makes P82B715 fully
compatible with all logic signal drivers, including TTL. The P82B715 cannot modify the bus logic signal voltage
levels, but it contains internal diodes connected between Lx/Sx and VCC that conduct and limit the logic signal
swing if the applied logic levels would have exceeded the supply voltage by more than 0.7 V.
In normal applications, external pullup resistors pull the connected buses up to the desired voltage high level.
Usually this is the supply voltage, VCC, but for very low logic voltages, it is necessary to use a VCC of at least
3.3 V and preferably higher. Note that full performance over temperature is ensured only from 4.5 V.
Specification deratings apply when its supply voltage is reduced below 4.5 V. The absolute minimum VCC is 3 V.
I2C Systems
As in standard I2C systems, pullup resistors are required to provide the logic high levels on the buffered bus, as
the standard open-collector configuration is retained. The size and number of pullup resistors depends on the
system.
If P82B715 devices are to be permanently connected into a system, the circuit may be configured with only one
pullup resistor on the buffered bus and none on the I2C buses, but the system design is simplified, and
performance is improved by fitting separate pullups on each section of the bus. When a subsystem using
P82B715 may be optionally connected to an existing I2C system that already has a pullup, the effects of the
subsystem pullups acting in parallel with the existing I2C bus pullup must be considered.
Pullup Resistance Calculation
When calculating the pullup resistance values, the gain of the buffer introduces scaling factors that must be
applied to the system components. In practical systems, the pullup resistance value is calculated to meet the rise
time limit for I2C systems. As an approximation, this limit is satisfied in a 100-kHz system if the time constant of
the total system (product of the net resistance and net capacitance) is set to 1 µs or less.
In systems using the P82B715, it is convenient to set the total system time constant by considering each bus
node separately (i.e., the I2C nodes and the buffered bus node) and selecting a separate pullup resistor for each
node to provide time constants of less than 1 µs. If each node complies then the system requirement is also met.
Submit Documentation Feedback
Copyright © 2007–2008, Texas Instruments Incorporated
Product Folder Link(s): P82B715
7
P82B715
I2C BUS EXTENDER
www.ti.com
SCPS145A – DECEMBER 2007 – REVISED FEBRUARY 2008
This arrangement, using multiple pullups as shown in Figure 4, provides the best system performance and allows
stand-alone operation of individual I2C buses if parts of the extended system are disconnected or reconnected.
For each bus section, the pullup resistor is calculated as:
R = 1 µs/(Cdevice + Cwiring)
Where:
Cdevice = Sum of any connected device capacitances
Cwiring = Total wiring and stray capacitance on the bus section
The 1 µs is an approximation with a safety factor to the theoretical time constant necessary to meet the specified
1-µs bus rise-time specification in a system with variable logic thresholds, where the CMOS limits of 30% and
70% of VCC apply. The calculated value is 1.18 µs.
If these capacitances cannot be measured or calculated, an approximation can be made by assuming that each
device presents 10 pF of load capacitance and 10 pF of trace capacitance, and that cables range from 50 pF to
100 pF per meter.
VCC = 5 V
R1
SDA
I2C 1
R3
R2
Sx
Lx
Lx
SDA
Sx
2
IC2
Buffered Bus
SCL
Sy
Ly
Ly
SCL
Sy
VCC = 5 V
R4
Lx
Sx
Ly
Sy
SDA
2
IC3
SCL
Figure 4. Single Pullup Buffered Bus
If only a single pullup is used, it must be placed on the buffered bus (as R2 in Figure 4,) and the associated total
system capacitance calculated by combining the individual bus capacitances into an equivalent capacitive
loading on the buffered bus.
This equivalent capacitance is the sum of the capacitance on the buffered bus plus ten times the sum of the
capacitances on all the connected I2C nodes. The calculated value should not exceed 4 nF. The single buffered
bus pullup resistor is then calculated to achieve the 1-µs rise time, and it provides the pullup for the buffered bus
and for all other connected I2C bus nodes included in the calculation.
Calculating Bus Drive Currents
Figure 4 shows three P82B715 devices connected to a common buffered bus. The associated bus capacitances
are omitted for clarity, but assume the resistors have been selected to give R-C products of less than 1 µs so the
bus rise-time requirement is satisfied. An I2C device connected at I2C 1 and holding the SDA bus low must sink
the current flowing in its local pullup R1, plus, with assistance from the P82B715, the currents in R2, R3, and R4.
Because the resistors R3 and R4 act to pull the bus nodes I2C 2 and I2C 3 and their corresponding Sx pins to a
voltage higher than the voltage at the Lx pins, their buffer amplifiers are inactive. The SDA at Sx of I2C 2 and I2C
3 is pulled low by the low at Lx via the internal 30-Ω resistor that links Lx to Sx. So the effective current that must
be sunk by the P82B715 buffer on I2C 1 at its Lx pin is the sum of the currents in R2, R3, and R4. The Sx current
that must be sunk by an I2C device at I2C 1 due to the buffer gain action is 1/10 of the Lx current. So the
effective pullup determining the current to be sunk by an I2C device at I2C 1 is R1 in parallel with resistors ten
times the values of R2, R3, and R4. If R1 = R3 = R4 = 10 kΩ, and R2 = 1 kΩ, the effective pullup load at I2C 1 is
10 kΩ||10 kΩ||100 kΩ||100 kΩ = 4.55 kΩ.
The same calculation applies for I2C 2 or I2C 3.
8
Submit Documentation Feedback
Copyright © 2007–2008, Texas Instruments Incorporated
Product Folder Link(s): P82B715
P82B715
I2C BUS EXTENDER
www.ti.com
SCPS145A – DECEMBER 2007 – REVISED FEBRUARY 2008
To calculate the current sunk by the Lx pin of the buffer at I2C 1, note that the current in R1 is sunk directly by
the device at I2C 1. The buffer, therefore, sinks only the currents flowing in R2, R3, and R4, so the effective
pullup is R2 in parallel with R3 and R4.
In this example that is 1 kΩ||10 kΩ||10 kΩ = 833 Ω. For a 5.5-V supply and 0.4-V low, the buffer is sinking
16.3 mA.
The P82B715 has a static sink rating of 30 mA at Lx. The requirement is that the pullup on the buffered bus, in
parallel with all other pullups that it is indirectly pulling low on Sx pins of other P82B715 devices, does not cause
this 30-mA limit to be exceeded.
The minimum pullup resistance in a 5-V ± 10% system is 170 Ω.
The general requirement is:
(VCC(max) – 0.4)/RP < 30 mA
Where:
Rp = Parallel combination of all pullup resistors driven by the Lx pin of the P82B715
Figure 5 shows calculations for an expanded I2C bus with 3 nF of cable capacitance.
Proposed Bus Expansion
Local Bus
VCC
5V
2
SDA
R1
R3
R2
IC
Sx
Lx
LDA
SDA
Lx
I2C
Sx
3 nF = Cable Wiring Capacitance
SDA
GND
0V
Effective Capacitance
2
Local Bus I C Devices
2
2 × I C Devices
Strays
Effective Capacitance
Buffered Line
20 pF
P82B715
20 pF
10 pF
Total
50 pF
Effective Capacitance
2
Remote I C Devices
2
Wiring Capacitance
Total
2
3000 pF
1 µs
R2 =
= 330 Ω
3000 pF
= 20 kΩ
1 × I C Devices
Strays
10 pF
P82B715
10 pF
10 pF
Total
30 pF
3000 pF
Buffered Bus Pullup
Local I C Pullup
1 µs
R1 =
50 pF
2
IC
2
Remote I C Pullup
R3 =
1 µs
= 33 kΩ
30 pF
Figure 5. Typical Loading Calculations
Submit Documentation Feedback
Copyright © 2007–2008, Texas Instruments Incorporated
Product Folder Link(s): P82B715
9
PACKAGE OPTION ADDENDUM
www.ti.com
20-May-2013
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
(2)
MSL Peak Temp
Op Temp (°C)
Device Marking
(3)
(4/5)
P82B715D
ACTIVE
SOIC
D
8
75
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-40 to 85
PG715
P82B715DG4
ACTIVE
SOIC
D
8
75
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-40 to 85
PG715
P82B715DR
ACTIVE
SOIC
D
8
2500
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-40 to 85
PG715
P82B715DRG4
ACTIVE
SOIC
D
8
2500
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-40 to 85
PG715
P82B715P
ACTIVE
PDIP
P
8
50
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
-40 to 85
P82B715P
P82B715PE4
ACTIVE
PDIP
P
8
50
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
-40 to 85
P82B715P
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
Addendum-Page 1
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
20-May-2013
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
14-Jul-2012
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
P82B715DR
Package Package Pins
Type Drawing
SOIC
D
8
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
2500
330.0
12.4
Pack Materials-Page 1
6.4
B0
(mm)
K0
(mm)
P1
(mm)
5.2
2.1
8.0
W
Pin1
(mm) Quadrant
12.0
Q1
PACKAGE MATERIALS INFORMATION
www.ti.com
14-Jul-2012
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
P82B715DR
SOIC
D
8
2500
367.0
367.0
35.0
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation
www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom
www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Applications Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2013, Texas Instruments Incorporated