ETC GM71V16400CT-6

GM71V16400C
GM71VS16400CL
4,194,304 WORDS x 4 BIT
CMOS DYNAMIC RAM
Description
Features
The GM71V(S)16400C/CL is the new
generation dynamic RAM organized 4,194,304
words x 4 bit. GM71V(S)16400C/CL has
realized higher density, higher performance and
various functions by utilizing advanced CMOS
process technology. The GM71V(S)16400C/CL
offers Fast Page Mode as a high speed access
mode. Multiplexed address inputs permit the
GM71V(S)16400C/CL to be packaged in a
standard 300 mil 24(26) pin SOJ, and a standard
300 mil 24(26) pin plastic TSOP II. The
package size provides high system bit densities
and is compatible with widely available
automated testing and insertion equipment.
System oriented features include single power
supply 3.3V+/-0.3V tolerance, direct interfacing
capability with high performance logic families
such as Schottky TTL.
* 4,194,304 Words x 4 Bit Organization
* Fast Page Mode Capability
* Single Power Supply (3.3V+/-0.3V)
* Fast Access Time & Cycle Time
Pin Configuration
tRAC tCAC
GM71V(S)16400C/CL-5
GM71V(S)16400C/CL-6
GM71V(S)16400C/CL-7
50
60
70
13
15
18
tRC
tPC
90
110
130
35
40
45
* Low Power
Active : 324/288/252mW (MAX)
Standby : 7.2mW (CMOS level : MAX)
: 0.36mW (L-version : MAX)
* RAS Only Refresh, CAS before RAS Refresh,
Hidden Refresh Capability
* All inputs and outputs TTL Compatible
* 4096 Refresh Cycles/64ms
* 4096 Refresh Cycles/128ms (L-version)
* Self Refresh Operation (L-version)
* Battery backup operation (L-version)
* Test function : 16bit parallel test mode
24(26) SOJ
24(26) TSOP II
VCC
1
26
VSS
VCC
1
26
VSS
I/O1
2
25
I/O4
I/O1
2
25
I/O4
I/O2
3
24
I/O3
I/O2
3
24
I/O3
WE
4
23
CAS
WE
4
23
CAS
RAS
5
22
OE
RAS
5
22
OE
A11
6
21
A9
A11
6
21
A9
A10
8
19
A8
A10
8
19
A8
A0
9
18
A7
A0
9
18
A7
A1
10
17
A6
A1
10
17
A6
A2
11
16
A5
A2
11
16
A5
A3
12
15
A4
A3
12
15
A4
VCC
13
14
VSS
VCC
13
14
VSS
(Top View)
Rev 0.1 / Apr’01
(Unit: ns)
GM71V16400C
GM71VS16400CL
Pin Description
Pin
Function
Pin
Function
A0-A11
Address Inputs
WE
Read/Write Enable
A0-A11
Refresh Address Inputs
OE
Output Enable
I/O1-I/O4
Data Input/Data Output
VCC
Power (+3.3V)
RAS
Row Address Strobe
VSS
Ground
CAS
Column Address Strobe
NC
No Connection
Ordering Information
Type No.
Access Time
Package
GM71V(S)16400CJ/CLJ-5
GM71V(S)16400CJ/CLJ-6
GM71V(S)16400CJ/CLJ-7
50ns
60ns
70ns
300 Mil
24(26) Pin
Plastic SOJ
GM71V(S)16400CT/CLT-5
GM71V(S)16400CT/CLT-6
GM71V(S)16400CT/CLT-7
50ns
60ns
70ns
300 Mil
24(26) Pin
Plastic TSOP II
Absolute Maximum Ratings
Symbol
Parameter
Rating
Unit
0 ~ 70
C
-55 ~ 125
C
-0.5 ~ Vcc+0.5(<=4.6V(MAX))
V
-0.5 ~ 4.6
V
TA
Ambient Temperature under Bias
TSTG
Storage Temperature
VIN/OUT
Voltage on any Pin Relative to VSS
VCC
Supply Voltage Relative to VSS
IOUT
Short Circuit Output Current
50
mA
PD
Power Dissipation
1.0
W
Recommended DC Operating Conditions (TA = 0 ~ 70C)
Symbol
Parameter
Min
Typ
Max
Unit
VCC
Supply Voltage
3.0
3.3
3.6
V
VIH
Input High Voltage
2.0
-
Vcc+0.3
V
VIL
Input Low Voltage
-0.3
-
0.8
V
Note: All voltage referred to Vss.
Rev 0.1 / Apr’01
GM71V16400C
DC Electrical Characteristics (VCC = 3.3V+/-0.3V, Vss = 0V, TA = 0 ~ 70C)
Symbol
VOH
Min
Max
Unit
2.4
VCC
V
0
0.4
V
50ns
-
90
60ns
-
80
70ns
-
70
-
2
Parameter
Output Level
Output "H" Level Voltage (IOUT = -2mA)
VOL
Output "L" Level Voltage (IOUT = 2mA)
Operating Current
Average Power Supply Operating Current
(RAS, CAS Cycling : tRC = tRC min)
ICC1
ICC2
Standby Current (TTL)
Power Supply Standby Current
,D
High-Z)
I
50ns
-
90
Average Power Supply Current
RAS Only Refresh Mode
t =
min)
60ns
-
80
70ns
-
70
Fast Page Mode Current
50ns
-
80
Fast Page Mode
( PC = tPC min)
60ns
-
70
70ns
-
60
ICC5
ICC6
CAS-before-RAS Refresh Current
t =
min)
ns
60
-
100
-
90
-
70ns
Battery Backup Operating Current(Standby with CBR Refresh)
(CBR refresh, tRC = 31.3us, tRAS <= 0.3us,
DOUT = High-Z, CMOS interface)
I
IL(O)
(D
is Disabled, 0V<=
<= 4.6V)
Note: 1. I
I
2. Address can be changed once or less while RAS = V
3. Address can be changed once or less while CAS = V
4. L - Version.
’01
mA
2
1, 3
uA
4
mA
-
uA
5
Self-Refresh Mode Current
(RAS, CAS<=0.2V,
=High-Z, CMOS interface)
Input Leakage Current
Any Input (0V<=VIN<= 4.6V)
mA
70
Standby Current RAS = VIH
CAS = VIL
DOUT = Enable
L(I)
mA
mA
Power Supply Standby Current
(RAS, CAS >= VCC - 0.2V, DOUT = High-Z)
Note
-10
1
200
uA
10
uA
10
uA
GM71V16400C
GM71VS16400CL
Capacitance (VCC = 3.3V+/-0.3V, TA = 25C)
Symbol
Parameter
Min
Max
Unit
Note
CI1
Input Capacitance (Address)
-
5
pF
1
CI2
Input Capacitance (Clocks)
-
7
pF
1
CI/O
Output Capacitance (Data-In/Out)
-
7
pF
1, 2
Note: 1. Capacitance measured with Boonton Meter or effective capacitance measuring method.
2. CAS = VIH to disable DOUT.
AC Characteristics (VCC = 3.3V+/-0.3V, Vss=0V, TA = 0 ~ 70C, Notes 1, 2, 3,19,20)
Test Conditions
Input rise and fall times : 2ns
Input timing reference levels : 0.8V, 2.0V
Output timing reference levels : 0.8V, 2.0V
Output load : 1 TTL gate + CL (100pF)
(Including scope and jig)
Read, Write, Read-Modify-Write and Refresh Cycles (Common Parameters)
Symbol
Parameter
GM71V(S)16400 GM71V(S)16400 GM71V(S)16400
C/CL-6
C/CL-7
C/CL-5
Unit
Note
Min Max Min Max Min Max
tRC
Random Read or Write Cycle Time
90
-
110
-
130
-
ns
tRP
RAS Precharge Time
30
-
40
-
50
-
ns
tCP
CAS Precharge Time
8
-
10
-
10
-
ns
tRAS
RAS Pulse Width
50 10,000
60 10,000
70 10,000
ns
tCAS
CAS Pulse Width
13 10,000
15 10,000
18 10,000
ns
tASR
Row Address Set up Time
0
-
0
-
0
-
ns
tRAH
Row Address Hold Time
8
-
10
-
10
-
ns
tASC
Column Address Set-up Time
0
-
0
-
0
-
ns
tCAH
tRCD
tRAD
tRSH
tCSH
Column Address Hold Time
8
-
10
-
15
-
ns
RAS to CAS Delay Time
18
45
20
45
20
52
ns
4
RAS to Column Address Delay Time
13
30
15
30
15
35
ns
5
RAS Hold Time
13
-
15
-
18
-
ns
CAS Hold Time
50
-
60
-
70
-
ns
tCRP
tODD
CAS to RAS Precharge Time
5
-
5
-
5
-
ns
13
-
15
-
18
-
ns
6
OE Delay Time from DIN
0
-
0
-
0
-
ns
7
CAS Delay Time from DIN
0
-
0
-
0
-
ns
7
Transition Time (Rise and Fall)
3
50
3
50
3
50
ns
8
tDZO
tDZC
tT
OE to DIN Delay Time
Rev 0.1 / Apr’01
GM71V16400C
Read Cycle
GM71V(S)16400 GM71V(S)16400 GM71V(S)16400
C/CL-5
C/CL-6
C/CL-7
Symbol
Unit
Note
9,10,21
Min Max Min Max Min
tRAC
tCAC
Access Time from RAS
-
50
-
60
-
70
ns
Access Time from CAS
-
13
-
15
-
18
ns
tAA
Access Time from Address
-
25
-
30
-
35
ns
tOAC
Access Time from OE
-
13
-
15
-
18
ns
tRCS
tRCH
Read Command Setup Time
0
-
0
-
0
-
ns
Read Command Hold Time to CAS
0
-
0
-
0
-
ns
13
tRRH
Read Command Hold Time to RAS
5
-
5
-
5
-
ns
13
tRAL
tCAL
Column Address to RAS Lead Time
25
-
30
-
35
-
ns
Column Address to CAS Lead Time
25
-
30
-
35
-
ns
tCLZ
CAS to Output in low-Z
0
-
0
-
0
-
ns
tOH
Output Data Hold Time
3
-
3
-
3
-
ns
tOHO
Output Data Hold Time from OE
3
-
3
-
3
-
ns
tOEZ
tOFF
Output Buffer Turn-off Time to OE
-
13
-
15
-
15
ns
14
Output Buffer Turn-off Time
-
13
-
15
-
15
ns
14
tCDD
CAS to DIN Delay Time
13
-
15
-
18
-
ns
6
Unit
Note
15
10,11,
18,21
10,12,
18,21
10
Write Cycle
Symbol
Parameter
GM71V(S)16400 GM71V(S)16400 GM71V(S)16400
C/CL-6
C/CL-7
C/CL-5
Min Max Min Max Min Max
tWCS
Write Command Setup Time
0
-
0
-
0
-
ns
tWCH
Write Command Hold Time
8
-
10
-
15
-
ns
tWP
Write Command Pulse Width
8
-
10
-
10
-
ns
tRWL
Write Command to RAS Lead Time
13
-
15
-
18
-
ns
tCWL
Write Command to CAS Lead Time
13
-
15
-
18
-
ns
tDS
tDH
Data-in Setup Time
0
-
0
-
0
-
ns
16
Data-in Hold Time
8
-
10
-
15
-
ns
16
Rev 0.1 / Apr’
GM71VS16400CL
Read- Modify-Write Cycle
Symbol
Parameter
GM71V(S)16400 GM71V(S)16400 GM71V(S)16400
C/CL-5
C/CL-6
C/CL-7
Unit
Note
Min Max Min Max Min Max
tRWC
Read-Modify-Write Cycle Time
tRWD
131
-
155
-
181
-
ns
RAS to WE Delay Time
73
-
85
-
98
-
ns
15
tCWD
CAS to WE Delay Time
36
-
40
-
46
-
ns
15
tAWD
Column Address to WE Delay Time
48
-
55
-
63
-
ns
15
tOEH
OE Hold Time from WE
13
-
15
-
18
-
ns
Symbol
Parameter
GM71V(S)16400 GM71V(S)16400 GM71V(S)16400
C/CL-5
C/CL-6
C/CL-7
Unit
Note
Min Max Min Max Min Max
tCSR
CAS Setup Time
(CAS-before-RAS Refresh Cycle)
5
-
5
-
5
-
ns
tCHR
CAS Hold Time
(CAS-before-RAS Refresh Cycle)
8
-
10
-
10
-
ns
tWRP
WE Setup Time
(CAS-before-RAS Refresh Cycle)
0
-
0
-
0
-
ns
tWRH
WE Hold Time
(CAS-before-RAS Refresh Cycle)
10
-
10
-
10
-
ns
tRPC
RAS Precharge to CAS Hold Time
5
-
5
-
5
-
ns
Fast Page Mode Cycle
Symbol
Parameter
GM71V(S)16400 GM71V(S)16400 GM71V(S)16400
C/CL-6
C/CL-7
C/CL-5
Unit
Note
Min Max Min Max Min Max
tPC
Fast Page Mode Cycle Time
tRASP
35
-
40
-
45
-
ns
Fast Page Mode RAS Pulse Width
-
100,000
-
100,000
-
100,000
ns
17
tACP
Access Time from CAS Precharge
-
30
-
35
-
40
ns
10,18,21
tRHCP
RAS Hold Time from CAS Precharge
30
-
35
-
40
-
ns
Rev 0.1 / Apr’01
GM71V16400C
GM71VS16400CL
Fast Page Mode Read-Modify-Write Cycle
Symbol
Parameter
GM71V(S)16400 GM71V(S)16400 GM71V(S)16400
C/CL-5
C/CL-6
C/CL-7
Unit
Note
Min Max Min Max Min Max
tPRWC
Fast Page Mode Read-Modify-Write
Cycle Time
76
-
85
-
96
-
ns
tCPW
WE Delay Time from CAS Precharge
53
-
60
-
68
-
ns
15
Unit
Note
Test Mode Cycle ∗20
Symbol
Parameter
GM71V(S)16400 GM71V(S)16400 GM71V(S)16400
C/CL-5
C/CL-6
C/CL-7
Min Max Min Max Min Max
tWTS
Test Mode WE Setup Time
0
-
0
-
0
-
ns
tWTH
Test Mode WE Hold Time
10
-
10
-
10
-
ns
Refresh
Symbol
Parameter
GM71V(S)16400 GM71V(S)16400 GM71V(S)16400
C/CL-5
C/CL-6
C/CL-7
Unit
Note
Min Max Min Max Min Max
tREF
Refresh Period
-
64
-
64
-
64
ms
tREF
Refresh Period (L - version)
-
128
-
128
-
128
ms
4096
cycles
4096
cycles
Unit
Note
Self Refresh Mode ( L-version )
Symbol
Parameter
tRASS
RAS Pulse Width(Self-Refresh)
tRPS
tCHS
GM71VS16400
CL-5
GM71VS16400
CL-6
GM71VS16400
CL-7
Min Max
Min Max Min Max
100
-
100
-
100
-
us
RAS Precharge Time(Self-Refresh)
90
-
110
-
130
-
ns
CAS Hold Time(Self-Refresh)
-50
-
-50
-
-50
-
ns
Rev 0.1 / Apr’01
GM71V16400C
Notes:
1. AC Measurements assume tT = 5ns.
2.
initialization cycles (any combination of cycles containing RAS-only refresh or CAS-beforeRAS refresh). If the internal refresh counter is used, a minimum of eight CAS-before-RAS
3. Only row address is indispensable on address A10 and A11.
4. Operation with the tRCD(max) limit insures that tRAC(max) can be met, tRCD(max) is specified as a
reference point only; if tRCD is greater than the specified tRCD(max) limit, then access time is
controlled exclusively by tCAC.
5. Operation with the tRAD(max) limit insures that tRAC(max) can be met, tRAD(max) is specified as a
reference point only; if tRAD is greater than the specified tRAD(max) limit, then access time is
controlled exclusively by tAA.
6. Either tODD or tCDD must be satisfied.
7. Either tDZO or tDZC must be satisfied.
8. VIH (min) and VIL(max) are reference levels for measuring timing of input signals. Also,
transition times are measured between VIH(min) and VIL(max).
9. Assume that tRCD<=tRCD(max) and tRAD<=tRAD(max). If tRCD or tRAD is greater than the maximum
recommended value shown in this table, tRAC exceeds the value shown.
10. Measured with a load circuit equivalent to 1 TTL loads and 100pF. (VOH = 2.0V, VOL = 0.8V)
11. Assume that tRCD >=tRCD(max) and tRCD + tCAC(max) >= tRAD + tAA(max).
12. Assume that tRAD >=tRAD(max) and tRCD + tCAC(max) <= tRAD + tAA(max).
13. Either tRCH or tRRH must be satisfied for a read cycles.
14. tOFF(max) and tOEZ(max) define the time at which the outputs achieve the open circuit condition
and are not referenced to output voltage levels.
15. tWCS, tRWD, tCWD, tAWD and tCPW are not restrictive operating parameters. They are included in the
data sheet as electrical characteristics only; if tWCS>=tWCS(min), the cycles is an early write cycle
and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if
tRWD >=tRWD (min), tCWD >=tCWD (min), and tAWD >=tAWD (min), or t CWD >= t CWD (min), tAWD >=
tAWD(min) and tCPW>=tCPW(min), the cycle is a read-modify-write and the data output will contain
data read from the selected cell; if neither of the above sets of conditions is satisfied, the
condition of the data out (at access time) is indeterminate.
16. These parameters are referenced to CAS leading edge in early write cycles and to WE leading
edge in delayed write or read-modify-write cycles.
17. tRASP defines RAS pulse width in Fast page mode cycles.
18. Access time is determined by the longest among tAA or tCAC or tACP.
’01
GM71V16400C
GM71VS16400CL
19. In delayed write or read-modify-write cycles, OE must disable output buffer prior to applying
data to the device. After RAS is reset, if tOEH>=tCWL, the I/O pin will remain open circuit (high
impedance); if tOEH < tCWL, invalid data will be out at each I/O.
20. The 16M DRAM offers a 16-bit time saving parallel test mode. Address CA0 and CA1 for the
4M x 4 are don't care during test mode. Test mode is set by performing a WE-and-CAS-beforeRAS (WCBR) cycle. In 16-bit parallel test mode, data is written into 4 bits in parallel at each I/O
(I/O1 to I/O4) and read out from each I/O. If 4 bits of each I/O are equal (all 1s or 0s), data
output pin is a high state during test mode read cycle, then the device has passed. If they are not
equal, data output pin is a low state, then the device has failed. Refresh during test mode
operation can be performed by normal read cycles or by WCBR refresh cycles. To get out of test
mode and enter a normal operation mode, perform either a regular CAS-before-RAS refresh
cycle or RAS-only refresh cycle.
21. In a test mode read cycle, the value of tRAC, tAA, tCAC and tACP is delayed by 2ns to 5ns for the
specified value. These parameters should be specified in test mode cycles by adding the above
value to the specified value in this data sheet.
Rev 0.1 / Apr’01
GM71V16400C
GM71VS16400CL
Package Dimension
24(26)pin SOJ
Unit: Inches (mm)
0.025(0.64)
0.260(6.60) MIN
0.275(6.99) MAX
0.340(8.64) MAX
0.329(8.38) MIN
0.305(7.75) MAX
0.295(7.49) MIN
MIN
0.085(2.16)
0.661(16.80) MIN
0.669(17.00) MAX
MIN
0.128(3.25) MIN
0.147(3.75) MAX
0.026(0.66) MIN
0.032(0.81) MAX
0.050(1.27)
TYP
0.015(0.38) MIN
0.020(0.50) MAX
24(26)pin TSOP-II
0.670(17.04) MIN
0.678(17.24) MAX
0.004(0.12) MIN
0.008(0.21) MAX
0.037(0.95) MIN
0.041(1.05) MAX
0.047(1.20)
MAX
0.012(0.30) MIN
0.020(0.50) MAX
Rev 0.1 / Apr’01
0.016(0.40) MIN
0.024(0.60) MAX
0.371(9.42) MAX
0.355(9.02) MIN
0.303(7.72) MAX
0.296(7.52) MIN
0 ~ 5 Deg
0.050(1.27)
TYP
0.003(0.08) MIN
0.007(0.18) MAX