AD FDR6674A

Thermoelectric Cooler Controller
ADN8830
FEATURES
High Efficiency
Small Size: 5 mm 5 mm LFCSP
Low Noise: <0.5% TEC Current Ripple
Long-Term Temperature Stability: 0.01C
Temperature Lock Indication
Temperature Monitoring Output
Oscillator Synchronization with an External Signal
Clock Phase Adjustment for Multiple Controllers
Programmable Switching Frequency up to 1 MHz
Thermistor Failure Alarm
Maximum TEC Voltage Programmability
GENERAL DESCRIPTION
The ADN8830 is a monolithic controller that drives a thermoelectric cooler (TEC) to stabilize the temperature of a laser diode
or a passive component used in telecommunications equipment.
This device relies on a negative temperature coefficient (NTC)
thermistor to sense the temperature of the object attached to the
TEC. The target temperature is set with an analog input voltage
either from a DAC or an external resistor divider.
The loop is stabilized by a PID compensation amplifier with
high stability and low noise. The compensation network can be
adjusted by the user to optimize temperature settling time. The
component values for this network can be calculated based on
the thermal transfer function of the laser diode or obtained
from the lookup table given in the Application Notes section.
APPLICATIONS
Thermoelectric Cooler (TEC) Temperature Control
Resistive Heating Element Control
Temperature Stabilization Substrate (TSS) Control
Voltage outputs are provided to monitor both the temperature of
the object and the voltage across the TEC. A voltage reference
of 2.5 V is also provided.
FUNCTIONAL BLOCK DIAGRAM
PID COMPENSATION
NETWORK
FROM
THERMISTOR
TEMPERATURE
SET
INPUT
VREF
P-CHANNEL
(UPPER MOSFET)
TEMPERATURE
MEASUREMENT
AMPLIFIER
VOLTAGE
REFERENCE
PWM
CONTROLLER
N-CHANNEL
MOSFET
DRIVERS
OSCILLATOR
P-CHANNEL
(LOWER MOSFET)
N-CHANNEL
FREQUENCY/PHASE
CONTROL
REV. C
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties that
may result from its use. No license is granted by implication or otherwise
under any patent or patent rights of Analog Devices. Trademarks and
registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700
www.analog.com
Fax: 781/326-8703
© 2003 Analog Devices, Inc. All rights reserved.
V = 3.3 V to 5.0 V, V = 0 V, T = 25C, T = 25C, using typical application
as shown in Figure 1, unless otherwise noted.)
ADN8830–SPECIFICATIONS (@configuration
DD
Parameter
Symbol
TEMPERATURE STABILITY
Long-Term Stability
PWM OUTPUT DRIVERS
Output Transition Time
Nonoverlapping Clock Delay
Output Resistance
Output Voltage Swing
Output Voltage Ripple
Output Current Ripple
LINEAR OUTPUT AMPLIFIER
Output Resistance
Output Voltage Swing
POWER SUPPLY
Power Supply Voltage
Power Supply Rejection Ratio
t R , tF
SET
Min
CL = 3,300 pF
50
RO (N1, P1)
OUT A
OUT A
ITEC
IL = 50 mA
VLIM = 0 V
fCLK = 1 MHz
fCLK = 1 MHz
RO, P2
RO, N2
OUT B
IOUT = 2 mA
IOUT = 2 mA
VDD
PSRR
ISY
Shutdown Current
Soft-Start Charging Current
Undervoltage Lockout
ISD
ISS
VOLOCK
Open-Loop Input Impedance
Gain-Bandwidth Product
Conditions
A
Typ
Using 10 kΩ thermistor with
= –4.4% at 25°C
Supply Current
ERROR AMPLIFIER
Input Offset Voltage
Gain
Input Voltage Range
Common-Mode Rejection Ratio
GND
VOS
AV, IN
VCM
CMRR
0
0.01
°C
VDD
0.2
0.2
85
178
3.0
80
60
VDD
5.5
92
8
5
15
2.0
Low-to-high threshold
VCM = 1.5 V
0.2 V < VCM < 2.0 V
–40°C ≤ TA ≤ +85°C
Unit
20
65
6
0
VDD = 3.3 V to 5 V, VTEC = 0 V
–40°C ≤ TA ≤ +85°C
PWM not switching
–40°C ≤ TA ≤ +85°C
Pin 10 = 0 V
Max
50
20
0.2
58
55
12
15
2.7
250
2.0
68
1
2
RIN
GBW
ns
ns
Ω
V
%
%
Ω
Ω
V
V
dB
dB
mA
mA
µA
µA
V
µV
V/V
V
dB
dB
GΩ
MHz
REFERENCE VOLTAGE
Reference Voltage
VREF
IREF < 2 mA
2.37
2.47
2.57
V
OSCILLATOR
Synchronization Range
Oscillator Frequency
fCLK
fCLK
Pin 25 connected to external clock
Pin 24 = VDD; (R = 150 kΩ;
Pin 25 = GND)
200
800
1,000
1,000
1,250
kHz
kHz
0.2
V
V
V
V
LOGIC CONTROL*
Logic Low Input Threshold
Logic High Input Threshold
Logic Low Output Level
Logic High Output Threshold
3
0.2
VDD – 0.2
*Logic inputs meet typical CMOS I/O conditions for source/sink current (~1 µA).
Specifications subject to change without notice.
–2–
REV. C
ADN8830
ABSOLUTE MAXIMUM RATINGS*
Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 V
Input Voltage . . . . . . . . . . . . . . . . . . . . . . . GND to VS + 0.3 V
Storage Temperature Range . . . . . . . . . . . . . –65°C to +150°C
Operating Temperature Range . . . . . . . . . . . . –40°C to +85°C
Operating Junction Temperature . . . . . . . . . . . . . . . . . . 125°C
Lead Temperature Range (Soldering, 10 sec) . . . . . . . . 300°C
Package Type
JA*
JC
Unit
32-Lead LFCSP (ACP)
35
10
°C/W
*JA is specified for worst-case conditions, i.e., JA is specified for a device
soldered in a 4-layer circuit board for surface-mount packages.
ESD RATINGS
883 (Human Body) Model . . . . . . . . . . . . . . . . . . . . . . 1.0 kV
*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the
device at these or any other conditions above those listed in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect device reliability.
ORDERING GUIDE
Model
Temperature Range
Package Description
Package Option
ADN8830ACP
ADN8830ACP-REEL
ADN8830ACP-REEL7
ADN8830-EVAL
–40°C to +85°C
–40°C to +85°C
–40°C to +85°C
32-Lead Lead Frame Chip Scale Package (LFCSP)
32-Lead Lead Frame Chip Scale Package (LFCSP)
32-Lead Lead Frame Chip Scale Package (LFCSP)
Evaluation Board
CP-32-1
CP-32-1
CP-32-1
32 NC
31 TEMPOUT
30 AGND
29 PHASE
28 SYNCOUT
27 SOFTSTART
26 FREQ
25 SYNCIN
PIN CONFIGURATION
PIN 1
INDICATOR
ADN8830
TOP VIEW
24 COMPOSC
23 PGND
22 N1
21 P1
20 PVDD
19 OUT A
18 COMPSWIN
17 COMPSWOUT
OUT B 9
N2 10
P2 11
TEMPCTL 12
COMPFB 13
COMPOUT 14
VLIM 15
VTEC 16
THERMFAULT 1
THERMIN 2
SD 3
TEMPSET 4
TEMPLOCK 5
NC 6
VREF 7
AVDD 8
NC = NO CONNECT
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection. Although the
ADN8830 features proprietary ESD protection circuitry, permanent damage may occur on devices
subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended
to avoid performance degradation or loss of functionality.
REV. C
–3–
ADN8830
PIN FUNCTION DESCRIPTIONS
Pin No.
Mnemonic
Type
Description
1
THERMFAULT
Digital Output
Indicates an Open or Short-Circuit Condition from Thermistor.
2
THERMIN
Analog Input
Thermistor Feedback Input.
3
SD
Digital Input
Puts Device into Low Current Shutdown Mode. Active low.
4
TEMPSET
Analog Input
Target Temperature Input.
5
TEMPLOCK
Digital Output
Indicates when Thermistor Temperature is within ± 0.1°C of Target Temperature as Set by TEMPSET Voltage.
6
NC
7
VREF
Analog Output
2.5 V Reference Voltage.
8
AVDD
Power
Power for Nondriver Sections. 3.0 V min; 5.5 V max.
9
OUT B
Analog Input
Linear Output Feedback. Will typically connect to TEC+ pin of TEC.
10
N2
Analog Output
Drives Linear Output External NMOS Gate.
11
P2
Analog Output
Drives Linear Output External PMOS Gate.
12
TEMPCTL
Analog Output
Output of Error Amplifier. Connects to COMPFB through feedforward
section of compensation network.
13
COMPFB
Analog Input
Feedback Summing Node of Compensation Amplifier. Connects to
TEMPCTL and COMPOUT through compensation network.
14
COMPOUT
Analog Output
Output of Compensation Amplifier. Connects to COMPFB through feedback section of compensation network.
15
VLIM
Analog Input
Sets Maximum Voltage across TEC.
16
VTEC
Analog Output
Indicates Relative Voltage across the TEC. The 1.5 V corresponds to 0 V
across TEC. The 3.0 V indicates maximum output voltage, maximum heat
transfer through TEC.
17
COMPSWOUT
Analog Output
Compensation for Switching Amplifier.
18
COMPSWIN
Analog Input
Compensation for Switching Amplifier. Capacitor connected between
COMPSWIN and COMPSWOUT.
19
OUT A
Analog Input
PWM Output Feedback. Will typically connect to TEC– pin of TEC.
20
PVDD
Power
Power for Output Driver Sections. 3.0 V min; 5.5 V max.
21
P1
Digital Output
Drives PWM Output External PMOS Gate.
22
N1
Digital Output
Drives PWM Output External NMOS Gate.
23
PGND
Ground
Power Ground. External NMOS devices connect to PGND. Can be
connected to digital ground as noise sensitivity at this node is not critical.
24
COMPOSC
Analog Input
Connect as Indicated in the Application Notes Section.
25
SYNCIN
Digital Input
Optional Clock Input. If not connected, clock frequency set by FREQ pin.
26
FREQ
Analog Input
Sets Switching Frequency.
27
SOFTSTART
Analog Input
Controls Initialization Time for ADN8830 with Capacitor to Ground.
28
SYNCOUT
Digital Output
Phase Adjusted Clock Output. Phase set from PHASE pin. Can be used to
drive SYNCIN of other ADN8830 devices.
29
PHASE
Analog Input
Sets Switching and SYNCOUT Clock Phase Relative to SYNCIN Clock.
30
AGND
Ground
Analog Ground. Should be low noise for highest accuracy.
31
TEMPOUT
Analog Output
Indication of Thermistor Temperature.
32
NC
No Connection, except as Noted in the Application Notes Section.
No Connection.
–4–
REV. C
Typical Performance Characteristics–ADN8830
360
VDD = 5V
TA = 25C
SYNC IN = 200kHz
TA = 25C
320
P1
VOLTAGE (1V/DIV)
PHASE SHIFT (Degrees)
280
240
200
160
120
80
N1
40
0
0
0
0
0
0
0
0
0
TIME (20ns/DIV)
0
0
0
0
0
0.4
0.8
1.2
VPHASE (V)
1.6
2.0
2.4
TPC 4. Clock Phase Shift vs. Phase Voltage
TPC 1. N1 and P1 Rise Time
2.480
VDD = 5V
TA = 25C
P1
VREF ( V)
VOLTAGE (1V/DIV)
2.475
2.470
2.465
N1
2.460
2.455
–40
0
0
0
0
0
0
0
0
TIME (20ns/DIV)
0
0
0
0
60
85
TPC 5. VREF vs. Temperature
TPC 2. N1 and P1 Fall Time
1,000
360
SYNC IN = 1MHz
TA = 25C
VDD = 5V
TA = 25C
SWITCHING FREQUENCY (kHz)
320
280
PHASE SHIFT (Degrees)
10
35
TEMPERATURE (C)
–15
240
200
160
120
80
800
600
400
200
40
0
0
0
0.4
0.8
1.2
VPHASE (V)
1.6
2.0
2.4
TPC 3. Clock Phase Shift vs. Phase Voltage
REV. C
0
250
500
750
1,000
RFREQ (k)
1,250
TPC 6. Switching Frequency vs. RFREQ
–5–
1,500
ADN8830
1,000
SWITCHING FREQUENCY (kHz)
990
45
VDD = 5V
RFREQ = 150k
40
35
SUPPLY CURRENT (mA)
980
970
960
950
940
25
20
15
5
920
–40
–15
10
35
TEMPERATURE (C)
60
0
200
85
TPC 7. Switching Frequency vs. Temperature
300
400
500
600
700
800
SWITCHING FREQUENCY (kHz)
900
1,000
TPC 10. Supply Current vs. Switching Frequency
70
2.06
THERM FAULT UPPER THRESHOLD (V)
65
OFFSET VOLTAGE (V)
30
10
930
60
55
50
45
40
35
30
–40
–15
10
35
TEMPERATURE (C)
60
2.05
2.04
2.03
2.02
–40
85
TPC 8. Offset Voltage vs. Temperature
–15
10
35
TEMPERATURE (C)
60
85
TPC 11. Open Thermistor Fault Threshold vs. Temperature
200
THERM FAULT LOWER THRESHOLD (V)
0.26
100
OFFSET VOLTAGE (V)
VDD = 5V
TA = 25C
USING CIRCUIT SHOWN IN FIGURE 1
0
–100
–200
–300
0.2
0.4
0.6
0.8
1.0
1.2
1.4
COMMON-MODE VOLTAGE (V)
1.6
1.8
0.24
0.23
–40
–400
0
0.25
2.0
TPC 9. Offset Voltage vs. Common-Mode Voltage
–15
10
35
TEMPERATURE (C)
60
85
TPC 12. Short Thermistor Fault Threshold vs.
Temperature
–6–
REV. C
ADN8830
In addition, an effective controller should operate down to 3.3 V
and have an indication of when the target temperature has been
reached. The ADN8830 accomplishes all of these requirements
with a minimum of external components. Figure 1 shows a
reference design for a typical application.
APPLICATION NOTES
Principle of Operation
The ADN8830 is a controller for a TEC and is used to set and
stabilize the temperature of the TEC. A voltage applied to the
input of the ADN8830 corresponds to a target temperature
setpoint. The appropriate current is then applied to the TEC
to pump heat either to or away from the object whose temperature is being regulated. The temperature of the object is
measured by a thermistor and is fed back to the ADN8830 to
correct the loop and settle the TEC to the appropriate final
temperature. For best stability, the thermistor should be mounted
in close proximity to the object. In most laser diode modules,
the TEC and thermistor are already mounted in the unit and
are used to regulate the temperature of the laser diode.
Temperature is monitored by connecting the measurement
thermistor to a precision amplifier, called the error amplifier,
with a simple resistor divider. This voltage is compared against
the temperature set input voltage, creating an error voltage that
is proportional to their difference. To maintain accurate wavelength and power from the laser diode, this difference voltage
must be as accurate as possible. For this reason, self-correction
auto-zero amplifiers are used in the input stage of the ADN8830,
providing a maximum offset voltage of 250 µV over time and
temperature. This results in final temperature accuracy within
± 0.01°C in typical applications, eliminating the ADN8830 as an
error source in the temperature control loop. A logic output is
provided at TEMPLOCK to indicate when the target temperature
has been reached.
A complete TEC controller solution requires:
• A precision input amplifier stage to accurately measure the
difference between the target and object temperatures.
• A compensation amplifier to optimize the stability and
temperature settling time.
• A high output current stage. Because of the high output
currents involved, a TEC controller should operate with
high efficiency to minimize the heat generated from
power dissipation.
The output of the error amplifier is then fed into a compensation amplifier. An external network consisting of a few resistors
and capacitors is connected around the compensation amplifier.
This network can be adjusted by the user to optimize the step
SYNCOUT
TEMPOUT
32
THERMFAULT
THERMIN
RTH
10k
@25C
3.3V
TEMPSET
31
C1
0.1F
30
29
28
27
R1
150k
26
1
R2
7.68k
0.1%
VREF
R3
10k
0.1%
TEMPLOCK
R4
7.68k
0.1%
VREF
25
L1
4.7H
COILCRAFT
DO3316-472
3.3V
24
2
TEC–
C2
22F
CDE ESRD
23
Q1
FDW2520C-B
3
22
4
21
Q2
FDW2520C-A
ADN8830
5
20
6
19
7
18
C3
10F
3.3V
C4
22F
CDE ESRD
3.3V
C5
10nF
8
3.3V
C8
10F
9
17
10
12
11
13
R5
205k
C11
1F
R7
1M
14
15
Q3
FDW2520C-A
C6
2.2nF
C10
330pF
TEC+
VTEC
Figure 1. Typical Application Schematic
REV. C
–7–
C7
10F
16
C9
10F
R6
100k
3.3V
Q4
FDW2520C-B
C12
3.3nF
ADN8830
simple integrator or PID loop, the dc forward gain of the
compensation section is equal to the open-loop gain of the
compensation amplifier, which is over 80 dB or 10,000. The
output from the compensation loop at COMPOUT is then fed
to the linear amplifier. The output of the linear amplifier at
OUT B is fed with COMPOUT into the PWM amplifier whose
output is OUT A. These two outputs provide the voltage drive
directly to the TEC. Including the external transistors, the gain of
the differential output section is fixed at 4. Details on the output
amplifiers can be found in the Output Driver Amplifiers section.
response of the TEC’s temperature either in terms of settling time
or maximum current change. Details of how to adjust the compensation network are given in the Compensation Loop section.
The ADN8830 can be easily integrated with a wavelength locker
for fine-tune temperature adjustment of the laser diode for a
specific wavelength. This is a useful topology for tunable wavelength lasers. Details are highlighted in the Using the TEC
Controller ADN8830 with a Wave Locker section.
The TEC is driven differentially using an H-bridge configuration to maximize the output voltage swing. The ADN8830
drives external transistors that are used to provide current to the
TEC. These transistors can be selected by the user based on the
maximum output current required for the TEC. The maximum
voltage across the TEC can be set through use of the VLIM pin
on the ADN8830.
1.5V
4
TEMPSET
COMPENSATION PWM/LINEAR
AMPLIFIERS
AMPLIFIER
INPUT
AMPLIFIER
19
1.5V
THERMIN
To further improve the power efficiency of the system, one side
of the H-bridge uses a switched output. Only one inductor and
one capacitor are required to filter out the switching frequency.
The output voltage ripple is a function of the output inductor
and capacitor and the switching frequency. For most applications, a 4.7 µH inductor, 22 µF capacitor, and switching frequency
of 1 MHz maintains less than ± 0.5% worst-case output voltage
ripple across the TEC. The other side of the H-bridge does not
require any additional circuitry.
2
AV = 20
OUT A
OUT B
9
AV = Z2/Z1
12
TEMPCTL
Z1
13
Z2
AV = 4
14
COMPOUT
COMPFB
Figure 2. Signal Flow Block Diagram of the ADN8830
Thermistor Setup
The temperature of the thermal object, such as a laser diode, is
detected with a negative temperature coefficient (NTC) thermistor.
The thermistor’s resistance exhibits an exponential relationship to
the inverse of temperature, meaning the resistance decreases at
higher temperatures. Thus, by measuring the thermistor resistance,
temperature can be ascertained. Betatherm is a leading supplier
of NTC thermistors. Thermistor information and details can be
found at www.betatherm.com.
The oscillator section of the ADN8830 controls the switched
output section. A single resistor sets the switching frequency
from 100 kHz to 1 MHz. The clock output is available at the
SYNCOUT pin and can be used to drive another ADN8830
device by connecting to its SYNCIN pin. The phase of the
clock is adjusted by a voltage applied to the PHASE pin, which
can be set by a simple resistor divider. Phase adjustment allows
two or more ADN8830 devices to operate from the same clock
frequency and not have all outputs switch simultaneously, which
could create an excessive power supply ripple. Details of how to
adjust the clock frequency and phase are given in the Setting the
Switching Frequency section.
For this application, the resistance is measured using a voltage
divider. The thermistor is connected between THERMIN (Pin 2)
and AGND (Pin 30). Another resistor (RX) is connected between
VREF (Pin 7) and THERMIN (Pin 2), creating a voltage divider
for the VREF voltage. Figure 3 shows the schematic for this
configuration.
For effective indication of a catastrophic system failure, the
ADN8830 alerts to open-circuit or short-circuit conditions from the
thermistor, preventing an erroneous and potentially damaging
temperature correction from occurring. With some additional
external circuitry, output overcurrent detection can be implemented to provide warning in the event of a TEC short-circuit
failure. This circuit is highlighted in the Setting Maximum
Output Current and Short-Circuit Protection section.
VDD
8
7
RX
2
Signal Flow Diagram
ADN8830
RTHERM
Figure 2 shows the signal flow diagram through the ADN8830.
The input amplifier is fixed with a gain of 20. The voltage at
TEMPCTL can be expressed as
(
)
TEMPCTL = 20 × TEMPSET – THERMIN + 1.5
30
Figure 3. Connecting a Thermistor to the ADN8830
(1)
With the thermistor connected from THERMIN to AGND, the
voltage at THERMIN will decrease as temperature increases.
To maintain the proper input-to-output polarity in this configuration, OUT A (Pin 19) should connect to the TEC– pin on the
TEC, and OUT B (Pin 9) should connect to the VTEC+ pin.
When the temperature is settled, the thermistor voltage will be
equal to the TEMPSET voltage, and the output of the input
amplifier will be 1.5 V.
The voltage at TEMPCTL is then fed into the compensation
amplifier whose frequency response is dictated by the compensation network. Details on the compensation amplifier can be
found in the Compensation Loop section. When configured as a
The thermistor can also be connected from VREF to THERMIN
with RX connecting to ground. In this case, OUT A must connect to
TEC+ with OUT B connected to TEC– for proper operation.
–8–
REV. C
ADN8830
Although the thermistor has a nonlinear relationship to temperature, near optimal linearity over a specified temperature
range can be achieved with the proper value of RX. First, the
resistance of the thermistor must be known, where
The setpoint voltage can be driven from a DAC or another
voltage source, as shown in Figure 4. The reference voltage
for the DAC should be connected to VREF (Pin 7) on the
ADN8830 to ensure best accuracy from device to device.
RTHERM = RT1 @ T = TLOW
= RT 2 @ T = TMID
For a fixed target temperature, a voltage divider network can be
used as shown in Figure 5. R1 is set equal to RX, and R2 is
equal to the value of RTHERM at the target temperature.
(2)
= RT 3 @ T = THIGH
3.3V
TLOW and THIGH are the endpoints of the temperature range and
TMID is the average. These resistances can be found in most
thermistor data sheets. In some cases, only the coefficients
corresponding to the Steinhart-Hart equation are given. The
Steinhart-Hart equation is
[
1
= a + b1n (R ) + c 1n (R )
T
]
3
1–4
(3)
ADN8830
30
Figure 4. Using a DAC to Control the Temperature
Setpoint
3.3V
8
7
R1
4
1
b
T and ψ =
c
c
a–
R R + RT 2RT 3 – 2RT1RT 3
RX = T1 T 2
RT1 + RT 3 – 2RT 2
30
Figure 5. Using a Voltage Divider to Set a Fixed
Temperature Setpoint
(5)
Design Example 1
A laser module requires a constant temperature of 25°C. From
the manufacturer’s data sheet, we find the thermistor in the laser
module has a value of 10 kΩ at 25°C. Because the laser is not
required to operate at a range of temperatures, the value of RX
can be set to 10 kΩ. TEMPSET can be set by a simple resistor
divider as shown in Figure 5, with R1 and R2 both equal to 10 kΩ.
For the best accuracy as well as the widest selection range for
resistances, RX should be 0.1% tolerance. Naturally, the smaller
the temperature range required for control, the more linear
the voltage divider will be with respect to temperature. The
voltage at THERMIN is
VX = VREF
RTHERM
RTHERM + RX
Design Example 2
(6)
A laser module requires a continuous temperature control from
5°C to 45°C. The manufacturer’s data sheet shows the thermistor
has a value of 10 kΩ at 25°C, 25.4 kΩ at 5°C, and 4.37 kΩ at
45°C. Using Equation 5, RX is calculated to be 7.68 kΩ to yield
the most linear temperature-to-voltage conversion. A DAC
will be used to set the TEMPSET voltage.
where VREF has a typical value of 2.47 V.
The ADN8830 control loop will adjust the temperature of the
TEC until VX equals the voltage at TEMPSET (Pin 4), which
we define as VSET. Target temperature can be set by
(
)
VSET = m T – TMID + VXMID
(7)
DAC Resolution for TEMPSET
The temperature setpoint voltage to THERMIN can be set from
a DAC. The DAC must have a sufficient number of bits to achieve
adequate temperature resolution from the system. The voltage
range for THERMIN is found by multiplying the variable m
from Equation 8 by the temperature range.
where T equals the target temperature, and
VX , HIGH – VX , LOW
THIGH – TLOW
ADN8830
R2
RX is then found as
(8)
(
VX for high, mid, and low are found by using Equation 6 and
substituting RT3, RT2, and RT1, respectively, for RTHERM. The
variable m is the change in VX with respect to temperature and
is expressed in V/°C.
REV. C
8
7
where
m=
4
C
1
1

13
13


2
 χ  χ2 ψ 3  2 
ψ 3  2   (4)
 χ χ
= exp  – + 
+
+
+
–
–


 2
2  4
27  
27   
 4


 



 



X=
8
6
AD7390
5
where T is the absolute temperature of the thermistor in Kelvin
(K = °C + 273.15), and R is the resistance of the thermistor at
that temperature. Based on the coefficients a, b, and c, RTHERM
can be calculated for a given T, albeit somewhat tediously, by
solving the cubic roots of this equation
RTHERM
3.3V
7
THERMIN Voltage Range = m × TMAX – TMIN
)
(9)
From Design Example 2, 40°C of the control temperature range
is achieved with a voltage range of only 1 V.
–9–
ADN8830
To eliminate the resolution of the DAC as the principal source
of system error, the step size of each bit, VSTEP, should be lower
than the desired system resolution. A practical value for absolute
DAC resolution is the equivalent of 0.05°C. The value of VSTEP
should be less than the value of m from Equation 8 multiplied
by the desired temperature resolution, or
VSTEP < 0.05°C × m
Table I. Switching Frequencies vs. RFREQ
(10)
where m is the slope of the voltage-to-temperature conversion
line, as found from Equation 8. From Design Example 2, where
m = 25 mV/°C, we see the DAC should have resolution better
than 1.25 mV per step.
( )
(
log VFS – log VSTEP
()
)
log 2
RFREQ =
(11)
where VFS is the full-scale output voltage from the DAC, which
should be equal to the reference voltage from the ADN8830,
VREF = 2.47 V as given in the Specifications table for the
Reference Voltage. In this example, the minimum resolution is
11 bits. A 12-bit DAC, such as the AD7390, can be readily
found.
It is important that the full-scale voltage input to the DAC is tied
to the ADN8830 reference voltage, as shown in Figure 4. This
eliminates errors from slight variances of VREF.
Thermistor Fault and Temperature Lock Indications
Both the THERMFAULT (Pin 1) and TEMPLOCK (Pin 5)
outputs are CMOS compatible outputs that are active high.
THERMFAULT will be a logic low while the thermistor is
operating normally and will go to a logic high if a short or
open is detected at THERMIN (Pin 2). The trip voltage for
THERMFAULT is when THERMIN falls below 0.2 V or
exceeds 2.0 V. THERMFAULT provides only an indication of
a fault condition and does not activate any shutdown or protection circuitry on the ADN8830. To shut down the ADN8830, a
logic low voltage must be asserted on Pin 3, as described in the
Shutdown Mode section.
TEMPLOCK will output a logic high when the voltage at
THERMIN is within 2.5 mV of TEMPSET. This voltage can
be related to temperature by solving for m from Equation 8. For
most laser diode applications, 2.5 mV is equivalent to ± 0.1°C.
If the voltage difference between THERMIN and TEMPSET is
greater than 2.5 mV, then TEMPLOCK will output a logic low.
The input offset voltage of the ADN8830 is guaranteed to within
250 µV, which for most applications is within ± 0.01°C.
100 kHz
250 kHz
500 kHz
750 kHz
1 MHz
1.5 MΩ
600 kΩ
300 kΩ
200 kΩ
150 kΩ
150 × 109
fSWITCH
(12)
where fSWITCH is the switching frequency in Hz.
Higher switching frequencies reduce the voltage ripple across
the TEC. However, high switch frequencies will create more
power dissipation in the external transistors. This is due to the
more frequent charging and discharging of the transistors’ gate
capacitances. If large transistors are needed for a high output
current application, faster switching frequencies could reduce
the overall power efficiency of the circuit. This is covered in
detail in the Calculating Power Dissipation and Efficiency section.
The switching frequency of the ADN8830 can be synchronized
with an external clock by connecting the clock signal to SYNCIN
(Pin 25). Pin 24 should also be connected to an R-C network, as
shown in Figure 6. This network is simply used to compensate a
PLL to lock on to the external clock. To ensure the quickest
synchronization lock-in time, RFREQ should be set to 1.5 MΩ.
ADN8830
1nF
COMPOSC
24
FREQ
26
1k 0.1F
1.5M
Figure 6. Using an R-C Network on Pin 24 with
an External Clock
The relative phase of the ADN8830 internal oscillator compared
to the external clock signal can be adjusted. This is accomplished
by adjusting the voltage to PHASE (Pin 29) according to TPCs 3
and 4. The phase shift versus voltage can be approximated as
Phase Shift ° = 360° ×
Setting the Switching Frequency
The ADN8830 has an internal oscillator to generate the switching frequency for the output stage. This oscillator can be either
set in free-run mode or synchronized to an external clock
signal. For free-run operation, SYNCIN (Pin 25) should be
connected to ground and COMPOSC (Pin 24) should be
connected to AVDD. The switching frequency is then set by a
single resistor connected from FREQ (Pin 26) to ground.
Table I shows RFREQ for some common switching frequencies.
RFREQ
For other frequencies, the value for this resistor, RFREQ, should
be set to
The minimum number of bits required is then given as
Number of Bits =
fSWITCH
VPHASE
VREF
(13)
where VPHASE is the voltage at Pin 29, and VREF has a typical
value of 2.47 V.
To ensure the oscillator operates correctly, VPHASE should remain
higher than 100 mV and lower than 2.3 V. This is required for
either internal clock or external synchronization operation. A
resistor divider from VREF to ground can establish this voltage
easily, although any voltage source, such as a DAC, could be used
as well. If phase is not a consideration, for example with a single
ADN8830 being used, Pin 29 can be tied to Pin 6, which provides a 1.5 V reference voltage.
–10–
REV. C
ADN8830
The phase adjusted output from the ADN8830 is available at
SYNCOUT (Pin 28). This pin can be used as a master clock
signal for driving other ADN8830 devices. Multiple ADN8830
devices can be either driven from a single master ADN8830
device by connecting its SYNCOUT pin to each slave’s SYNCIN
pin or daisy-chained by connecting each device’s SYNCOUT to
the next device’s SYNCIN pin.
Soft Start on Power-Up
Phase shifting is useful in systems that use more than one
ADN8830 TEC controller. It ensures the ADN8830 devices
will not switch at the same time, which could create excessive
ripple on the power supply voltage. By adjusting the phase of
each device, the switching transients can be spaced equally over
the clock period, reducing potential supply ripple and easing the
instantaneous current demand from the supply.
τ SS = 150 × CSS
Using a single master clock, each slave ADN8830 should have a
different value phase shift. For example, with four TEC controllers, one slave device should be set for 90° of phase shift,
another for 180°, and the last for 270°. In a daisy-chain configuration, each slave device would be set with equal phase. Using
the previous example, each slave would be set to 90° with its
SYNCOUT pin connected to the next device’s SYNCIN pin.
Examples are shown in Figures 7 and 8.
25
28
ADN8830
24
50k
29
26
1k
24
28
ADN8830
25
MASTER
6
24
29
26
RFREQ
26
ADN8830
28
1nF
24
150k
29
26
1k
1nF
0.1F
1.5M
50k
The ADN8830 has a shutdown mode that deactivates the output
stage and puts the device into a low current standby state. The
current draw for the ADN8830 in shutdown is less than 100 µA.
The shutdown input, Pin 3, is active low. To shut down the
device, Pin 3 should be driven to logic low. Once a logic high is
applied, the ADN8830 will reactivate after the delay set by the
soft start circuitry. Refer to the Soft Start on Power-Up section
for more details on this feature.
A typical compensation network used for temperature control
of a laser module is a PID loop, which consists of a very low
frequency pole and two separate zeros at higher frequencies.
Figure 9 shows a simple network for implementing PID compensation. An additional pole is added at a higher frequency
than the zeros to reduce the noise sensitivity of the control loop.
The bode plot of the magnitude is shown in Figure 10.
NC
SLAVE
7
1k
0.1F
1.5M
100k
25
NC
SLAVE
100k
29
28
ADN8830
7
Shutdown Mode
The ADN8830 TEC controller has a built-in amplifier dedicated
for loop compensation. The exact compensation network is set
by the user and can vary from a simple integrator to PI, PID, or
any other type of network. The type of compensation and component values should be determined by the user since it will
depend on the thermal response of the object and the TEC. One
method for determining these values empirically is to input a step
function to TEMPSET, thus changing the target temperature,
and adjusting the compensation network to minimize the settling time of the object’s temperature.
VDD
25
where CSS is the value of the capacitor in microfarads, and SS is
the soft start time in milliseconds. To set a soft start time of 15 ms,
CSS should equal 0.1 µF. A minimum soft start time of 10 ms is
recommended to ensure proper initialization of the ADN8830
on power-up.
Compensation Loop
1nF
0.1F
150k
(14)
Pin 3 should not be left floating as there are no internal pull-up
or pull-down resistors. If the shutdown function is not required,
Pin 3 should be tied to VDD to ensure the device is always active.
NC
SLAVE
7
The ADN8830 can be programmed to ramp up for a specified
time after the power supply is applied or after shutdown is
de-asserted. This feature, known as soft start, is useful for
gradually increasing the duty cycle of the PWM amplifier. The
soft start time is set with a single capacitor connected from Pin 27
to ground according to Equation 14.
Figure 7. Multiple ADN8830 Devices Driven from
a Master Clock
1nF
1nF
1nF
VDD
0.1F 1k
24
NC
25
ADN8830
25
28
MASTER
7
6
0.1F 1k
24
ADN8830
7
150k
29
ADN8830
29
50k
7
29
50k
26
1.5M
–11–
24
ADN8830
28
SLAVE
29
50k
Figure 8. Multiple ADN8830 Devices Using a Daisy Chain
REV. C
1k
150k
26
1.5M
25
28
SLAVE
150k
26
RFREQ
25
28
SLAVE
0.1F
24
26
1.5M
NC
ADN8830
MAGNITUDE (LOG SCALE)
The unity-gain crossover frequency of the feedforward amplifier
is given as
1
× 80 × TEC GAIN
(15)
2πR 3C1
To ensure stability, the unity-gain crossover frequency should be
lower than the thermal time constant of the TEC and thermistor.
However, this thermal time constant may not be specified and
can be difficult to characterize.
f0 dB =
0dB
R1
R2||R3
R1
R3
There are many texts written on loop stabilization, and it is beyond
the scope of this data sheet to discuss all methods and trade-offs
in optimizing compensation networks. A simple method that
can be used to empirically determine a PID compensation loop
as shown in Figure 9 involves the following procedure:
1. Connect thermistor and TEC to the ADN8830 application
circuit. Power does not need to be applied to the laser diode
for this procedure. Monitor output voltage across the TEC
with an oscilloscope.
2. Short C1 and open C2, leaving just R1 and R3 as a simple
proportional-only compensation loop.
3. While maintaining a constant TEMPSET voltage, increase
the ratio of R1/R3, thus increasing the gain until loop oscillation starts to occur. Decrease this ratio by a factor of 2 from
the point of oscillation. The R1/R3 ratio will likely be less
than unity for most laser modules.
4. Add C1 capacitor and decrease value until oscillation starts,
then increase by a factor of 2. A good initial starting value for
C1 is to create a unity-gain crossover of 0.1 Hz based on
Equation 15.
5. Short R2 and increase C2 until oscillation starts. At this point,
either C2 can be decreased or R2 can be added to regain
stability. Generally speaking, R2 will be greater than R3 and
C2 will be one or more orders of magnitude less than C1.
6. TEMPSET should be adjusted with a step change while
observing the output voltage settling time. A step change of
100 mV should suffice. From here, C2, R2, and even C1 can
be decreased to minimize settling time at the expense of
additional output voltage overshoot.
7. An additional feedback capacitor, CF, in parallel with R1
and C1, can be added to add another high frequency pole. In
many cases, this improves the stability of the system without
increasing the settling time as out-of-band noise is filtered
out of the control signal. A 330 pF to 1 nF capacitor should
suffice, if required.
1
2R3C1
1
1
2R1C1
2C2(R2+R3)
FREQUENCY (Hz LOG SCALE)
Figure 10. Bode Plot for PID Compensation
Using the TEC Controller ADN8830 with a Wave Locker
Many optical applications require precision control of laser
wavelength. The wavelength of the laser diode can be adjusted
by changing its temperature, which is done through temperature
control of the TEC. Wavelength control can be done by feeding
a wave locker or etalon output back to the microprocessor and
using the microprocessor to calculate and reinstruct the TEC
controller with a new target temperature. However, this method
is computationally expensive and has time delays before the
adjustment is done. A faster responding and simpler method is
to feed the wave locker signal back to the TEC controller for
direct temperature control.
The ADN8830 is designed to be compatible with a wave locker
controller. Figure 11 shows the basic schematic. The TEMPCTL
output from ADN8830 is proportional to the object’s actual
temperature. This voltage is fed to the wave locker controller.
Also fed to the wave locker controller are the photodiode outputs from the wave locker, as well as the laser diode power and
a digital signal indicating a functional laser diode, both of which
come from the CW controller. The output of the wave locker
controller is then connected to the input of the compensation
network. This allows the wave locker controller to adjust the
TEC temperature based on the current temperature of the
object, the current wavelength of the laser diode, and the target
wavelength. Once the target wavelength is reached, the wave
locker controller sends a signal to the microcontroller indicating
that the laser signal is good.
The typical values shown in the typical application circuit in
Figure 1 have R1 = 100 kΩ, R2 = 1 MΩ, R3 = 205 kΩ, C1 = 10 µF,
C2 = 1 µF, and an additional feedback capacitor of 330 pF. For
most pump laser modules, this results in a 10°C TEMPSET step
settling time to within 0.1°C in less than 5 seconds.
FROM LOCKER
ADN8830
ADN8830
REFERENCE
VOLTAGE
TEMPCTL
COMPFB
COMPOUT
COMPFB
13
13
12
R3
R2
C1
R1
C2
14
LOCKER
PD1
LOCKER
PD2
WAVE LOCKER
GOOD
FROM CW
CONTROLLER
TEMPCTL
1
2R2C2
12
LASER DIODE
POWER
TO
MICROPROCESSOR
LASER DIODE
GOOD
TEC
CONTROL
TEMP IN
COMPOUT
14
COMPENSATION
NETWORK
CF
Figure 11. Using the ADN8830 with a Wave Locker
Figure 9. Implementing a PID Compensation Loop
–12–
REV. C
ADN8830
where VOUT A and VOUT B are the voltages at Pins 19 and 9, respectively. The ripple voltage at Pin 19 is filtered out internally and
does not appear at VTEC, leaving it as an accurate dc output of
the TEC voltage.
Using TEMPOUT to Measure Temperature
The TEMPOUT pin is a voltage that is proportional to the
difference between the target temperature and the measured
thermistor temperature. The full equation for the voltage at
TEMPOUT is
(
TEMPOUT = 1.5 + 3 × THERMIN – TEMPSET
)
(16)
The voltage range of TEMPOUT is 0 V to 3.0 V and is independent of power supply voltage.
Setting the Maximum TEC Voltage and Current
The ADN8830 can be programmed for a maximum output voltage to protect the TEC. A voltage from 0 V to 1.5 V applied to
the VLIM (Pin 15) input to the ADN8830 sets the maximum
TEC voltage, VTEC, MAX. This voltage can be set with either a
resistor divider or from a DAC. Because the output of the
ADN8830 is bidirectional, this voltage sets both the upper
and lower limits of the TEC voltage. The equation governing
VTEC, MAX is given in Equation 17 and the graph of this equation
is shown in Figure 12.
(
)
VTEC , MAX = 1.5V – VLIM × 4
To achieve a differential output, the ADN8830 has two separate
output stages. OUT A is a switched output or pulse-width
modulated (PWM) amplifier, and OUT B is a high gain linear
amplifier. Although they achieve the same result, to provide
constant voltage and high current, their operation is different.
The exact equations for the two outputs are
(
(17)
5
3
OUT B = –14 × (COMPOUT – 1.5) + 1.5
(20)
OUT B = 4 × VTEC + 1.5
1
0
1.0
VLIM (V)
0.5
1.5
2.0
If the supply voltage is lower than VTEC, MAX, the maximum TEC
voltage will obviously be equal to the supply voltage. The voltage
to VLIM should not exceed 1.5 V since this causes improper
operation of the output voltage limiting circuitry. Setting VLIM to
1.5 V can be used to deactivate the TEC current without
shutting down the ADN8830 in the event of a system failure. If a
maximum TEC voltage is not required, VLIM should be connected to ground. It is not advisable to leave VLIM floating as
this would cause unpredictable output behavior.
This feature should be used to limit the maximum output current
to the TEC as specified in the TEC data sheet. For example, if
the maximum TEC voltage is specified at 2 V, VLIM should be
set to 1 V. The maximum output voltage is then set to ± 2 V.
Output Driver Amplifiers
The output voltage across the TEC as measured from Pin 19 to
Pin 9 can be monitored at Pin 16. This is labeled as VTEC in
the typical application schematic in Figure 1. The voltage at
VTEC can vary from 0 V to 3 V independent of the power
supply voltage. Its equation is given as
(
VTEC = 0.25 × VOUT
A
)
– VOUT B + 1.5
(21)
In Figure 1, Pins 10 and 11 provide the gate drive for Q3 and Q4,
which complete the linear output amplifier. This output voltage
is fed back to Pin 9 (OUT B) to close its loop. The gate-to-drain
capacitance of Q3 and Q4 provide the compensation for the
linear amplifier. If using the recommended FDW2520C transistors,
it will be necessary to add an additional 2.2 nF of capacitance
from the gate to the drain of the PMOS transistor to maintain
stability. A 3.3 nF capacitor should also be connected from the
drain to ground to prevent small oscillations when there is very
little or no current through the TEC.
Figure 12. VLIM Voltage vs. Maximum TEC Voltage
REV. C
(19)
Because the COMPOUT voltage is not readily known, Equation 20 can be rewritten in terms of the TEC voltage, VTEC,
which is defined as OUT B – OUT A.
2
0
)
OUT A = 4 × COMPOUT – 1.5 + OUT B
where COMPOUT is the voltage at Pin 13. The voltage at
COMPOUT is determined by the compensation network that is
fed by the input amplifier, which receives its input voltage from
TEMPSET and THERMIN. Equation 20 is valid only in the
linear region of the linear amplifier. OUT B has a lower limit of
0 V and an upper limit of the power supply.
4
VTEC, MAX (V)
The TEC is driven with a differential voltage, allowing current
to flow in either direction through the TEC. This can provide
heat transfer either to or from the object being regulated without
the use of a negative voltage rail. The maximum output voltage
across the TEC is set by the voltage at VLIM (Pin 15). Refer to
the Setting the Maximum TEC Voltage and Current section for
details on this operation. With VLIM set to ground, the maximum
output voltage is the power supply voltage, VDD.
These extra capacitors are specified only when using FDW2520C
transistors in the linear amplifier. If other transistors are used,
these values may need to be adjusted. To ensure the linear
amplifier is stable, the total gate-to-source capacitance for both
Q3 and Q4 should be at least 2.5 nF. Refer to the transistor’s
data sheet for its typical gate-to-drain capacitance values.
The output of the linear amplifier is proportional to the voltage
at Pin 13 (COMPOUT). Because the linear amplifier operates
with a gain of 14, its output will typically be at either ground or
VDD if there is more than about 100 mA of current flowing
through the TEC. This ensures Q3 and Q4 will not be a dominant source of power dissipation at high output currents.
(18)
–13–
ADN8830
IL , MAX = ITEC , MAX + 0.5 × ∆IL
Inductor Selection
In addition to the external transistors, the PWM amplifier requires
an inductor and a capacitor at its output to filter the switched
output waveform. Proper inductor selection is important to
achieve the best efficiency. The duty cycle of the PWM sets the
OUT A output voltage and is
OUT A
D=
VDD
where ⌬IL can be found from Equation 23 with the appropriate
duty cycle calculated from Equation 22 with OUT A = VTEC, MAX.
Design Example 3
(22)
The average current through the inductor is equal to the TEC
current. The ripple current through the inductor, ⌬IL, varies
with the duty cycle and is equal to
∆IL =
VDD × D × (1 – D)
L × fCLK
(23)
A TEC is specified with a maximum current of 1.5 A and maximum voltage of 2.5 V. The ADN8830 will be operating from a
3.3 V supply voltage with a 200 kHz clock and a 4.7 µH inductor.
The duty cycle of the PWM amplifier at 2.5 V is calculated to be
75.8%. Using Equation 23, the inductor ripple current is found
to be 664 mA. From Equation 24, the maximum inductor current
will be 1.82 A and should be considered when selecting the
inductor. Notice that increasing the clock frequency to 1 MHz would
reduce IL, MAX to 1.56 A.
Design Example 4
where fCLK is the clock frequency as set by the resistor RFREQ at
Pin 26 or an external clock frequency. Refer to the Setting the
Switching Frequency section for more information. Selecting a
faster switching frequency or a larger value inductor will reduce
the ripple current through the inductor. The waveform of the
inductor current is shown in Figure 13.
INDUCTOR CURRENT (A)
(24)
ITEC
∆IL
Using the same TEC as above, the ADN8830 will be powered
from 5.0 V instead. Here, the duty cycle is 50%, which happens
to be the worst-case duty cycle for inductor current ripple. Now
DIL equals 1.33 A with a 200 kHz clock, and IL, MAX is 2.83 A.
Reducing the inductor ripple current is another compelling
reason to operate the ADN8830 from a 3.3 V supply instead.
Table II lists some inductor manufacturers and part numbers
along with some key specifications. The column IMAX refers to the
maximum current at which the inductor is rated to remain linear.
Although higher currents can be pushed through the inductor,
efficiency and ripple voltage will be dramatically degraded.
This is by no means a complete list of manufacturers or inductors
that can be used in the application. More information on these
inductors is available at their websites. Note the trade-offs
between inductor height, maximum current, and series resistance.
Smaller inductors cannot handle as muèH current and therefore
require higher clock speeds to reduce their ripple current. They
also have higher series resistance, which can lower the overall
efficiency of the ADN8830.
T=
1
fCLK
PWM Output Filter Requirements
TIME
Figure 13. Current Waveform Through Inductor
It is important to select an inductor that can tolerate the maximum possible current that could pass through it. Most TECs
are specified with a maximum voltage and current for proper
and reliable operation. The maximum instantaneous inductor
current can be found as
The switching of Q1 and Q2 creates a pulse width modulated
(PWM) square wave from 0 V to VDD. This square wave must
be filtered sufficiently to create a steady voltage that will drive
the TEC. The ripple voltage across the TEC is a function of the
inductor ripple current, the L-C filter cutoff frequency, and the
equivalent series resistance (ESR) of the filter capacitor. The
equivalent circuit for the PWM side is given in Figure 14.
Table II. Partial List of Inductors and Key Specifications
Inductance (␮H)
IMAX (A)
RS, TYP (m⍀)
Height (mm)
Part Number
Manufacturer
Website
4.7
4.7
4.7
4.7
4.7
4.7
4.7*
10
15
47
1.1
1.59
3.9
1.5
1.32
7.5
5.4
2.7
8
4.5
200
55
48
90
56
12
18
80
32
86
1
2
2.8
3
3
4.5
5.2
2.8
8
7.1
LPO1704-472M
A918CY-4R7M
UP2.8B-4R7
DO1608C-472
CDRH4D28 4R7
892NAS-4R7M
DO3316P-472
UP2.8B-100
DO5022P-153HC
DO5022P-473
Coilcraft
Toko
Cooper
Coilcraft
Sumida
Toko
Coilcraft
Cooper
Coilcraft
Coilcraft
www.coilcraft.com
www.toko.com
www.cooperet.com
www.coilcraft.com
www.sumida.com
www.toko.com
www.coilcraft.com
www.cooperet.com
www.coilcraft.com
www.coilcraft.com
*Recommend inductor in typical application circuit Figure 1.
–14–
REV. C
ADN8830
PVDD
Calculating PWM Output Ripple Voltage
OUT A
Although it may seem that fC can be arbitrarily lowered to reduce
output ripple, the ripple voltage is also dependent on the ESR of
C1, shown as R1 in Figure 14. This resistance creates a zero
that turns the second-order filter into a first-order filter at high
frequencies. The location of this zero is
Q1
P1
R2
RL
L1
OUT B
VX
Q2
N1
R1
C1
DENOTES
PGND
Z1 =
Figure 14. Equivalent Circuit for PWM Amplifier and Filter
In this circuit, RL is the TEC resistance, R2 is the parasitic
resistance of the inductor combined with the equivalent rDS, ON
of Q1 and Q2, and R1 is the ESR of C1. The voltage, VX, is the
pulse-width modulated waveform that switches between PVDD
and ground. This is a second-order low-pass filter with an exact
cutoff frequency of
fC =
1
2π
R2 + RL
R
1
( + RL ) C1L1
∆OUT A = ∆IL × R1
∆OUT A =
(25)
1
C1L1
(26)
1
2RL
L1
C1
REV. C
fC, MIN (kHz)
0.05
0.1
0.2
0.3
0.5
> 0.707
8
4
2
1.9
1.6
1.5
for ( fCLK > Z 1)
(30)
VDD R1
for ( fCLK > Z 1)
4 fCLK L1
(31)
Here it can be directly seen that increasing the inductor value or
clock frequency will reduce the ripple. Choosing a low ESR
capacitor will ensure R1 remains low. Operating from a lower
supply voltage will also help reduce the output ripple voltage
from the L-C filter. With a clock frequency equal to Z1 but
presumably greater than fC, the worst-case output voltage ripple is
(16R1 C1 f
2
∆OUT AMAX = VDD
2
2
CLK
32L1C1 fCLK
) for ( f
+1
CLK
= Z 1) (32)
Which, if fCLK < Z1, can be further simplified to
Using the recommended values of L1 = 4.7 µH and C1 = 22 µF
results in a cutoff frequency of 15.7 kHz. With a TEC resistance
of 2 Ω, the damping factor is 0.12. The cutoff frequency can be
decreased to lower the output voltage ripple with slower clock
frequencies by increasing L1 or C1. Increasing C1 may appear
to be a simpler approach as it would not increase the physical
size of the inductor, but there is a potential stability danger in
lowering the damping factor too far. It is recommended that ζ
remain greater than 0.05 to provide a reasonable settling time
for the TEC. Increasing ζ also makes finding the proper PID
compensation easier as there is less ringing in the L-C output
filter. To allow adequate phase and gain margin for the PWM
amplifier, Table III should be used to find the lower limit of
cutoff frequency for a given damping factor.
L1 fCLK
The worst-case voltage ripple occurs when the duty cycle of the
PWM output is exactly 50%, or when OUT A = 0.5 VDD. As
shown in Equation 31
∆OUT AMAX =
(27)
Table III. Minimum L-C Filter Cutoff
Frequency vs. Damping Factor
(29)
VDD D (1 – D) R1
OUT AMAX ≈
This cutoff frequency should be much lower than the clock
frequency to achieve adequate filtering of the switched output
waveform. Also of importance is the damping factor, , of the
L-C filter. Too low a damping factor will result in a longer
settling time and could potentially cause stability problems for
the temperature control loop. Neglecting R1 and R2 again, the
damping factor is simply
ζ=
(28)
With a clock frequency greater than Z1, and presumably greater
than fC, the output voltage ripple is
Practically speaking, R1 and R2 are several tens of milliohms and
are much smaller than the TEC resistance, which can be a few
ohms. The cutoff frequency can be roughly approximated as
1
fC =
2π
1
2πR1C1
VDD
32L1C1 fCLK
2
for ( fCLK < Z 1)
(33)
A typical 100 µF surface-mount electrolytic capacitor can have
an ESR of over 100 mΩ, pulling this zero to below 16 kHz, and
resulting in an excess of ripple voltage across the TEC. Low ESR
capacitors, such as ceramic or polymer aluminum capacitors,
are recommended instead. Polymer aluminum capacitors can
provide more bulk capacitance per unit area over ceramic ones,
saving board space. Table IV shows a limited list of capacitors
with their equivalent series resistances.
This is by no means a complete list of all capacitor manufacturers
or capacitor types that can be used in the application. The 22 µF
capacitor recommended has a maximum ESR of 35 mΩ, which
puts Z1 at 207 kHz. Using a 3.3 V supply with the recommended
inductor and capacitor listed with a 1 MHz clock frequency will
yield a worst-case ripple voltage at OUT A of about 6 mV.
External FET Requirements
External FETs are required for both the PWM and linear amplifiers
that drive OUT A and OUT B from the ADN8830. Although it
is important to select FETs that can supply the maximum current
required to the TEC, they should also have a low enough resistance (rDS, ON) to prevent excessive power dissipation and improve
efficiency. Other key requirements from these FET pairs are
slightly different for the PWM and linear outputs.
–15–
ADN8830
The gate drive outputs for the PWM amplifier at P1 (Pin 21)
and N1 (Pin 22) have a typical nonoverlap delay of 65 ns.
This is done to ensure that one FET is completely off before
the other FET is turned on, preventing current from shooting
through both simultaneously.
Bear in mind that the addition of these capacitors is only
for local stabilization. The stability of the entire TEC application may need adjustment, which should be done around the
compensation amplifier. This is covered in the Compensation
Loop section.
The input capacitance (CISS) of the FET should not exceed 5 nF.
The P1 and N1 outputs from the ADN8830 have a typical output
impedance of 6 Ω. This creates a time constant in combination
with CISS of the external FETs equal to 6 Ω CISS. To ensure
shoot-through does not occur through these FETs, this time
constant should remain less than 30 ns.
There is one additional consideration for selecting both the
linear output FETs; they must have a minimum threshold
voltage (VT) of 0.6 V. Lower threshold voltages could cause
shoot-through current in the linear output transistors.
Table V shows the recommended FETs that can be used for the
linear output in the ADN8830 application. Table V includes the
appropriate external gate-to-drain capacitance (external CGD)
and snubber capacitor value (CSNUB) connected from OUT B to
ground that should be added to ensure local stability. Table VI
shows the recommended PWM output FETs. Although other
transistors can be used, these combinations have been tested
and are proved stable and reliable for typical applications.
The linear output from the ADN8830 uses N2 (Pin 10) and
P2 (Pin 11) to drive the gates of the linear side FETs, shown as
Q3 and Q4 in Figure 1. Local compensation for the linear amplifier is achieved through the gate-to-drain capacitances (CGD) of
Q3 and Q4. The value of CGD, which can be determined from
the data sheet, is usually referred to as CRSS, the reverse transfer
capacitance. The exact CRSS value should be determined from a
graph that shows capacitance versus drain-to-source voltage,
using the power supply voltage as the appropriate VDS.
Data sheets for these devices can be found at their respective
websites:
To ensure stability of the linear amplifier, the total CGD of the
PMOS device, Q3, should be greater than 2.5 nF and the total
CGD of the NMOS should be greater than 150 pF. External
capacitance can be added around the FET to increase the effective
CGD of the transistor. This is the function of C6 in the typical
application schematic shown in Figure 1. If external capacitance
must be added, it will generally only be required around the
PMOS transistor.
In the event of zero output current through the TEC, there will
be no current flowing through Q3 and Q4. In this condition,
these FETs will not provide any small signal gain and thus no
negative feedback for the linear amplifier. This leaves only a
feedforward signal path through CGD, which could cause a
settling problem at OUT B. This is often seen as a small signal
oscillation at OUT B, but only when the TEC is at or very near
zero current.
The remedy for this potential minor instability is to add
capacitance from OUT B to ground. This may need to be determined empirically, but a good starting point is 1.5 times the
total CGD. This is the function of C12 in Figure 1. Note that
while adding more CGD around Q3 and Q4 will help to ensure
stability, it could potentially increase instability in the zero current
dead band region, requiring additional capacitance from
OUT B to ground.
Fairchild – www.fairchildsemi.com
Vishay Siliconix – www.vishay.com
International Rectifier – www.irf.com
Calculating Power Dissipation and Efficiency
The total efficiency of the ADN8830 application circuit is simply
the ratio of the output power to the TEC divided by the total
power delivered from the supply. The idea in minimizing power
dissipation is to avoid both drawing additional power and reducing heat generated from the circuit. The dominant sources
of power dissipation will include resistive losses, gate charge
loss, core loss from the inductor, and the current used by the
ADN8830 itself.
The on-channel resistance of both the linear and PWM output
FETs will affect efficiency primarily at high output currents.
Because the linear amplifier operates in a high gain configuration,
it will be at either ground or VDD when significant current is
flowing through the TEC. In this condition, the power dissipation
through the linear output FET will be
PFET , LIN = rDS , ON × ITEC
2
(34)
using either the rDS, ON for the NMOS or the PMOS depending
on the direction of the current flow. In the typical application
setup in Figure 2, if the TEC is cooling the target object, the
PMOS is sourcing the current. If the TEC is heating the
object, the NMOS will be sinking current.
Table IV. Partial List of Capacitors and Key Specifications
Value (F)
ESR (m)
Voltage Rating (V)
Part Number
Manufacturer
Website
10
22*
22
22
47
68
100
60
35
35
35
25
18
95
6.3
8
8
8
6.3
8
10
NSP100M6.3D2TR
ESRD220M08B
NSP220M8D5TR
EEFFD0K220R
NSP470M6.3D2TR
ESRD680M08B
594D107X_010C2T
NIC Components
Cornell Dubilier
NIC Components
Panasonic
NIC Components
Cornell Dubilier
Vishay
www.niccomp.com
www.cornell-dubilier.com
www.niccomp.com
www.maco.panasonic.co.jp
www.niccomp.com
www.cornell-dubilier.com
www.vishay.com
*Recommend capacitor in typical application circuit Figure 1.
–16–
REV. C
ADN8830
Although the FETs that drive OUT A alternate between Q1 and
Q2 being on, they have an equivalent series resistance that is
equal to a weighted average of their rDS, ON values.
REQIV = D × rDS , P 1 + (1 – D ) × rDS , N 1
(35)
The resistive power loss from the PWM transistors is then
PFET , PWM = REQIV × ITEC
2
(36)
There is also a power loss from the continuing charging and
discharging of the gate capacitances on Q1 and Q2. The power
dissipated due to gate charge loss (PGCL) is
PGCL =
1
2
CISSVDD fCLK
2
PADN 8830 = VDD × 10 mA
(37)
(40)
There are certainly other minor mechanisms for power dissipation in the circuit. However, a rough estimate of the total power
dissipated can be found by summing the preceding power dissipation equations. Efficiency is then found by comparing the
power dissipated with the required output power to the load.
Efficiency =
PLOAD
PLOAD + PDISS , TOT
(41)
where
PLOAD = ILOAD × VLOAD
using the appropriate input capacitance (CISS) for the NMOS
and PMOS. Both transistors are switching, so PGCL should be
calculated for each one and will be added to find the total power
dissipated from the circuit.
The series resistance of the inductor, R2 from Figure 14, will
also exhibit a power dissipation equal to
PR2 = R2 × ITEC
total current used by the ADN8830. The power dissipated from
the device itself is
2
The measured efficiency of the system will likely be less than the
calculated efficiency. Measuring the efficiency of the application
circuit is fairly simple but must be done in an exact manner to
ensure the correct numbers are being measured. Using two high
current, low impedance ammeters and two voltmeters, the circuit should be set up as shown in Figure 15.
(38)
POWER SUPPLY
Core loss from the inductor arises as a result of nonidealities of
the inductor. Although this is difficult to calculate explicitly, it
can be estimated as 80% of PRLS at 1 MHz switching frequencies and 50% of PRL at 100 kHz. Judging conservatively
PLOSS = 0.8 × PRL
VDD
GND
A
V
(39)
A
Finally, the power dissipated by the ADN8830 is equal to the
current used by the device multiplied by the supply voltage.
Again, this exact equation is difficult to determine as we have
already taken into account some of the current while finding the
gate charge loss. A reasonable estimate is to use 40 mA as the
ADN8830
V
TEC
LOAD
Figure 15. Measuring Efficiency of the ADN8830 Circuit
Table V. Recommended FETs for Linear Output Amplifier
Part Number
Type
CGD (nF)
FDW2520C*
NMOS
PMOS
NMOS
PMOS
NMOS
PMOS
0.17
0.15
0.5
2.2
0.23
0.6
IRF7401
IRF7233
FDR6674A
FDR840P
Ext. CGD (nF)
CSNUB (nF)
2.2
3.3
1.0
3.3
1.0
3.3
rDS, ON (m)
IMAX (A)
Manufacturer
18
35
22
20
9.5
12
6.0
4.5
8.7
9.5
11.5
10
Fairchild
Fairchild
International Rectifier
International Rectifier
Fairchild
Fairchild
*Recommend transistors in typical application circuit Figure 1.
Table VI. Recommended FETs for PWM Output Amplifier
Part Number
Type
CISS (nF)
rDS,ON (m)
Continuous IMAX (A)
Manufacturer
FDW2520C*
NMOS
PMOS
NMOS
PMOS
NMOS
PMOS
1.33
1.33
1.0
3.5
1.6
1.5
18
35
30
17
22
40
6.0
4.5
5.3
7.3
8.7
6.7
Fairchild
Fairchild
Vishay Siliconix
Vishay Siliconix
International Rectifier
International Rectifier
Si7904DN
Si7401DN
IRF7401
IRF7404
*Recommend transistors in typical application circuit Figure 1.
REV. C
–17–
ADN8830
The voltmeter to the TEC or output load should include the series
ammeter since the power delivered to the ammeter is considered part
of the total output power. However, the voltmeter measuring the
voltage delivered to the ADN8830 circuit should not include the
series ammeter from the power supply. This prevents a false supply
voltage power measurement since we are interested only in the
supply voltage power delivered to the ADN8830 circuit. Figures 16
and 17 show some efficiency measurements using the typical application circuit shown in Figure 1.
POWER SUPPLY
VDD
AVDD
NOISE
SENSITIVE
SECTION
VSY = 3V
EFFICIENCY (%)
OUTPUT
SECTION
PVDD
TEC
OR
LOAD
The low noise power and ground are referred to as AVDD and
AGND, with the output supply and ground paths labeled PVDD
and PGND. These pins are labeled on the ADN8830 and should
be connected appropriately. Both sets of external FETs should be
connected to PVDD and PGND. All output filtering and PVDD
supply bypass capacitors should be connected to PGND.
80
VSY = 5V
60
40
20
0
500
PGND
Figure 18. Using Star Connections to Minimize
Noise Pickup from Switched Output
100
0
AGND
GND
1,000
ITEC (mA)
1,500
2,000
Figure 16. Efficiency with fCLK = 1 MHz
All remaining connections to ground and power supply should be
done through AVDD and AGND. A 4-layer board layout is recommended for best performance with split power and ground
planes between the top and bottom layers. This provides the
lowest impedance for both supply and ground points. Setting the
ADN8830 above the AGND plane will reduce the potential noise
injection into the device. Figure 19 shows the top layer of the
layout used for the ADN8830 evaluation boards, highlighting the
power and ground split planes.
100
VSY = 3V
80
EFFICIENCY (%)
VSY = 5V
60
40
20
0
0
500
1,000
ITEC (mA)
1,500
2,000
Figure 17. Efficiency with fCLK = 200 kHz
Note that higher efficiency can be achieved using a lower supply
voltage or a slower clock frequency. This is due to the fact that the
dominant source of power dissipation at high clock frequencies is the
gate charge loss on the PWM transistors.
Layout Considerations
The two key considerations for laying out the board for the
ADN8830 are to minimize both the series resistance in the output
and the potential noise pickup in the precision input section. The
best way to accomplish both of these objectives is to divide the
layout into two sections, one for the output components and the
other for the remainder of the circuit. These sections should have
independent power supply and ground current paths that are each
connected together at a single point near the power supply. This is
used to minimize power supply and ground voltage bounce on the
more sensitive input stages to the ADN8830 caused by the switching of the PWM output. Such a layout technique is referred to as a
“star” ground and supply connection. Figure 18 shows a block diagram of the concept.
Figure 19. Top Layer Reference Layout for ADN8830
Proper supply voltage bypassing should also be taken into consideration to minimize the ripple voltage on the power supply. A
minimum bypass capacitance of 10 µF should be placed in close
proximity to each component connected to the power supply. This
includes Pins 8 and 20 on the ADN8830 and both external PMOS
transistors. An additional 0.1 µF capacitor should be placed in
parallel to each 10 µF capacitor to provide bypass for high frequency noise. Using a large bulk capacitor, 100 µF or greater, in
parallel with a low ESR capacitor where AVDD and PVDD connect will further improve voltage supply ripple. This is covered in
more detail in the Power Supply Ripple section.
–18–
REV. C
ADN8830
Power Supply Ripple
Minimizing ripple on the power supply voltage can be an important consideration, particularly in signal source laser applications.
If the laser diode is operated from the same supply rail as the TEC
controller, ripple on the supply voltage could cause inadvertent
modulation of the laser frequency. As most laser diodes are driven
from a 5 V supply, it is recommended the ADN8830 be operated
from a separate 3.3 V regulated supply unless higher TEC voltages
are required. Operation from 3.3 V also improves efficiency, thus
minimizing power dissipation.
The power supply ripple is primarily a function of the supply bypass capacitance, also called bulk capacitance, and the inductor
ripple current. Similar to the L-C filter at the PWM amplifier
output, using more capacitance with low equivalent series resistance (ESR) will lower the supply ripple. A larger inductor value
will reduce the inductor ripple current, but this may not be
practical in the application. A recommended approach is to use a
standard electrolytic capacitor in parallel with a low ESR capacitor.
A surface-mount 220 µF electrolytic in parallel with a 22 µF polymer aluminum low ESR capacitor can occupy an approximate total
board area of only 0.94 square inches or 61 square millimeters.
Using these capacitors along with a 4.7 µH inductor can yield a
supply ripple of less than 5 mV.
High frequency transient spikes may appear on the supply voltage
as well. This is due to the fast switching times on the PWM transistors and the sharp edges of their gate voltages. Although these
transient spikes can reach several tens of millivolts at their peak,
they typically last for less than 20 ns and have a resonance greater
than 100 MHz. Additional bulk capacitance will not appreciably
affect the level of these spikes as such capacitance is not reactive at
these frequencies. Adding 0.01 µF ceramic capacitors on the supply line near the PWM PMOS transistor can reduce this switching
noise. Inserting an RF inductor with a High-Q around 100 MHz in
series with PVDD will also block this noise from traveling back to
the power supply.
Setting Maximum Output Current and Short-Circuit
Protection
Although the maximum output voltage can be programmed
through VLIM to protect the TEC from overvoltage damage,
the user may wish to protect the ADN8830 circuit from a possible
short circuit at the output. Such a short could quickly damage the
external FETs or even the power supply since they would attempt
to drive excessive current. Figure 20 shows a simple modification
that will protect the system from an output short circuit.
VS
TO
FETS
AND
DECOUPLING
CAPS
RS
10m
PVDD
AVDD
A 10 mΩ resistor placed in series with the PVDD supply line creates a
voltage drop proportional to the absolute value of the output current.
The AD8601 is a CMOS amplifier that is configured as a comparator. As long as the voltage at its inverting input (VS) exceeds
the voltage set by the resistor divider at the noninverting input (VX),
the gate of Q1 will remain at ground. This leaves Q1 on, effectively
connecting D1 to the positive rail and leaving the voltage on C1 at
VDD. Should enough current flow through RS to drop VS below VX,
Q1 will turn off and C1 will discharge through R2 down to a logic
low to activate the ADN8830 shutdown. Once VS returns to a
voltage greater than VX, Q1 will turn back on and C1 will charge
back to VDD through R1. The shutdown and reactivation time
constants are approximately
SD = C1 × R1
ON = C1 × R1
(42)
The shutdown time constant should be a minimum of 10 clock
cycles to ensure high current switching transients do not trigger a
false activation. If powered from 5 V, the circuit shown will shut
down the ADN8830 should PVDD deliver over 5 A for more than
1 ms. After shutdown, the circuit will reactivate the ADN8830 in
about 1 second.
The voltage drop across RS is found as
2
VRS =
IOUT RL RS
ηVDD
(43)
where RL is the load resistance or resistance of the TEC and is
the efficiency of the system. An estimate of efficiency can be calculated
either from the Calculating Power Dissipation and Efficiency section
or from Figures 16 and 17. A reasonable approximation is =
0.85. Although the exact resistance of a TEC varies with temperature, an estimation can be made by dividing the maximum voltage
rating of the TEC by its maximum current rating.
In addition to providing protection against a short at the output,
this circuit will also protect the FETs against shoot-through current.
Shoot-through will not occur when using the recommended
transistors and additional capacitance shown in Tables V and VI.
However, if different transistors are used where their shootthrough potential is unknown, implementing the short-circuit
protection circuit will unconditionally protect these transistors.
To set a maximum output current limit, use the circuit in Figure
21. This circuit can share the 10 mΩ power supply shunt resistor
as the short-circuit protection circuit to sense the output current.
In normal operation Q1 is on, pulling the ADN8830 VLIM pin
down to the voltage set by VLIMIT. This sets the maximum output voltage limit as described in the Setting the Maximum TEC
Voltage and Current section.
PVDD
R3
1k
Q1
FDV304P
OR EQUIVALENT
AD8601
R4
100k
VX
R1
1M
SD
R2
1k
D1
MA116CT-ND
OR
EQUIVALENT
C1
1F
VSY
TO
FETS
AND
DECOUPLING PVDD
CAPS
R3
178
PVDD
AVDD
R1
3.48k
AD8605
R4
100k
DENOTES
AGND
RS
10m
Q1
FDV301N
OR
EQUIVALENT
C1
1nF
TO
VLIM
R2
1.47k
VX
DENOTES
PGND
VLIMIT
(0V TO 1.5V)
Figure 20. Implementing Output Short-Circuit Protection
DENOTES
AGND
DENOTES
PGND
Figure 21. Setting a Maximum Output Current Limit
REV. C
–19–
ADN8830
5V
IOUTA
ADT70
IOUTB
+INOA
TO THERM_IN
= 1V @ 25C
R3
82.5
OUTOA
25mV/C
+INIA
RGA
INST
AMP
4.99k
R3
82.5
RGB
–INIA
RTD
1k
R3
1k
GND
SENSE
AGND
OUTIA
–INOA
1k
5.11k
NOTE: ADDITIONAL PINS OMITTED FOR CLARITY
Figure 22. Using an RTD for Temperature Feedback to the ADN8830
If the voltage at VSY drops below VX, Q1 is turned off and the
VLIM pin will be set to 1.5 V, effectively setting the maximum
voltage across the outputs to 0 V. The voltage divider for VX is
calculated from Equation 43.
TO
TEC
AVDD
RS
10m
TO
OUT B
IL
AVDD
AVDD
R1
3.48k
200k
VHI
TO
VLIM
R2
1.47k
1nF 300k
Design Example 5
A maximum output current limit needs to be set at 1.5 A for a
TEC with a maximum voltage rating of 2.5 V. The ADN8830 is
powered from 5 V. The TEC resistance is estimated at 1.67 Ω and
efficiency at 85%. Using Equation 43, the voltage drop across
RS will be 8.8 mV when 1.5 A is delivered to the TEC. The trip
voltage VX is set to 4.991 V with R3 = 178 Ω and R4 = 100 kΩ
as shown in Figure 21. To set the output voltage limit to 2.5 V,
the voltage at VLIMIT should be set to 0.875 V according to
Equation 17.
8
AD626
VX
AD8602
Q1,Q2
FDG6303N
OR
EQUIVALENT
300k
TO
VREF
VLO 200k
VLIMIT
(0V TO 1.5V)
Figure 23. High Accuracy Output Current Limit
The C1 capacitor is added to smooth the voltage transitions at
VLIM. Once an overcurrent condition is detected, the output
voltage will turn down to 0 V within 30 ms.
For a more exact measurement of the output current, place a
sense resistor in series with the output load, as shown in Figure 23.
The AD626 instrumentation amplifier is set for a gain of 100
with a reference voltage of 2.47 V from VREF. The output of
the AD626 is equal to 100 × RS × IL and is fed to the AD8602,
which is set up as a window comparator. With VX greater than
VLO but less than VHI, VLIM will be pulled down to the voltage at VLIMIT. Should VX fall outside the voltage window,
VLIM will be pulled to 1.5 V as in Figure 21. The trip points
should be set according to
VHI = VREF + 100 × RS I LIMIT +
VLO = VREF – 100 × RS I LIMIT –
AVDD
The upper and lower trip point voltages can be set independently,
allowing different maximum output current limits depending on
the direction of the current. The resistor divider for VHI and
VLO is tapped to VREF to maintain window accuracy with any
changes in VREF. Using the values from Figure 23 with a 5 V
supply, the output current will not exceed 1.5 A in either direction.
Adding the current sensing resistor will slightly reduce efficiency.
The power dissipated by this resistor is D × ITEC2 × RS if the
TEC is heating, or (1–D) × ITEC2 × RS if the TEC is cooling.
Include this when calculating efficiency as described in the
Calculating Power Dissipation and Efficiency section.
(44)
–20–
REV. C
ADN8830
PVDD
Using an RTD for Temperature Sensing
The ADN8830 can be used with a resistive temperature device
(RTD) as the temperature feedback sensor. The resistance of an
RTD is linear with respect to temperature, offering an advantage over thermistors that have an exponential relationship to
temperature. A constant current applied through an RTD will
yield a voltage proportional to temperature. However, this voltage could be on the order of only 0.5 mV/°C, thus requiring the
use of additional amplification to achieve a usable signal level.
The ADT70 from Analog Devices can be used to bias and amplify
the voltage across an RTD, which can then be fed directly to the
THERMIN pin on the ADN8830 to provide temperature
feedback for the TEC controller. The ADT70 uses a 0.9 mA
current source to drive the RTD and an instrumentation amplifier with adjustable gain to boost the RTD voltage. Application
notes and typical schematics for this device can be found in the
ADT70 Data Sheet.
Most RTDs have a positive temperature coefficient, also called
tempco, as opposed to thermistors, which have a negative tempco.
For the OUT A output to drive the TEC– input as shown in
Figure 1, the signal from an RTD must be conditioned to create
a negative tempco. This can be easily done using an inverting
amplifier. Alternately, OUT A can be connected to drive TEC+
with OUT B driving TEC– with a positive tempco at THERMIN.
This is highlighted in the Output Driver Amplifiers section.
For the ADN8830, proper operation care should be taken
to ensure the voltage at THERMIN remains within 0.4 V
and 2.0 V. Using a 1 kΩ RTD with the ADT70 will yield a
THERMIN voltage of 0.9 V at 25°C. Using the application
circuit shown in Figure 22 will provide a nominal output
voltage of 1.0 V at 25°C and a total gain of 66.7 mV/Ω.
Using an RTD with a temperature coefficient of 0.375 Ω/°C
will give a THERMIN voltage swing from 1.5 V at 5°C to
0.5 V at 45°C, well within the input range of the ADN8830.
OUT A
Q1
P1
L1
RL
OUT B
Q2
N1
C1
Q3
N2
NO CONNECTION TO P2 REQUIRED
Figure 24. Using the ADN8830 to Drive a Heating Element
Current is delivered from the PWM amplifier through Q3 when
the voltage at THERMIN is lower than TEMPSET. If the object
temperature is greater than the target temperature, Q3 will turn
off and the current through the load goes to zero, allowing the
object to cool back toward the ambient temperature. As the
target temperature is approached, a steady output current should
be reached. Naturally, a proper compensation network must be
found to ensure stability and adequate temperature settling time.
The P2 output from the ADN8830 should be left unconnected.
Suggested Pad Layout for CP-32 Package
Figure 25 shows the dimensions for the PC board pad layout for
the ADN8830, which is a 5 5, 32-lead lead frame chipscale
package. This package has a metallic heat slug that should be
soldered to a copper pad on the PC board. Although the package slug is electrically connected to the substrate of the IC, the
copper pad should be left electrically floating. This prevents
potential noise injection into the substrate while maintaining
good thermal conduction to the PC board.
0.69
(0.0272)
0.10
(0.0039)
Using a Resistive Load as a Heating Element
The ADN8830 can be used in applications that do not necessarily drive a TEC but require only a high current output into a
load resistance. Such applications generally only require heating
above ambient temperature and simply use the power dissipated
by the load element to accomplish this. Because the power
dissipated by such an element is proportional to the square of
the output voltage, the ADN8830 application circuit must be
modified. Figure 24 shows the preferred method for driving a
heating element load.
5.36
(0.2110)
0.28
(0.0110)
3.78
(0.1488)
0.50
(0.0197)
3.68
(0.1449)
PACKAGE
OUTLINE
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN
THERMAL PAD SHOULD BE SOLDERED TO AN ELECTRICALLY FLOATING
PAD ON THE PC BOARD
Figure 25. Suggested PC Board Layout for CP-32
Pad Landing
REV. C
–21–
ADN8830
OUTLINE DIMENSIONS
32-Lead Lead Frame Chip Scale Package [LFCSP]
(CP-32-1)
Dimensions shown in millimeters
5.00
BSC SQ
0.60 MAX
25
24
PIN 1
INDICATOR
3.25
3.10 SQ
2.95
BOTTOM
VIEW
0.50
0.40
0.30
12 MAX
32 1
0.50
BSC
4.75
BSC SQ
TOP
VIEW
1.00
0.85
0.80
PIN 1
INDICATOR
0.60 MAX
17
16
9
8
0.25 MIN
3.50 REF
0.80 MAX
0.65 TYP
0.05 MAX
0.02 NOM
SEATING
PLANE
0.30
0.23
0.18
0.20 REF
COPLANARITY
0.08
COMPLIANT TO JEDEC STANDARDS MO-220-VHHD-2
–22–
REV. C
ADN8830
Revision History
Location
Page
11/03—Data Sheet Changed from REV. B to REV. C.
Changes to ORDERING GUIDE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Deleted Figure 24 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Deleted Boosting the Output Voltage section . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Deleted Figure 26 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Deleted Equations 45, 46 and 47 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Updated OUTLINE DIMENSIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
8/03—Data Sheet Changed from REV. A to REV. B.
Updated ORDERING GUIDE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Updated Thermistor Setup section . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Updated OUTLINE DIMENSIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
2/03—Data Sheet changed from REV. 0 to REV. A.
Renumbered Figures . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .Universal
Change to Thermistor Setup section . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Change to Figure 14 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Change to Figure 23 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Change to Figure 25 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Update OUTLINE DIMENSIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
REV. C
–23–
–24–
C02793–0–11/03(C)