ETC UC2525AN

UC1525A/27A
UC2525A/27A
UC3525A/27A
Regulating Pulse Width Modulators
FEATURES
DESCRIPTION
•
8 to 35V Operation
•
5.1V Reference Trimmed to
±1%
•
100Hz to 500kHz Oscillator
Range
•
Separate Oscillator Sync
Terminal
•
Adjustable Deadtime Control
•
Internal Soft-Start
•
Pulse-by-Pulse Shutdown
•
Input Undervoltage Lockout
with Hysteresis
•
Latching PWM to Prevent
Multiple Pulses
•
Dual Source/Sink Output
Drivers
The UC1525A/1527A series of pulse width modulator integrated circuits are designed to offer improved performance and lowered external parts count when used
in designing all types of switching power supplies. The on-chip +5.1V reference is
trimmed to ±1% and the input common-mode range of the error amplifier includes
the reference voltage, eliminating external resistors. A sync input to the oscillator
allows multiple units to be slaved or a single unit to be synchronized to an external
system clock. A single resistor between the CT and the discharge terminals provides a wide range of dead-time adjustment. These devices also feature built-in
soft-start circuitry with only an external timing capacitor required. A shutdown terminal controls both the soft-start circuitry and the output stages, providing instantaneous turn off through the PWM latch with pulsed shutdown, as well as soft-start
recycle with longer shutdown commands. These functions are also controlled by
an undervoltage lockout which keeps the outputs off and the soft-start capacitor
discharged for sub-normal input voltages. This lockout circuitry includes approximately 500mV of hysteresis for jitter-free operation. Another feature of these PWM
circuits is a latch following the comparator. Once a PWM pulse has been terminated for any reason, the outputs will remain off for the duration of the period. The
latch is reset with each clock pulse. The output stages are totem-pole designs capable of sourcing or sinking in excess of 200mA. The UC1525A output stage features NOR logic, giving a LOW output for an OFF state. The UC1527A utilizes OR
logic which results in a HIGH output level when OFF.
BLOCK DIAGRAM
2/96
Powered by ICminer.com Electronic-Library Service CopyRight 2003
UC1525A/27A
UC2525A/27A
UC3525A/27A
ABSOLUTE MAXIMUM RATINGS (Note 1)
RECOMMENDED OPERATING CONDITIONS
(Note 3)
Supply Voltage, (+VIN) . . . . . . . . . . . . . . . . . . . . . . . . . . . . +40V
Collector Supply Voltage (VC) . . . . . . . . . . . . . . . . . . . . . . +40V
Logic Inputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +5.5V
Analog Inputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +VIN
Output Current, Source or Sink . . . . . . . . . . . . . . . . . . . 500mA
Reference Output Current . . . . . . . . . . . . . . . . . . . . . . . . 50mA
Oscillator Charging Current . . . . . . . . . . . . . . . . . . . . . . . . 5mA
Power Dissipation at TA = +25°C (Note 2) . . . . . . . . . . 1000mW
Power Dissipation at TC = +25°C (Note 2) . . . . . . . . . . 2000mW
Operating Junction Temperature . . . . . . . . . . . -55°C to +150°C
Storage Temperature Range . . . . . . . . . . . . . . -65°C to +150°C
Lead Temperature (Soldering, 10 seconds). . . . . . . . . . +300°C
Note 1: Values beyond which damage may occur.
Note 2: Consult packaging Section of Databook for thermal
limitations and considerations of package.
Input Voltage (+VIN) . . . . . . . . . . . . . . . . . . . . . . . . +8V to +35V
Collector Supply Voltage (VC) . . . . . . . . . . . . . . +4.5V to +35V
Sink/Source Load Current (steady state) . . . . . . . . 0 to 100mA
Sink/Source Load Current (peak) . . . . . . . . . . . . . . 0 to 400mA
Reference Load Current . . . . . . . . . . . . . . . . . . . . . . 0 to 20mA
Oscillator Frequency Range . . . . . . . . . . . . . . 100Hz to 400kHz
Oscillator Timing Resistor. . . . . . . . . . . . . . . . . . . 2kΩ to 150kΩ
Oscillator Timing Capacitor. . . . . . . . . . . . . . . . .001µF to 0.1µF
Dead Time Resistor Range . . . . . . . . . . . . . . . . . . . . 0 to 500Ω
Operating Ambient Temperature Range
UC1525A, UC1527A . . . . . . . . . . . . . . . . . . -55°C to +125°C
UC2525A, UC2527A . . . . . . . . . . . . . . . . . . . -25°C to +85°C
UC3525A, UC3527A . . . . . . . . . . . . . . . . . . . . . 0°C to +70°C
Note 3: Range over which the device is functional and
parameter limits are guaranteed.
CONNECTION DIAGRAMS
DIL-16 (TOP VIEW)
J or N Package
PLCC-20, LCC-20 (TOP VIEW)
Q, L Package
PACKAGE PIN FUNCTION
FUNCTION
PIN
N/C
Inv. Input
N.I. Input
SYNC
OSC. output
N/C
CT
RT
Discharge
Softstart
N/C
Compensation
Shutdown
Output A
Ground
N/C
VC
Output B
+VIN
VREF
Powered by ICminer.com Electronic-Library Service CopyRight 2003
2
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
UC1525A/27A
UC2525A/27A
UC3525A/27A
ELECTRICAL CHARACTERISTICS: +VIN = 20V, and over operating temperature, unless otherwise specified, TA = TJ
PARAMETER
TEST CONDITIONS
UC1525A/UC2525A
UC1527A/UC2527A
UC3525A
UC3527A
UNITS
MIN
TYP
MAX
MIN
TYP
MAX
5.05
5.10
5.15
5.00
5.10
5.20
Reference Section
Output Voltage
TJ = 25°C
Line Regulation
VIN = 8 to 35V
10
20
10
20
mV
Load Regulation
IL = 0 to 20mA
20
50
20
50
mV
Temperature Stability (Note 5)
Over Operating Range
Total Output Variation (Note 5)
Line, Load, and Temperature
20
5.00
50
5.20
20
4.95
V
50
5.25
V
Shorter Circuit Current
VREF = 0, TJ = 25°C
80
100
80
100
mA
Output Noise Voltage (Note 5)
10Hz ≤ 10kHz, TJ = 25°C
40
200
40
200
µVrms
Long Term Stability (Note 5)
TJ = 125°C
20
50
20
50
mV
Oscillator Section (Note 6)
Initial Accuracy (Notes 5 & 6)
TJ = 25°C
Voltage Stability (Notes 5 & 6)
VIN = 8 to 35V
±2
±6
±2
±6
%
± 0.3
±1
±1
±2
%
±6
±3
±3
Temperature Stability (Note 5)
Over Operating Range
Minimum Frequency
Ω, CT = 0.1µ
µF
RT = 200kΩ
Maximum Frequency
RT = 2kΩ
Ω, CT = 470pF
400
Current Mirror
IRT = 2mA
1.7
3.0
3.5
TJ = 25°C
0.3
1.2
120
Clock Amplitude (Notes 5 & 6)
Clock Width (Notes 5 & 6)
Sync Threshold
Sync Input Current
Sync Voltage = 3.5V
±6
%
120
Hz
400
2.0
kHz
2.2
1.7
2.0
2.2
mA
3.0
3.5
0.5
1.0
0.3
0.5
1.0
µs
2.0
2.8
1.2
1.0
2.5
2.0
2.8
V
1.0
2.5
mA
0.5
5
2
10
mV
1
10
1
10
µA
1
µA
V
Error Amplifier Section (VCM = 5.1V)
Input Offset Voltage
Input Bias Current
Input Offset Current
1
DC Open Loop Gain
RL ≥ 10MΩ
Ω
60
75
60
75
dB
Gain-Bandwidth Product
(Note 5)
AV = 0dB, TJ = 25°C
1
2
1
2
MHz
DC Transconductance
(Notes 5 & 7)
Ω ≤ RL ≤ 1MΩ
Ω
TJ = 25°°C, 30kΩ
1.1
1.5
1.1
1.5
mS
Output Low Level
0.2
Output High Level
0.5
0.2
0.5
V
3.8
5.6
3.8
5.6
V
Common Mode Rejection
VCM = 1.5 to 5.2V
60
75
60
75
dB
Supply Voltage Rejection
VIN = 8 to 35V
50
60
50
60
dB
Note 5: These parameters, although guaranteed over the recommended operating conditions, are not 100% tested in production.
Note 6: Tested at fOSC = 40kHz (RT = 3.6kΩ, CT = 0.01µF, RD = 0Ω). Approximate oscillator frequency is defined by:
1
f=
CT (0.7RT + 3RD)
Note 7: DC transconductance (gM) relates to DC open-loop voltage gain (AV) according to the following equation: AV = gMRL
where RL is the resistance from pin 9 to ground..
The minimum gM specification is used to calculate minimum AV when the error amplifier output is loaded.
Powered by ICminer.com Electronic-Library Service CopyRight 2003
3
UC1525A/27A
UC2525A/27A
UC3525A/27A
ELECTRICAL CHARACTERISTICS: +VIN = 20V, and over operating temperature, unless otherwise specified, TA = TJ
PARAMETER
TEST CONDITIONS
UC1525A/UC2525A
UC1527A/UC2527A
MIN
TYP
MAX
UC3525A
UC3527A
MIN
TYP
UNITS
MAX
PWM Comparator
Minimum Duty-Cycle
0
Maximum Duty-Cycle
Input Threshold (Note 6)
Zero Duty-Cycle
0
%
45
49
45
49
%
0.7
0.9
0.7
0.9
V
Maximum Duty-Cycle
Input Bias Current (Note 5)
3.3
3.6
3.3
3.6
V
.05
1.0
.05
1.0
µA
50
80
50
80
µA
0.4
0.7
0.4
0.7
V
0.8
1.0
0.8
1.0
V
Shutdown Section
Soft Start Current
VSD = 0V, VSS = 0V
25
25
Soft Start Low Level
VSD = 2.5V
Shutdown Threshold
To outputs, VSS = 5.1V, TJ = 25°C
Shutdown Input Current
VSD = 2.5V
0.4
1.0
0.4
1.0
mA
Shutdown Delay (Note 5)
VSD = 2.5V, TJ = 25°C
0.2
0.5
0.2
0.5
µs
0.2
0.4
0.2
0.4
V
1.0
2.0
1.0
2.0
0.6
0.6
Output Drivers (Each Output) (VC = 20V)
Output Low Level
ISINK = 20mA
ISINK = 100mA
Output High Level
ISOURCE = 20mA
18
19
18
19
17
18
6
7
ISOURCE = 100mA
17
18
Under-Voltage Lockout
VCOMP and VSS = High
6
7
VC OFF Current (Note 7)
VC = 35V
Rise Time (Note 5)
CL = 1nF, TJ = 25°C
100
600
100
Fall Time (Note 5)
CL = 1nF, TJ = 25°C
50
300
VIN = 35V
14
20
8
V
V
V
8
V
200
µA
600
ns
50
300
ns
14
20
mA
200
Total Standby Current
Supply Current
Note 5: These parameters, although guaranteed over the recommended operating conditions, are not 100% tested in production.
Note 6: Tested at fOSC = 40kHz (RT = 3.6kΩ, CT = 0.01µF, RD = 0Ω).
Note 7: Collector off-state quiescent current measured at pin 13 with outputs low for UC1525A and high for UC1527A.
Powered by ICminer.com Electronic-Library Service CopyRight 2003
4
UC1525A/27A
UC2525A/27A
UC3525A/27A
PRINCIPLES OF OPERATION AND TYPICAL CHARACTERISTICS
UC1525A Output Circuit
(1/2 Circuit Shown)
UC1525A Output Saturation Characteristics
For single-ended supplies, the driver outputs are
grounded. The VC terminal is switched to ground by the
totem-pole source transistors on alternate oscillator cycles.
In conventional push-pull bipolar designs, forward base
drive is controlled by R1-R3. Rapid turn-off times for the
power devices are achieved with speed-up capacitors
C1 and C2.
The low source impedance of the output drivers provides
rapid charging of power FET Input capacitance while
minimizing external components.
Low power transformers can be driven by the UC1525A.
Automatic reset occurs during dead time, when both
ends of the primary winding are switched to ground.
Powered by ICminer.com Electronic-Library Service CopyRight 2003
5
UC1525A/27A
UC2525A/27A
UC3525A/27A
UC1525A Oscillator Schematic
PRINCIPLES OF OPERATION AND TYPICAL CHARACTERISTIC SHUTDOWN OPTIONS
(See Block Diagram)
a positive signal on Pin 10 performs two functions; the
PWM latch is immediately set providing the fastest turnoff signal to the outputs; and a 150µA-current sink begins
to discharge the external soft-start capacitor. If the shutdown command is short, the PWM signal is terminated
without significant discharge of the soft-start capacitor,
thus, allowing, for example, a convenient implementation
of pulse-by-pulse current limiting. Holding Pin 10 high for
a longer duration, however, will ultimately discharge this
external capacitor, recycling slow turn-on upon release.
Since both the compensation and soft-start terminals
(Pins 9 and 8) have current source pull-ups, either can
readily accept a pull-down signal which only has to sink a
maximum of 100µA to turn off the outputs. This is subject
to the added requirement of discharging whatever external capacitance may be attached to these pins.
An alternate approach is the use of the shutdown circuitry
of Pin 10 which has been improved to enhance the available shutdown options. Activating this circuit by applying
Pin 10 should not be left floating as noise pickup could
conceivably interrupt normal operation.
Oscillator Discharge Time
vs RD and CT
Oscillator Charge Time
vs RT and CT
Powered by ICminer.com Electronic-Library Service CopyRight 2003
6
UC1525A/27A
UC2525A/27A
UC3525A/27A
Error Amplifier Voltage Gain
and Phase vs Frequency
Maximum Value RD vs Minimum Value RT
RL is impedance from pin 9 to ground. Values below
30kΩ
Ω will begin to limit the maximum duty cycle.
LAB TEST FIXTURE
UNITRODE INTEGRATED CIRCUITS
7 CONTINENTAL BLVD. • MERRIMACK, NH 03054
TEL. (603) 424-2410 • FAX (603) 424-3460
Powered by ICminer.com Electronic-Library Service CopyRight 2003
7
IMPORTANT NOTICE
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue
any product or service without notice, and advise customers to obtain the latest version of relevant information
to verify, before placing orders, that information being relied on is current and complete. All products are sold
subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those
pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily
performed, except those mandated by government requirements.
CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF
DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL
APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR
WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER
CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO
BE FULLY AT THE CUSTOMER’S RISK.
In order to minimize risks associated with the customer’s applications, adequate design and operating
safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other
intellectual property right of TI covering or relating to any combination, machine, or process in which such
semiconductor products or services might be or are used. TI’s publication of information regarding any third
party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.
Copyright  1999, Texas Instruments Incorporated
Powered by ICminer.com Electronic-Library Service CopyRight 2003