ETC DR-11525DX815

DR-11525
16-BIT HIGH FREQUENCY HYBRID
DIGITAL-TO-RESOLVER D/R CONVERTER
FEATURES
DESCRIPTION
The DR-11525 is a versatile multiplying digital-to-resolver converter. The
digital input represents an angle, and
the output is resolver type, sin/cos.
The reference input will accept any
waveform, even a sawtooth for CRT
drive. Because the reference is dccoupled to the output, the DR-11525
can be used as: a digital-to-resolver
converter using a sinusoidal reference as an input; a digital-to-sin/cos
dc converter using a dc reference; or
a polar-to-rectangular converter using
a reference input proportional to the
radius vector; or a rotating cartwheel
sweep generator for PPI displays
using a sawtooth reference.
Packaged in a 36-pin DDIP, the DR11525 is a complete D/R converter in
one hybrid module. Hybrid technology
results in low weight, low power consumption, very high reliability, and a
wide operating temperature range. The
DR-11525 circuit design allows for higher accuracy and reduces the output
scale factor variation so that the output
• Accuracy Up to 1 Minute
can drive displays directly. The output
line-to-ground voltage can be scaled by
external resistors. The DR-11525 also
includes high ac and dc common mode
rejection at the reference input
• Operational Up to 10 kHz
• 2 Vrms, 6.81 Vrms, 11.8 VL-L, or
Scalable Resolver Outputs
• 2 mA rms Output
APPLICATIONS
• 16-Bit Resolution
Because of its high reliability, small size
and low power consumption, the hybrid
DR-11525 is ideal for the most stringent
and severe industrial and military
ground or avionics applications. All units
are available with MIL-PRF-38534 processing as a standard option.
• 8-Bit/2-Byte Double Buffered
Transparent Latches
• DC-Coupled Reference Accepts
Any Waveform
Among the many possible applications are computer-based systems in
which digital angle information is
processed, such as synchro/resolver
simulators, flight trainers, flight instrumentation, fire control systems, IR,
radar and navigation systems. In addition, the DR-11525 is ideal for motor
and robotic control test systems.
• High-Rel CMOS D/R Chip
• No +5 V Supply Required
TEST POINT - R
REFERENCE INPUTS
13.37 k
DIFFERENTIAL
(NOTE 1)
36.71 k
RESOLVER
OUTPUTS
49.92 k
D/R CONVERTER
+S
HIGH ACCURACY
LOW SCALE FACTOR
VARIATION
+C
S1
26 V
13.37 k
36.71 k
49.92 k
S2
REFERENCE
CONDITIONER
RESOLVER SCALING
OUTPUT AMPLIFIERS
BITS 1-16
SINGLE-ENDED
(NOTE 2)
26 V
S4
TRANSPARENT
LATCH
TRANSPARENT
LATCH
ADJUSTABLE
(NOTE 3)
4.4 V
LA
LM
BITS 1-8
BITS 9-16
DIGITAL INPUT
NOTES: 1) 26 VRMS REFERENCE IN = 11.8 VL-L DIFFERENTIAL OUTPUT
2) 26 VRMS REFERENCE IN = 6.8 VRMS SINGLE-ENDED OUTPUT
3) 4.4 VRMS REFERENCE IN = 2 VRMS SINGLE-ENDED OUTPUT
FIGURE 1. DR-11525 BLOCK DIAGRAM
© 1996, 1999 Data Device Corporation
S3
LL
TABLE 1. DR-11525 SPECIFICATIONS
Apply over temperature range, power supply range, reference voltage and
frequency range, and 10% harmonic distortion in the reference.
INTRODUCTION
As shown in FIGURE 1, the signal conversion in the DR-11525 is
performed by a high-accuracy digital-to-resolver converter whose
sin and cos outputs have a low scale factor variation as a function of the digital input angle. This resolver output is amplified by
scaling amplifiers for resolver output. The output line currents can
be 2 mA rms max, which is sufficient for driving R/D converters,
solid-state control transformers, and displays. Output power
amplifiers will be required, however, for driving electromechanical
devices such as synchros and resolvers.
UNIT
VALUE
PARAMETER
RESOLUTION
Bits
16
ACCURACY and DYNAMICS
Minutes ±4 to ±1 min. (See Ordering info.)
Output Accuracy
1 minute part: 1 min up to 1 kHz, 1.5 min
for 1 to 5 kHz, and 3 min for 5 to 10 kHz
(guaranteed by design - tested at 5 kHz)
LSB
±1 max
Differential Linearity
µsec Less than 20 for any digital step change
Output Setting Time
DIGITAL INPUT
Logic Type
Natural binary angle, parallel positive
logic CMOS and TTL compatible.
Inputs are CMOS transient protected.
Logic 0 = 0 to +1 V
Logic 1 = +2.2 V to +5 V
Load Current
µA
20 max to GND (bits 1-16)
20 max to +5 V (LL, LM, LA)
See Timing Diagram (FIGURE 2.).
REFERENCE INPUT
Type
Frequency Range
Hz
Three differential solid-state inputs: two
for standard 26 V, one programmable.
DC to 10 k
Standard Input
Voltage (Note 1)
RH3-RL3
RH2-RL2
RH-RL
V
V
V
4.4
26
26
Input Impedance
Single-Ended:RH-gnd k ohm
Differential: RH to RL
k ohm
ANALOG OUTPUT
Type
Output Current
mA rms
Standard Output
Voltage (Note 2)
RH-RL
VrmsL-L
RH2-RL2
Vrms
RH3-RL3
Vrms
%
Transform. Ratio Tol.
%
Scale Factor Variation
DC Offset
mV
Single ended
The reference conditioner has a differential input with high ac and
dc common mode rejection, so that a reference isolation transformer will seldom be required. There are three sets of reference
inputs which provide three different input/output ratios. The RHRL input provides a 0.45 ratio between the reference input and
the signal output and is designed to provide 11.8 VL-L differential
output for a 26 Vrms reference input. The RH2-RL2 input provides a 0.52 ratio between the reference input and the signal output and is designed to provide a 6.81 Vrms single-ended output
for a 26 Vrms reference input. The RH3-RL3 input provides a
0.91 ratio between the reference input and the signal output and
is designed to provide a 2 Vrms single-ended output for a 4.4
Vrms reference input. Series resistors can be added to accommodate higher reference levels or to reduce the output level.
The reference conditioner output -R is intended for test purposes. For a 26 Vrms nominal input to RH, RL, -R should be 5.9
Vrms.
100 ±0.5%
200 ±0.5%
The timing relationship of LL, LM, and LA is shown in FIGURE 2
as a design reference.
Resolver
2 max
(Tracks Reference Input Voltage)
OUTPUT SCALING AND REF. LEVEL ADJUSTMENT
11.8 nominal
6.81 (single ended)
2.0 nominal (single ended)
±0.5 max
±0.1 max
The DR-11525 operates like a multiplying D/A converter in that
the voltage of each output line is directly proportional to the reference voltage. Reference FIGURE 3.
The magnitude of the resistors, R', in ohms is calculated as follows:
±15 max Varies with input angle.
POWER SUPPLIES
Voltage
V
+15 ±5%
+18 V
Max voltage without damage
Current or Impedance mAmax 35+ load current
TEMPERATURE RANGES (CASE)
Operation
-1 Option
°C
-55 to +125
-3 Option
°C
0 to +70
Storage
°C
-55 to +135
For RH-RL: VOUTL-L
-15 ±5%
-18 V
35+ load current
VIN
45.38k
=
100k + R'
200 ns MIN
TRANSPARENT
LATCHED
PHYSICAL CHARACTERISTICS
Type
36 pin DDIP
in.(mm)
Size
0.78 x 1.9 x 0.21 (19.7 x 48.1 x 5.3)
oz (g)
Weight
0.85 (24)
,,, ,,
DATA 1-16 BITS
Notes: 1) Maximum reference input RH-RL = 26 V +10%; RH2-RL2 = 26 V +10%;
RH3-RL3 = 16.4 V.
2) Minumum voltage output (when using scalable reference input) is 1 V
differential or 0.5 V single ended.
3) Differential is line-to-line (L-L); single ended is line-to-ground (L-gnd).
50 ns MIN
100 ns MIN
FIGURE 2. LL, LM, LA TIMING DIAGRAM
2
*For RH2-RL2: VOUTL-L
45.38k
smooth function of (θ) without discontinuities and is less than
±0.05% for all values of (θ). The total maximum variation in
Ao[1 + A(θ)] is therefore ± 0.25%.
=
VIN
86.63k + R'
*For RH3-RL3: VOUTL-L
Because the amplitude factor (RH - RL)Ao(1 + A(θ)) varies simultaneously on all output lines, it will not be a source of error when
the DR-11525 is to drive a ratiometric system such as a synchro
or resolver. However, if the outputs are used independently, as in
x-y plotters, the amplitude variations must be taken into account.
45.38k
=
VIN
49.92k + R'
*Note: For RH2, RL2 and RH3, RL3: VOUT(single-ended) = 1/2 VOUTL-L.
OUTPUT PHASING AND OUTPUT SCALE FACTOR
PIN
1
2
3
4
5
6
7
8
9
10
11
12
The analog output signals have the following phasing:
Resolver output:
S3—S1 = (RH - RL)Ao(1 + A(θ)) sin θ
S2—S4 = (RH - RL)Ao(1 + A(θ)) cos θ
The output amplifiers simultaneously track reference voltage
fluctuations because they are proportional to (RH - RL). The
transformation ratio Ao is 11.8/26 for 11.8 VrmsL-L output. The
maximum variation in Ao from all causes is ± 0.2%. The term A(θ)
represents the variation of the amplitude with the digital signal
input angle. A(θ), which is called the scale factor variation, is a
REFERENCE
INPUTS
36.71k
49.92k
13.37k
36.71k
49.92k
_
V (RH-RL)
+
NAME
Bit 1 (MSB)
Bit 15
Bit 16 (LSB)
LM
LL
LA
S4 (-COS)
S1 (-SIN)
NC
NC
S3 (+SIN)
S2 (+COS)
Notes:
1. -R (Pin 7) can be used for test purposes to detect whether a reference signal
is present. See block diagram.
2. Functions LL, LA, and LM may be left unconnected when not used.
3. External scaling resistor pin 11 RH3 output pins (31, 32, 35, 36).
4. RH and RL (pins 10, 8) 26 V reference with differential outputs on pins 35, 36,
32, 31.
5. RH2 and RL2 (pins 5, 6) 26 V reference with single-ended output on pins 35,
36.
6. RH3 and RL3 (pins 11, 9) 4.4 V reference with single-ended outputs on pins
35, 36.
45.38k
13.37k
TABLE 2. PIN CONNECTION TABLE
NAME
PIN
NAME
PIN
NC
13
Bit 13
25
+15V
14
Bit 12
26
GND
15
Bit 11
27
-15V
16
Bit 10
28
RH2 (6.81V)
17
Bit 9
29
RL2 (6.81V)
18
Bit 8
30
-R
19
Bit 7
31
RL (11.8V)
20
Bit 6
32
21
Bit 5
33
RL3 (2V)
22
Bit 4
34
RH (11.8V)
23
Bit 3
35
RH3 (2V)
24
Bit 2
36
Bit 14
VOUT L-L
8.703k
V (RH2-RL2)
R′
V (RH3-RL3)
R′
FIGURE 3. REFERENCE LEVEL ADJUSTMENT
DR-11525
S3 35
S1 32
S3
S2 36
S4 31
S2
S3 35
(+SIN)
S3
(+COS)
S2
S1
DR-11525
S4
S2 36
GND 3
FIGURE 5. SINGLE-ENDED RESOLVER OUTPUT
FIGURE 4. DIFFERENTIAL RESOLVER OUTPUT
3
ORDERING INFORMATION
PIN NUMBERS FOR
REFERENCE ONLY
1.900 MAX
(48.26)
1
0.800
MAX
(20.32)
DR-11525D X-X X X
Accuracy:
3 = ±4 minutes
4 = ±2 minutes
5 = ±1 minute*
Reliability:
0 = Standard DDC procedures
1 = Fully Compliant with MIL-PRF-38534
2 = Screened to MIL-PRF-38534 but
without QCI testing
3 = Fully Compliant with MIL-PRF-38534
+ PIND Testing
4 = Fully Compliant with MIL-PRF-38534
+ Solder Dip
5 = Fully Compliant with MIL-PRF-38534
+ PIND Testing + Solder Dip
6 = Screened to MIL-PRF-38534 + PIND
Testing but without QCI Testing
7 = Screened to MIL-PRF-38534 + Solder
Dip but without QCI Testing
8 = Screened to MIL-PRF-38534 + PIND
Testing + Solder Dip but without QCI
Testing
Operating Temperature Range:
1 = -55 to +125°C (Case)
3 = 0 to +70°C (Case)
4 = -55 to +125°C (Case) + Variables Data
8 = 0 to +70°C (Case) + Variables Data
Options:
X = NONE
Package:
D = DIP Package
18
0.600
(15.24)
BOTTOM VIEW
36
19
0.210 MAX
(5.33)
0.010 TYP
(0.25)
SIDE VIEW
0.250 MIN
(6.35)
0.018 ±0.002 DIA TYP
(0.46 ±0.05)
0.100 TYP
(2.54)
17 EQ. SP. @ 0.100 = 1.700
TOL NONCUM
(@ 2.54 = 43.18)
Notes:
1. Dimensions shown are in inches (millimeters).
2. Lead identification numbers are for referenced only.
3. Lead cluster shall be centered within ±0.005 of outline dimensions. Lead spacing dimensions apply only at seating plane.
4. Pin material meets solderability requirements of MIL-STD-202E, Method 208C.
FIGURE 6. DR-11525 MECHANICAL OUTLINE
36 PIN DDIP (CERAMIC)
* Consult factory for availability of ±1 minute parts.
The information provided in this data sheet is believed to be accurate; however, no responsibility
is assumed by Data Device Corporation for its use, and no license or rights
are granted by implication or otherwise in connection therewith.
Specifications are subject to change without notice.
105 Wilbur Place, Bohemia, New York 11716-2482
For Technical Support - 1-800-DDC-5757 ext. 7389 or 7413
Headquarters - Tel: (631) 567-5600 ext. 7389 or 7413, Fax: (631) 567-7358
Southeast - Tel: (703) 450-7900, Fax: (703) 450-6610
West Coast - Tel: (714) 895-9777, Fax: (714) 895-4988
Europe - Tel: +44-(0)1635-811140, Fax: +44-(0)1635-32264
Asia/Pacific - Tel: +81-(0)3-3814-7688, Fax: +81-(0)3-3814-7689
World Wide Web - http://www.ddc-web.com
ILC DATA DEVICE CORPORATION
REGISTERED TO ISO 9001
FILE NO. A5976
A-09/96-2M
PRINTED IN THE U.S.A.
4