ETC LXT305ANE

LXT305A
Integrated T1/E1 Short-Haul Transceiver with Transmit JA
Datasheet
The LXT305A is a fully integrated transceiver for both North American 1.544 Mbps (T1) and
International 2.048 Mbps (E1) applications. Transmit pulse shapes (T1 or E1) are selectable for
various line lengths and cable types.
The LXT305A provides transmit jitter attenuation starting at 3 Hz, and is microprocessor
controllable through a serial interface. It is especially well suited for applications in which the
T1/E1 signals are demultiplexed from a higher rate service such as DS3 or SONET/SDH. This
demultiplexing results in a gapped clock which the LXT305A smooths out.
The LXT305A, an advanced double-poly, double-metal CMOS device, requires only a single
+5V power supply.
Applications
■
■
■
■
■
■
SONET/SDH Equipment
M13 Multiplexers
Digital microwave Radio
PCM/Voice Channel Banks
Data Channel Bank/Concentrator
T1/E1 multiplexer
■
■
■
■
■
Digital Access and Cross-connect Systems
(DACS)
Computer to PBX interface (CPI & DMI)
High-speed data transmission lines
Interfacing Customer Premises Equipment
to a CSU
Digital Loop Carrier (DLC) terminals
Product Features
■
■
■
■
■
■
■
Low power consumption (400 mW
maximum)
Constant low output impedance transmitter,
regardless of data pattern (3 Ω typical)
High transmit and receive return loss
exceeds ETS 300166 and G.703
Compatible with most popular PCM
framers
Line driver, data recovery and clock
recovery functions
Minimum receive signal of 500 mV
Selectable slicer levels (T1/E1) improve
SNR
■
■
■
■
■
■
■
■
■
Programmable transmit equalizer shapes
pulses to meet DSX-1 pulse template from
0 to 655 ft
Local and remote loopback functions
Transmit Driver Performance Monitor
(DPM) output
Receive monitor with analog/digital Loss
of Signal (LOS) output per G.775
Receiver jitter tolerance 0.4 UI from 40
kHz to 100 kHz
Transmit jitter attenuation starting at 3 Hz
Meets CTR 12/13
Serial control interface
Available in 28-pin DIP and PLCC
As of January 15, 2001, this document replaces the Level One document
LXT305A — Integrated T1/E1 Short-Haul Transceiver with Transmit JA.
Order Number: 249068-001
January 2001
Information in this document is provided in connection with Intel® products. No license, express or implied, by estoppel or otherwise, to any intellectual
property rights is granted by this document. Except as provided in Intel’s Terms and Conditions of Sale for such products, Intel assumes no liability
whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to
fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not
intended for use in medical, life saving, or life sustaining applications.
Intel may make changes to specifications and product descriptions at any time, without notice.
Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for
future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.
The LXT305A may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current
characterized errata are available on request.
Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.
Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800548-4725 or by visiting Intel’s website at http://www.intel.com.
Copyright © Intel Corporation, 2001
*Third-party brands and names are the property of their respective owners.
Datasheet
Integrated T1/E1 Short-Haul Transceiver with Transmit JA — LXT305A
Contents
1.0
Pin Assignments and Signal Descriptions ...................................................... 6
2.0
Functional Description............................................................................................. 9
2.1
2.2
2.3
2.4
2.5
3.0
Power Requirements............................................................................................. 9
Reset Operation .................................................................................................... 9
Receiver ................................................................................................................ 9
Transmitter ..........................................................................................................10
2.4.1 Jitter Attenuation ....................................................................................10
2.4.2 Driver Performance Monitor ...................................................................11
2.4.3 Line Code ...............................................................................................11
Operating Modes.................................................................................................12
2.5.1 Host Mode Operation .............................................................................12
2.5.2 Hardware Mode Operation .....................................................................14
2.5.3 Diagnostic Mode Operation....................................................................14
2.5.3.1 Transmit All Ones ......................................................................14
2.5.3.2 Remote Loopback .....................................................................14
2.5.3.3 Local Loopback .........................................................................14
Application Information .........................................................................................16
3.1
3.2
3.3
1.544 Mbps T1 Interface Applications .................................................................16
2.048 Mbps E1 Interface Applications.................................................................16
Line Protection ....................................................................................................17
4.0
Test Specifications ..................................................................................................20
5.0
Mechanical Specifications....................................................................................27
Datasheet
3
LXT305A — Integrated T1/E1 Short-Haul Transceiver with Transmit JA
Figures
1
2
3
4
5
6
7
8
9
10
11
12
13
LXT305A Block Diagram....................................................................................... 5
LXT305A Pin Assignments and Package Markings.............................................. 6
50% AMI Coding ................................................................................................. 11
LXT305A Serial Interface Data Structure............................................................ 13
Typical LXT305A 1.544 Mbps T1 Host Mode Application................................... 18
Typical LXT305A 120 W 2.048 Mbps E1 Hardware Mode Application ............... 19
Typical Receive Jitter Tolerance ......................................................................... 22
LXT305A Transmit Jitter Transfer Performance (Typical)................................... 23
LXT305A Receive Clock Timing Diagram........................................................... 24
LXT305A Transmit Clock Timing Diagram.......................................................... 24
LXT305A Serial Data Input Timing Diagram ....................................................... 25
LXT305A Serial Data Output Timing Diagram .................................................... 26
Package Specifications ....................................................................................... 27
1
2
3
4
5
6
7
8
9
10
11
12
13
LXT305A Pin Descriptions .................................................................................... 6
LXT305A Serial Data Output Bits (See Figure 5)................................................ 11
Valid CLKE Settings............................................................................................ 12
Equalizer Control Inputs...................................................................................... 13
LXT305A Crystal Specifications (External) ......................................................... 14
T1/E1 Input/Output Configurations...................................................................... 17
Absolute Maximum Ratings ................................................................................ 20
Recommended Operating Conditions and Characteristics ................................. 20
Electrical Characteristics (Under Recommended Operating Conditions) ........... 20
Analog Characteristics (Under Recommended Operating Conditions) ............... 21
LXT305A Receive Timing Characteristics (See Figure 9)................................... 23
LXT305A Master Clock and Transmit Timing Characteristics (See Figure 10)... 24
LXT305A Serial I/O Timing Characteristics (See Figure 11 and Figure 12)........ 25
Tables
4
Datasheet
Integrated T1/E1 Short-Haul Transceiver with Transmit JA — LXT305A
Figure 1. LXT305A Block Diagram
MODE
Host Hardware
EC1
INT
EC2
SDI
EC3
SDO
RLOOP
CS
SCLK LLOOP
CLKE TAOS
Control
TPOS
TNEG
TCLK
XTALIN
XTALOUT
MCLK
Jitter
Attenuator
Internal Clock
Generator
LOS
DPM
Datasheet
TTIP
TRING
Equalizer
Data Slicers
Timing
Recovery
RCLK
RPOS
RNEG
Line Driver
Peak
Detector
RTIP
RRING
Data
Recovery
Receive
Monitor
Transmit
Driver
Control
MTIP
MRING
5
LXT305A — Integrated T1/E1 Short-Haul Transceiver with Transmit JA
1.0
Pin Assignments and Signal Descriptions
TNEG
TPOS
TCLK
MCLK
CLKE / TAOS
SCLK / LLOOP
CS / RLOOP
CLKE / TAOS
SCLK / LLOOP
CS / RLOOP
SDO / EC3
SDI / EC2
INT / EC1
RGND
RV+
RRING
RTIP
MRING
MTIP
TRING
TV+
MODE
RNEG
RPOS
RCLK
XTALIN
XTALOUT
DPM
4
3
2
1
28
27
26
28
27
26
25
24
23
22
21
20
19
18
17
16
15
5
6
7
8 LXT305XE XX
9 XXXXXX
10 XXXXXXXX
11
12
13
14
15
16
17
18
1
2
3
4
5
6
7
8
9
10
11
12
13
14
25
24
23
22
21
20
19
SDO / EC3
SDI / EC2
INT / EC1
RGND
RV+
RRING
RTIP
LOS
TTIP
TGND
TV+
TRING
MTIP
MRING
MCLK
TCLK
TPOS
TNEG
MODE
RNEG
RPOS
RCLK
XTALIN
XTALOUT
DPM
LOS
TTIP
TGND
LXT305ANE
Figure 2. LXT305A Pin Assignments and Package Markings
Package Topside Markings
Marking
Definition
Part #
Unique identifier for this product family.
Rev #
Identifies the particular silicon “stepping” — refer to the specification update for additional stepping information.
Lot #
Identifies the batch.
FPO #
Identifies the Finish Process Order.
Table 1.
LXT305A Pin Descriptions
Pin #
Sym
I/O1
Description
1
MCLK
DI
Master Clock. A 1.544 or 2.048 MHz clock input used to generate internal clocks. Upon Loss
of Signal (LOS), RCLK is derived from MCLK. If MCLK is not applied, this pin should be
grounded.
2
TCLK
DI
Transmit Clock. Transmit clock input. TPOS and TNEG are sampled on the falling edge of
TCLK. When TCLK is inactive, the transmitter powers down.
3
TPOS
DI
Transmit Positive Data. Input for positive pulse to be transmitted on the cable line.
4
TNEG
DI
Transmit Negative Data. Input for negative pulse to be transmitted on the cable line.
1. Entries in I/O column are: DI = Digital Input; DO = Digital Output; AI = Analog Input; AO = Analog Output; S = Supply.
6
Datasheet
Integrated T1/E1 Short-Haul Transceiver with Transmit JA — LXT305A
Table 1.
Pin #
LXT305A Pin Descriptions (Continued)
Sym
I/O1
Description
Mode Select. Setting MODE High puts the LXT305A in the Host mode. In the Host mode, the
serial interface is used to control the LXT305A and determine its status.
Setting MODE Low puts the LXT305A in the Hardware (H/W) mode. In the Hardware mode,
the serial interface is disabled and hard-wired pins are used to control configuration and report
status.
5
MODE
DI
6
RNEG
DO
7
RPOS
DO
8
RCLK
DO
Recovered Clock. This is the clock recovered from the signal received at RTIP and RRING.
9
XTALIN
AI
10
XTALOUT
AO
Crystal Input; Crystal Output. An external crystal operating at four times the bit rate (6.176
MHz for DSX-1, 8.192 MHz for E1 applications with an 18.7pF load) is required to enable the
jitter attenuation function of the LXT305A. These pins may also be used to disable the jitter
attenuator by connecting the XTALIN pin to the positive supply through a resistor, and tying
the XTALOUT pin to ground.
11
DPM
DO
Driver Performance Monitor. DPM goes High when the transmit monitor loop (MTIP and
MRING) does not detect a signal for 63 ±2 clock periods. DPM remains High until a signal is
detected.
12
LOS
DO
Loss of Signal. LOS goes High when 175 consecutive spaces have been detected on RTIP
and RRING. LOS returns Low when the received signal reaches 12.5% ones density (based
on 4 ones in any 32-bit period) with no more than 15 consecutive zeros.
13
TTIP
AO
16
TRING
AO
14
TGND
S
Transmit Ground. Ground return for the transmit drivers power supply TV+.
15
TV+
S
Transmit Power Supply. +5 VDC power supply input for the transmit drivers. TV+ must not
vary from RV+ by more than ±0.3 V.
17
MTIP
AI
18
MRING
AI
19
RTIP
AI
20
RRING
AI
21
RV+
S
Receive Power Supply. +5 VDC power supply for all circuits except the transmit drivers
(Transmit drivers are supplied by TV+).
22
RGND
S
Receive Ground. Ground return for power supply RV+.
INT
DO
Interrupt (Host mode). This LXT305A Host mode output goes Low to flag the host processor
when LOS or DPM go active. INT is an open-drain output and should be tied to power supply
RV+ through a resistor. INT is reset by clearing the respective register bit (LOS and/or DPM).
EC1
DI
Equalizer Control 1 (H/W mode). The signal applied at this pin in the LXT305A Hardware
mode is used in conjunction with EC2 and EC3 inputs to determine shape and amplitude of
AMI output transmit pulses.
Receive Negative Data; Receive Positive Data. Received data outputs. A signal on RNEG
corresponds to receipt of a negative pulse on RTIP and RRING. A signal on RPOS
corresponds to receipt of a positive pulse on RTIP and RRING. RNEG and RPOS outputs are
Non-Return-to-Zero (NRZ). Both outputs are stable and valid on the rising edge of RCLK. In
the Host mode, CLKE determines the clock edge at which these outputs are stable and valid.
In the Hardware mode both outputs are stable and valid on the rising edge of RCLK.
Transmit Tip; Transmit Ring. Differential Driver Outputs. These low impedance outputs
achieve maximum power savings through a 1:1.15 transformer (T1), or a 1:1
(75 Ω) or 1:1.26 (120 Ω) transformer (E1) without additional components. To provide higher
return loss, resistors may be used in series with a transformer as specified in Application
Information.
Monitor Tip; Monitor Ring. These pins are used to monitor the tip and ring transmit outputs.
The transceiver can be connected to monitor its own output or the output of another LXT305A
on the board. Host mode only: To prevent false interrupts in the Host mode if the monitor is not
used, apply a clock signal to one of the monitor pins and tie the other monitor pin to
approximately the clock’s mid-level voltage. The monitor clock can range from 100 kHz to the
TCLK frequency.
Receive Tip; Receive Ring. The AMI signal received from the line is applied at these pins. A
center-tapped, center-grounded, 2:1 step-up transformer is required on these pins. Data and
clock from the signal applied at these pins are recovered and output on the RPOS, RNEG and
RCLK pins.
23
1. Entries in I/O column are: DI = Digital Input; DO = Digital Output; AI = Analog Input; AO = Analog Output; S = Supply.
Datasheet
7
LXT305A — Integrated T1/E1 Short-Haul Transceiver with Transmit JA
Table 1.
Pin #
LXT305A Pin Descriptions (Continued)
Sym
I/O1
SDI
DI
Serial Data In (Host mode). The serial data input stream is applied to this pin when the
LXT305A operates in the Host mode. SDI is sampled on the rising edge of SCLK.
EC2
DI
Equalizer Control 2 (H/W mode). The signal applied at this pin in the LXT305A Hardware
mode is used in conjunction with EC1 and EC3 inputs to determine shape and amplitude of
AMI output transmit pulses.
SDO
DO
Serial Data Out (Host mode). The serial data from the on-chip register is output on this pin in
the LXT305A Host mode. If CLKE is High, SDO is valid on the rising edge of SCLK. If CLKE is
Low SDO is valid on the falling edge of SCLK. This pin goes to a high-impedance state when
the serial port is being written to and when CS is High.
EC3
DI
Equalizer Control 3 (H/W mode). The signal applied at this pin in the LXT305A Hardware
mode is used in conjunction with EC1 and EC2 inputs to determine shape and amplitude of
AMI output transmit pulses.
CS
DI
Chip Select (Host mode). This input is used to access the serial interface in the LXT305A
Host mode. For each read or write operation, CS must transition from High to Low, and remain
Low.
RLOOP
DI
Remote Loopback (H/W mode). This input controls loopback functions in the LXT305A
Hardware mode. Setting RLOOP High enables the Remote Loopback mode. Setting both
RLOOP and LLOOP High causes a Reset.
SCLK
DI
Serial Clock (Host mode). This clock is used in the LXT305A Host mode to write data to or
read data from the serial interface registers.
LLOOP
DI
Local Loopback (H/W mode). This input controls loopback functions in the LXT305A
Hardware mode. Setting LLOOP High enables the Local Loopback mode.
CLKE
DI
Clock Edge (Host mode). Setting CLKE High causes RPOS and RNEG to be valid on the
falling edge of RCLK, and SDO to be valid on the rising edge of SCLK. When CLKE is Low,
RPOS and RNEG are valid on the rising edge of RCLK, and SDO is valid on the falling edge
of SCLK.
TAOS
DI
Transmit All Ones (H/W mode). When set High, TAOS causes the LXT305A (Hardware
mode) to transmit a continuous stream of marks at the MCLK frequency. Activating TAOS
causes TPOS and TNEG inputs to be ignored. TAOS is inhibited during Remote Loopback.
24
25
Description
26
27
28
1. Entries in I/O column are: DI = Digital Input; DO = Digital Output; AI = Analog Input; AO = Analog Output; S = Supply.
8
Datasheet
Integrated T1/E1 Short-Haul Transceiver with Transmit JA — LXT305A
2.0
Functional Description
The LXT305A is a fully integrated PCM transceiver for both 1.544 Mbps (DSX-1) and 2.048
Mbps (E1) applications. It allows full-duplex transmission of digital data over existing twisted-pair
installations.
The first page of this data sheet shows a simplified block diagram of the LXT305A. The LXT305A
transceiver interfaces with either two twisted-pair lines or two coax cables (one for transmit, one
for receive) through standard pulse transformers and appropriate resistors.
2.1
Power Requirements
The LXT305A is a low-power CMOS device. It operates from a single +5 V power supply which
can be connected externally to both the transmitter and receiver. However, the two inputs must be
within ±.3V of each other, and decoupled to their respective grounds separately. Refer to
Application Information for typical decoupling circuitry. Isolation between the transmit and
receive circuits is provided internally.
The transmitter powers down to conserve power when the required clock input is not supplied. The
LXT305A enters the power down mode during normal operation and local loopback if TCLK is
not supplied, and during TAOS if MCLK is not supplied.
2.2
Reset Operation
Upon power up, the transceiver is held static until the power supply reaches approximately 3 V.
Upon crossing this threshold, the device begins a 32 ms reset cycle to calibrate the transmit and
receive delay lines and lock the Phase Lock Loop (PLL) to the receive line. A reference clock is
required to calibrate the delay lines. MCLK provides the receiver reference. The crystal oscillator
provides the transmitter reference. If the crystal oscillator is grounded, MCLK is used as the
transmitter reference clock.
The transceiver can also be reset from the Host or Hardware mode. In Host mode, reset is
commanded by simultaneously writing RLOOP and LLOOP to the register. In Hardware mode,
reset is commanded by holding the RLOOP and LLOOP pins High simultaneously for 200 ns.
Hardware mode reset is initiated on the falling edge of the reset request. In either mode, reset clears
and sets all registers to 0 and then begins calibration.
2.3
Receiver
The LXT305A receives the signal input from one twisted-pair line (or coax cable) on each side of a
center-grounded transformer. Positive pulses are detected at RTIP and negative pulses are detected
at RRING. Recovered data is output at RPOS and RNEG, and the recovered clock is output at
RCLK. Refer to Test Specifications for LXT305A receiver timing.
The signal received at RTIP and RRING is processed through the peak detector and data slicers.
The peak detector samples the inputs and determines the maximum value of the received signal. A
percentage of the peak value is provided to the data slicers as a threshold level to ensure optimum
signal-to-noise ratio. For T1 applications (determined by Equalizer Control inputs EC1 - EC3 ≠
Datasheet
9
LXT305A — Integrated T1/E1 Short-Haul Transceiver with Transmit JA
000 or 001) the threshold is set to 70% of the peak value. This threshold is maintained above 65%
for up to 15 successive zeros over the range of specified operating conditions. For E1 applications
(EC inputs = 000 or 001) the threshold is 50%.
The receiver is capable of accurately recovering signals with up to -13.6 dB of attenuation (from
2.4 V), corresponding to a received signal level of approximately 500 mV. Maximum line length is
1500 feet of ABAM cable (approximately 6 dB of attenuation). Regardless of received signal level,
the peak detectors are held above a minimum level of.3 V to provide immunity from impulsive
noise.
After processing through the data slicers, the received signal is routed to the data and clock
recovery sections, and to the receive monitor. The data and clock recovery circuits are highly
tolerant with an input jitter tolerance significantly better than required by Pub 62411. Refer to Test
Specifications for additional information.
The receiver monitor loads a digital counter at the RCLK frequency. The count is incremented each
time a zero is received, and reset to zero each time a one (mark) is received. Upon receipt of 175
consecutive zeros the LOS pin goes High, and a smooth transition replaces the RCLK output with
the MCLK. Received marks are output regardless of the LOS status, but the LOS pin will not reset
until the ones density reaches 12.5%. This level is based on receipt of at least 4 ones in any 32-bit
period with no more than 15 consecutive zeros.
2.4
Transmitter
Data received for transmission onto the line is clocked serially into the device at TPOS and TNEG.
Input synchronization is supplied by the transmit clock (TCLK). The transmitted pulse shape is
determined by Equalizer Control signals EC1 through EC3 as shown in Table 4. Refer to Test
Specifications for master and transmit clock timing characteristics. Shaped pulses are applied to the
AMI line driver for transmission onto the line at TTIP and TRING. Equalizer Control signals may
be hardwired in the Hardware mode, or input as part of the serial data stream (SDI) in the Host
mode
Pulses can be shaped for either 1.544 or 2.048 Mbps applications. 1.544 Mbps pulses for DSX-1
applications can be programmed to match line lengths from 0 to 655 feet of ABAM cable. The
LXT305A also matches FCC and ECSA specifications for CSU applications. 2.048 Mbps pulses
can drive coaxial or shielded twisted-pair lines.
2.4.1
Jitter Attenuation
Jitter attenuation of the LXT305A transmit outputs is provided by a Jitter Attenuation Loop (JAL)
and an Elastic Store (ES). An external crystal oscillating at 4 times the bit rate provides clock
stabilization. Refer to Application Information for crystal specifications. The ES is a 32 x 2-bit
register. Transmit data is clocked into the ES with the transmit clock (TCLK) signal, and clocked
out of the ES with the dejittered clock from the JAL. When the bit count in the ES is within two
bits of overflowing or underflowing, the ES adjusts the output clock by 1/8 of a bit period. The ES
produces an average delay of 16 bits in the receive path.
10
Datasheet
Integrated T1/E1 Short-Haul Transceiver with Transmit JA — LXT305A
2.4.2
Driver Performance Monitor
The transceiver incorporates a Driver Performance Monitor (DPM). MTIP and MRING connect in
parallel with TTIP and TRING at the output transformer. The DPM output goes High upon
detection of 63 consecutive zeros. It is reset when a one is detected on the transmit line, or when a
reset command is received.
2.4.3
Line Code
The LXT305A transmits data as a 50% AMI line code as shown in Figure 3. The output driver
maintains a constant low output impedance regardless of whether it is driving marks or spaces.
This well controlled output impedance provides excellent return loss (> 18 dB) when used with
external 9.1 Ω precision (± 1% accuracy) in series with a transmit transformer with a turns ratio of
1:2.3 (± 2% accuracy). Series resistors also provide increased surge protection and reduced short
circuit current flow.
Figure 3. 50% AMI Coding
Bit Cell
TTIP
1
0
1
TRING
Table 2.
Datasheet
LXT305A Serial Data Output Bits (See Figure 5)
Bit
D5
Bit
D6
Bit
D7
Status
0
0
0
Reset has occurred, or no program input.
0
0
1
TAOS is active.
0
1
0
Local Loopback is active.
0
1
1
TAOS and Local Loopback are active.
1
0
0
Remote Loopback is active.
1
0
1
DPM has changed state since last Clear
DPM occurred.
1
1
0
LOS has changed state since last Clear
LOS occurred.
1
1
1
LOS and DPM have both changed state
since last Clear DPM and Clear LOS
occurred.
11
LXT305A — Integrated T1/E1 Short-Haul Transceiver with Transmit JA
2.5
Operating Modes
The LXT305A can be controlled through hard-wired pins (Hardware mode) or by a microprocessor
through a serial interface (Host mode). The mode of operation is set by the MODE pin logic level.
The LXT305A can also be commanded to operate in one of several diagnostic modes.
2.5.1
Host Mode Operation
To allow a host microprocessor to access and control the LXT305A through the serial interface,
MODE is set High.
The serial interface (SDI/SDO) uses a 16-bit word consisting of an 8-bit Command/Address byte
and an 8-bit Data byte. Figure 4 shows the serial interface data structure and relative timing.
The Host mode provides a latched Interrupt output (INT) which is triggered by a change in the
Loss of Signal (LOS) and/or Driver Performance Monitor (DPM) bits. The Interrupt is cleared
when the interrupt condition no longer exists, and the host processor enables the respective bit in
the serial input data byte. Host mode also allows control of the serial data and receive data output
timing. The Clock Edge (CLKE) signal determines when these outputs are valid, relative to the
Serial Clock (SCLK) or RCLK as listed in Table 3.
.
Table 3.
Valid CLKE Settings
CLKE
Output
Clock
Valid Edge
RPOS
RCLK
Rising
Low
RNEG
RCLK
Rising
SDO
SCLK
Falling
High
12
RPOS
RCLK
Falling
RNEG
RCLK
Falling
SDO
SCLK
Rising
Datasheet
Integrated T1/E1 Short-Haul Transceiver with Transmit JA — LXT305A
Figure 4. LXT305A Serial Interface Data Structure
CS
SCLK
ADDRESS / COMMAND BYTE
R/W
SDI/ SDO
A0
A1
A2
A3
A4
DATA INPUT / OUTPUT BYTE
A5
A6
D0
D1
D2
D3
D4
D5
D6
D7
NOTE:
ADDRESS /
COMMAND
BYTE
0
R/W
0
0
0
A0
1
A4
LOS
DFM
X
R/W- = 1: Read
A6
R/W- = 0: Write
X=DON’T CARE
CLEAR INTERRUPTS
INPUT
DATA
BYTE
0
EC1
EC2
EC3
SET LOOPBACKS OR RESET
REMOTE
LOCAL
D0 (LSB)
Table 4.
Output data byte is
the same as the input
data byte except for
bits D<5:7> shown in
Table 2.
TAOS
D7(MSB)
Equalizer Control Inputs
Line Length1
Cable Loss2
1
0 ~ 133 ft ABAM
0.6 dB
0
133 ~ 266 ft ABAM
1.2 dB
0
1
266 ~ 399 ft ABAM
1.8 dB
1
1
0
399 ~ 533 ft ABAM
2.4 dB
1
1
1
533 ~ 655 ft ABAM
3.0 dB
0
0
0
0
0
1
0
1
0
EC3
EC2
EC1
0
1
1
0
1
Application
Bit Rate
DSX-1
1.544 Mbps
E1 - Coax (75 Ω)
ITU Recommendation G.703
E1 - Twisted-pair (120 Ω)
2.048 Mbps
FCC Part 68, Option A
CSU (DS-1)
1.544 Mbps
The LXT305A serial port is addressed by setting bit A4 in the Address/Command byte,
corresponding to address 16. The LXT305A contains only a single output data register so no
complex chip addressing scheme is required. The register is accessed by causing the Chip Select
(CS) pin to transition from High to Low. Bit 1 of the serial Address/Command byte provides Read/
Write control when the chip is accessed. A logic 1 indicates a read operation, and a logic 0
indicates a write operation. Table 2 lists serial data output bit combinations for each status. Serial
data I/O timing characteristics are shown in the Test Specifications section.
Datasheet
13
LXT305A — Integrated T1/E1 Short-Haul Transceiver with Transmit JA
2.5.2
Hardware Mode Operation
In Hardware mode the transceiver is accessed and controlled through individual pins. With the
exception of the interrupt (INT pin) and clock edge select (CLKE pin) functions, Hardware mode
provides all the functions provided in the Host mode. In the Hardware mode RPOS and RNEG
outputs are valid on the rising edge of RCLK.
To operate in Hardware mode, MODE must be set Low. The equalizer control signals (EC1
through EC3) are input on the INT, SDI and SDO pins respectively. Diagnostic control for Remote
Loopback (RLOOP), Local Loopback (LLOOP), and Transmit All Ones (TAOS) modes is
provided by individual pins.
2.5.3
Diagnostic Mode Operation
2.5.3.1
Transmit All Ones
In Transmit All Ones (TAOS) mode the TPOS and TNEG inputs to the transceiver are ignored. The
transceiver transmits a continuous stream of ones when the TAOS mode is activated. TAOS can be
commanded simultaneously with Local Loopback, but is inhibited during Remote Loopback.
During TAOS, the transmitter is locked to MCLK. If MCLK is not supplied, the transmitter powers
down.
2.5.3.2
Remote Loopback
In Remote Loopback (RLOOP) mode, the transmit data and clock inputs (TPOS, TNEG and
TCLK) are ignored. The RPOS and RNEG outputs are looped back through the transmit circuits
and output on TTIP and TRING at the RCLK frequency. Receiver circuits are unaffected by the
RLOOP command and continue to output the RPOS, RNEG and RCLK signals received from the
twisted-pair or coaxial cable.
2.5.3.3
Local Loopback
In Local Loopback (LLOOP) mode, the receiver circuits are inhibited. The transmit data and clock
inputs (TPOS, TNEG and TCLK) are looped back onto the receive data and clock outputs (RPOS,
RNEG and RCLK). The transmitter circuits are unaffected by the LLOOP command. The TPOS
and TNEG inputs (or a stream of ones if the TAOS command is active) will be transmitted
normally. During local loopback if TCLK is not supplied, the transmitter powers down. If LOS and
LLOOP are both active, LLOOP takes precedence, forcing RCLK = TCLK.
Table 5.
LXT305A Crystal Specifications (External)
Parameter
Frequency
T1
E1
6.176 MHz
8.192 MHz
± 20 ppm @ 25 °C
± 20 ppm @ 25 °C
± 25 ppm from -40 °C to 85 °C
(Ref 25 °C reading)
± 25 ppm from -40 °C to 85 °C
(Ref 25 °C reading)
CL = 11 pF to 18.7 pF, +∆F = 175 to 195 ppm
CL = 11 pF to 18.7 pF, +∆F = 95 to 115 ppm
CL = 18.7 pF to 34 pF, -∆F = 175 to 195 ppm
CL = 18.7 pF to 34 pF, -∆F = 95 to 115 ppm
Effective series resistance
40 Ω Maximum
30 Ω Maximum
Crystal cut
AT
AT
Frequency stability
Pullability
14
Datasheet
Integrated T1/E1 Short-Haul Transceiver with Transmit JA — LXT305A
Table 5.
LXT305A Crystal Specifications (External)
Parameter
T1
E1
Resonance
Parallel
Parallel
Maximum drive level
2.0 mW
2.0 mW
Mode of operation
Fundamental
Fundamental
Crystal holder
Datasheet
HC49 (R3W),
CO = 7 pF maximum
CM = 17 fF typical
HC49 (R3W),
CO = 7 pF maximum
CM = 17 fF typical
15
LXT305A — Integrated T1/E1 Short-Haul Transceiver with Transmit JA
3.0
Application Information
3.1
1.544 Mbps T1 Interface Applications
Figure 5 is a typical 1.544 Mbps T1 interface application. Use a 1:1.15 transmit transformer
without in-line resistors for maximum power savings. The LXT305A is shown in the Host mode
with a T1/ESF Framer providing the digital interface with the host controller. An LXP600A Clock
Adapter (CLAD) provides the 2.048 MHz system backplane clock, locked to the recovered 1.544
MHz clock signal. The power supply inputs are tied to a common bus with appropriate decoupling
capacitors installed (68 µF on the transmit side, 1.0 µF and 0.1 µF on the receive side).
For DSX-1 applications, series resistors can be used in line with the transmit transformer to provide
higher return loss.
3.2
2.048 Mbps E1 Interface Applications
Figure 6 is a typical 2.048 Mbps E1 application. The LXT305A is shown in Hardware mode with
an E1/CRC4 Framer. As in the DSX-1 application Figure 5, this configuration is illustrated with a
crystal in place to enable the LXT305A Jitter Attenuation Loop, and a single power supply bus.
The hard-wired control lines for TAOS, LLOOP and RLOOP are individually controllable, and the
LLOOP and RLOOP lines are also tied to a single control for the Reset function. With the 1:1
transformer ratio and code 000 selected on the EC inputs, the LXT305A outputs the ITU specified
2.37 V pulse onto 75 Ω coaxial cable. Simply changing the EC code to 001 allows the LXT305A to
match the 3.0 V pulse specification for 120 Ω shielded twisted-pair cable. No transformer change
is required. For situations where a 1:1.26 transformer is desired, EC code 000 selects the correct
output for 120 Ω twisted-pair cable.
To achieve higher return loss, increased surge protection and lower output short circuit current,
series resistors can be used in line with the transmit transformer.
16
Datasheet
Integrated T1/E1 Short-Haul Transceiver with Transmit JA — LXT305A
Table 6.
T1/E1 Input/Output Configurations
Bit Rate
(Mbps)
Crystal
XTAL
Cable
(Ω )
Rr2
(Ω )
1.544 (T1)
LXC6176
100
200
120
2.048 (E1)
240
Rt2
(Ω )
Typical TX
Return Loss3
(dB)
Cc
(µF)
1:1.15
0
0.5
0.47
1:2
9.1
18
0
1:2.3
9.1
18
0
0.47
EC3/2/1
Transmit
Transformer1
(Tr)
0/1/1 - 1/1/1
0/0/0
1:1.26
0
0.5
0/0/0
1:2
9.1
12
0
0/0/1
1:1
0
0.5
0.47
0/0/1
1:2
15
18
0
0/0/0
1:1
0
0.5
0.47
0/0/0
1:2
9.1
18
0
0/0/1
1:1
10
5
0
0/0/1
1:2
14.3
10
0
LXC8192
75
150
1. Transformer turns ratio accuracy is ± 2%.
2. Rr and Rt values are ± 1%.
3. Typical return loss, 51 kHz to 3.072 MHz band.
3.3
Line Protection
On the receive side, the 1 kΩ series resistors protect the receiver against current surges coupled
into the device. Due to the high receiver impedance (typically 40k Ω) the resistors do not affect the
receiver sensitivity. On the transmit side, Schottky diodes D1-D4 protect the output driver. While
not mandatory for normal operation, these protection elements are strongly recommended to
improve the design’s robustness.
Datasheet
17
LXT305A — Integrated T1/E1 Short-Haul Transceiver with Transmit JA
Figure 5. Typical LXT305A 1.544 Mbps T1 Host Mode Application
+5V
SCLK
CS
INT
SDI
SDO
MODE
MCLK
Control
and
Monitor
Framer
µP
Serial
Port
+5V
CLKE
Cc
D1
LOS
DPM
TRING
LXT305A
D2
Rt
+5V
4701 pF
D3
TPOS
TNEG
TCLK
RPOS
RNEG
RCLK
TTIP
MRING
MTIP
RTIP
Tr
Rt
D4
1K
Rr
Receive
Line
LXP600A
XTALOUT
0.1 µF
1K
TV+
TGND
RGND
RRING
RV+
2.048 MHz
XTALIN
Rr
CLKI
CLKO
FSI
68 µF
1.0 µF
+5V
18
Transmit
Line
2CT:1
1. Typical value = 470 pF. Adjust
for actual board parasitics to
obtain optimum return loss.
2. D1 - D4 = International
Rectifier: 11DQ04 or 10BQ060;
Motorola: MBR0540T1
Datasheet
Integrated T1/E1 Short-Haul Transceiver with Transmit JA — LXT305A
Figure 6. Typical LXT305A 120 Ω 2.048 Mbps E1 Hardware Mode Application
Line
Length
setting
EC1
EC2
EC3
MODE
MCLK
+5V
Control
and
Monitor
TAOS
RLOOP
LLOOP
LOS
DPM
D1
Cc
TRING
LXT305A
D2
Rt
+5V
4701 pF
Transmit
Line
D3
Tr
TTIP
Framer
TPOS
TNEG
TCLK
RPOS
RNEG
RCLK
D4
Rt
MRING
MTIP
RTIP
1K
LXP600A
XTALOUT
0.1 µF
1K
2CT:1
TV+
TGND
RGND
RRING
RV+
1.544 MHz
Receive
Line
Rr
XTALIN
CLKO CLKI
FSI
Rr
68 µF
1.0 µF
1. Typical value = 470 pF. Adjust
for actual board parasitics to
obtain optimum return loss.
2. D1 - D4 = International Rectifier:
11DQ04 or 10BQ060;
Motorola: MBR0540T1
+5V
Datasheet
19
LXT305A — Integrated T1/E1 Short-Haul Transceiver with Transmit JA
4.0
Test Specifications
Note:
Table 7.
The minimum and maximum values in Table 7 through Table 13 and Figure 7 through Figure 12
represent the performance specifications of the LXT305A and are guaranteed by test, except where
noted by design.
Absolute Maximum Ratings
Parameter
Sym
DC supply (referenced to GND)
Min
Max
Unit
RV+, TV+
-0.3
6.0
V
Input voltage, any pin1
VIN
RGND - 0.3
RV+ + 0.3
V
Input current, any pin2
Iin
-10
10
mA
TSTG
-65
150
°C
Storage temperature
Caution: Operations at or beyond these limits may result in permanent damage to the device.
Normal operation is not guaranteed at these extremes.
1. Excluding RTIP and RRING which must stay between -6V and (RV+ + 0.3) V.
2. Transient currents of up to 100 mA will not cause SCR latch up. TTIP, TRING, TV+ and TGND can withstand a continuous
current of 100 mA.
Table 8.
Recommended Operating Conditions and Characteristics
Parameter
DC supply1
Sym
Min
Typ
Max
RV+, TV+
4.75
5.0
5.25
V
TA
-40
25
85
°C
Ambient operating temperature
Unit
1. TV+ must not exceed RV+ by more than 0.3 V.
Table 9.
Electrical Characteristics (Under Recommended Operating Conditions)
Parameter
Sym
Min
Max
Unit
Test Conditions
Total power dissipation1
PD
–
400
mW
100% ones density &
maximum line length @ 5.25
V
High level input voltage2,3 (pins 1-5, 10, 23-28)
VIH
2.0
–
V
Vil
–
0.8
V
–
V
IOUT = -400 µA
IOUT = 1.6 mA
Low level input voltage
2,3
(pins 1-5, 10, 23-28)
2,3
(pins 6-8, 11, 12, 23, 25)
VOH
2.4
2,3
(pins 6-8, 11, 12, 23, 25)
High level output voltage
VOL
–
0.4
V
Input leakage current4
ILL
0
±10
µA
Three-state leakage current2 (pin 25)
I3L
0
±10
µA
Low level output voltage
1. Power dissipation while driving line load over operating temperature range. Includes device and load. Digital input levels are
within 10% of the supply rails and digital outputs are driving a 50 pF capacitive load.
2. Functionality of pins 23 and 25 depends on mode. See Host/Hardware mode descriptions.
3. Output drivers will output CMOS logic levels into CMOS loads.
4. Except MTIP and MRING Ill = ± 50 µA.
20
Datasheet
Integrated T1/E1 Short-Haul Transceiver with Transmit JA — LXT305A
Table 10. Analog Characteristics (Under Recommended Operating Conditions)
Parameter
AMI output pulse
amplitudes
Sensitivity below DSX
Max
Unit
Test Conditions
DSX-1
2.4
3.0
3.6
V
measured at the DSX
E1
2.7
3.0
3.3
V
measured at line side
–
75
–
Ω
10 Hz - 8 kHz
–
–
0.02
UI
Recommended output load at TTIP and TRING
Jitter added by the
transmitter2
Typ1
Min
8 kHz - 40 kHz
–
–
0.025
UI
10 Hz - 40 kHz
–
–
0.025
UI
Broad Band
–
–
0.05
UI
13.6
–
–
dB
(0 dB = 2.4 V)
500
–
–
mV
–
0.3
–
V
DSX-1
63
70
77
% peak
E1
43
50
57
% peak
Allowable consecutive zeros before LOS
160
175
190
–
Input jitter tolerance
0.4
–
–
UI
–
3
–
Hz
Loss of Signal threshold
Data decision threshold
10 kHz - 100 kHz
Jitter attenuation curve corner frequency3
Transmit
Minimum Return Loss4,5
1.
2.
3.
4.
5.
Min
Receive
Typ
Min
Typ
dB
51 kHz - 102 kHz
18
–
20
–
dB
102 kHz - 2.048 kHz
18
–
20
–
dB
2.048 kHz - 3.072 kHz
18
–
20
–
dB
Typical values are measured at 25 °C and are for design aid only; not guaranteed and not subject to production testing.
Input signal to TCLK is jitter-free.
Circuit attenuates jitter at 20 dB/decade above the corner frequency.
In accordance with ITU G.703/ETS 300166 return loss specifications when wired per Figure 6 (E1).
Guaranteed by design.
Datasheet
21
LXT305A — Integrated T1/E1 Short-Haul Transceiver with Transmit JA
Figure 7. Typical Receive Jitter Tolerance
10000 UI
1200 UI
1000 UI
Jitter
138 UI
100 UI
LXT305A Performance
Pub 62411
Dec 1990
28 UI
10 UI
1.2 UI
1 UI
300
400
0.4 UI
0.1 UI
1 Hz
10 Hz
100 Hz
1 kHz
30 kHz
10 kHz
100 kHz
Frequency
22
Datasheet
Integrated T1/E1 Short-Haul Transceiver with Transmit JA — LXT305A
Figure 8. LXT305A Transmit Jitter Transfer Performance (Typical)
20 dB
0.5 dB / 3 Hz
AT&T 62411 Template Slope
equivalent to 20 dB per decade
0.5 dB / 40 Hz
CCITT G.735 Template Slope
equivalent to 20 dB per decade
0 dB
Gain
-10 dB
19.5 dB /
400 Hz
19.5 dB /
100 Hz
-20 dB
AT&T 62411 Template Slope
equivalent to 40 dB per decade
-30 dB
Typical LXT305A Performance
-40 dB
20 Hz
1450 Hz
-60 dB
1 Hz
10 Hz
100 Hz
1 kHz
100 kHz
10 kHz
Frequency
Table 11. LXT305A Receive Timing Characteristics (See Figure 9)
Sym
Min
Typ1
Max
Unit
T1
RCLKd
40
50
60
%
E1
RCLKd
40
50
60
%
T1
tPW
594
648
702
ns
E1
tPW
447
488
529
ns
T1
tPWH
–
324
–
ns
E1
tPWH
–
244
–
ns
T1
tPWL
270
324
378
ns
E1
tPWL
203
244
285
ns
T1
tSUR
50
270
–
ns
E1
tSUR
50
203
–
ns
T1
tHR
50
270
–
ns
E1
tHR
50
203
–
ns
Parameter
Receive clock duty cycle2
Receive clock period2
Test Conditions
Receive clock pulse width high
Receive clock pulse width low
RPOS/RNEG to RCLK rising
setup time
RCLK rising to RPOS/RNEG
hold time
1. Typical values are at 25 °C and are for design aid only; they are not guaranteed and not subject to production testing.
2. RCLK duty cycle widths will vary depending on extent of received pulse jitter displacement. Max and Min RCLK duty cycles
are for worst case jitter conditions (0.4 UI clock displacement for 1.544 MHz, 0.2 UI clock displacement for 2.048 MHz).
Datasheet
23
LXT305A — Integrated T1/E1 Short-Haul Transceiver with Transmit JA
Figure 9. LXT305A Receive Clock Timing Diagram
tPW
tPWH
tPWL
tSUR
tHR
RCLK
RPOS
Host mode
CLKE = 1
RNEG
tSUR
tHR
Host mode
CLKE = 0, &
H/W mode
RPOS
RNEG
Table 12. LXT305A Master Clock and Transmit Timing Characteristics (See Figure 10)
Sym
Min
Typ1
Max
Unit
DSX-1
MCLK
–
1.544
–
MHz
E1
MCLK
–
2.048
–
MHz
MCLKt
–
±100
–
ppm
Parameter
Master clock frequency
Master clock tolerance
Master clock duty cycle
Crystal frequency
Transmit clock frequency
MCLKd
40
–
60
%
DSX-1
fc
–
6.176
–
MHz
E1
fc
–
8.192
–
MHz
DSX-1
TCLK
–
1.544
–
MHz
TCLK
–
2.048
–
MHz
Transmit clock tolerance
E1
TCLKt
–
±50
–
ppm
Transmit clock duty cycle
TCLKd
10
–
90
%
TPOS/TNEG to TCLK setup time
tSUT
25
–
–
ns
TCLK to TPOS/TNEG hold time
tHT
25
–
–
ns
1. Typical values are at 25 °C and are for design aid only; they are not guaranteed and not subject to production testing.
Figure 10. LXT305A Transmit Clock Timing Diagram
TCLK
tSUT
tHT
TPOS
TNEG
24
Datasheet
Integrated T1/E1 Short-Haul Transceiver with Transmit JA — LXT305A
Table 13. LXT305A Serial I/O Timing Characteristics (See Figure 11 and Figure 12)
Parameter
Sym
Min
Typ1
Max
Unit
Test Conditions
Load 1.6 mA, 50 pF
Rise/Fall time - any digital output
tRF
–
–
100
ns
SDI to SCLK setup time
tDC
50
–
–
ns
SCLK to SDI hold time
tCDH
50
–
–
ns
tCL
240
–
–
ns
SCLK low time
tCH
240
–
–
ns
SCLK rise and fall time
tR, tF
–
–
50
ns
CS to SCLK setup time
tCC
50
–
–
ns
SCLK to CS hold time
tCCH
50
–
–
ns
CS inactive time
tCWH
250
–
–
ns
SCLK to SDO valid
tCDV
–
–
200
ns
SCLK falling edge or CS rising edge
to SDO high Z
tCDZ
–
100
–
ns
SCLK high time
1. Typical values are at 25° C and are for design aid only; they are not guaranteed and not subject to production testing.
Figure 11. LXT305A Serial Data Input Timing Diagram
CS
tCC
tCCH
tCL
tCH
tCWH
SCLK
tDC
SDI
tCDH
LSB
LSB
CONTROL BYTE
Datasheet
tCDH
MSB
DATA BYTE
25
LXT305A — Integrated T1/E1 Short-Haul Transceiver with Transmit JA
Figure 12. LXT305A Serial Data Output Timing Diagram
CS
tCDZ
SCLK
tCDV
tCDZ
High-Z
SDO
CLKE=1
tCDV
SDO
High-Z
CLKE=0
26
Datasheet
Integrated T1/E1 Short-Haul Transceiver with Transmit JA — LXT305A
5.0
Mechanical Specifications
Figure 13. Package Specifications
28-pin Plastic Dual In-Line Package
• P/N LXT305ANE
• Temperature range -45 °C to +85 °C
E
1
Inches
Millimeters
Dim
E1
eA
eB
Min
Max
Min
Max
A
–
0.250
–
6.350
A2
0.125
0.195
3.175
4.953
b
0.014
0.022
0.356
0.559
b2
0.030
0.070
0.762
1.778
D
1.380
1.565
35.052
39.751
E
0.600
0.625
15.240
15.875
E1
0.485
0.580
12.319
b2
D
A2
L
b
e
28-pin Plastic Leaded Chip Carrier
• P/N LXT305APE
• Temperature range -45 °C to +85 °C
A
14.732
e
1
1
0.100 BSC (nominal)
2.540 BSC (nominal)
eA
0.600 BSC1 (nominal)
15.240 BSC1 (nominal)
eB
–
0.700
–
17.780
L
0.115
0.200
2.921
5.080
1. BSC—Basic Spacing between Centers.
Inches
Millimeters
Dim
CL
C
B
Min
Max
Min
Max
A
0.165
0.180
4.191
4.572
A1
0.090
0.120
2.286
3.048
A2
0.062
0.083
1.575
1
2.108
1
B
.050 BSC (nominal)
1.27 BSC (nominal)
C
0.026
0.032
0.660
0.813
D
0.485
0.495
12.319
12.573
D1
0.450
0.456
11.430
11.582
F
0.013
0.021
0.330
0.533
1. BSC—Basic Spacing between Centers.
D1
D
D
A2
A
A1
F
Datasheet
27