Cadeka CLC1002ASO8X Ultra-low noise amplifier Datasheet

Data Sheet
A m p l i fy t h e H u m a n E x p e r i e n c e
Comlinear CLC1002
®
Ultra-Low Noise Amplifier
The COMLINEAR CLC1002(single) is a high-performance, voltage feedback amplifier with ultra-low input voltage noise, 0.6nV/√Hz. The CLC1002
provides 965MHz gain bandwidth product and 170V/μs slew rate making it
well suited for high-speed data acquisition systems requiring high levels of
sensitivity and signal integrity. This COMLINEAR high-performance amplifier
also offers low input offset voltage.
The COMLINEAR CLC1002 is designed to operate from 4V to 12V supplies.
It consumes only 13mA of supply current per channel and offers a power
saving disable pin that disables the amplifier and decreases the supply current to below 225μA. The CLC1002 amplifier operates over the extended
temperature range of -40°C to +125°C.
APPLICATIONS
n Transimpedance amplifiers
n Pre-amplifier
n Low noise signal processing
n Medical instrumentation
n Probe equipment
n Test equipment
n Ultrasound channel amplifier
If larger bandwidth or slew rate is required, a higher minimum stable gain
version is available, the CLC1001 offers a minimum stable gain of 10 with
2.1GHz GBWP and 410V/μs slew rate.
Typical Application - Single Supply Photodiode Amplifier
Comlinear CLC1002 Ultra-Low Noise Amplifier
General Description
FEATURES
n 0.6 nV/√Hz input voltage noise
n 1mV maximum input offset voltage
n 965MHz gain bandwidth product
n Minimum stable gain of 5
n 170V/μs slew rate
n 130mA output current
n -40°C to +125°C operating temperature
range
n Fully specified at 5V and ±5V supplies
n CLC1002: Lead-free SOT23-6
n Future option CLC2002
Rev 1D
Ordering Information
Part Number
Package
Pb-Free
RoHS Compliant
Operating Temperature Range
Packaging Method
CLC1002IST6X
SOT23-6
Yes
Yes
-40°C to +85°C
Reel
CLC1002ISO8X*
SOIC-8
Yes
Yes
-40°C to +85°C
Reel
CLC1002ISO8*
SOIC-8
Yes
Yes
-40°C to +85°C
Rail
CLC1002AST6X
SOT23-6
Yes
Yes
-40°C to +125°C
Reel
CLC1002ASO8X*
SOIC-8
Yes
Yes
-40°C to +125°C
Reel
CLC1002ASO8*
SOIC-8
Yes
Yes
-40°C to +125°C
Rail
*Preliminary Product Information
Moisture sensitivity level for all parts is MSL-1.
©2008 CADEKA Microcircuits LLC www.cadeka.com
Data Sheet
CLC1002 Pin Assignments
CLC1002 Pin Configuration
1
-V S
2
+IN
3
+
-
6
+VS
5
DIS
-IN
4
SOIC Pin Configuration
Pin Name
Description
1
OUT
Output
2
-VS
Negative supply
3
+IN
Positive input
4
-IN
Negative input
5
DIS
Disable. Enabled if pin is left floating or pulled
above VON, disabled if pin is grounded or pulled
below VOFF.
6
+VS
Positive supply
Comlinear CLC1002 Ultra-Low Noise Amplifier
OUT
Pin No.
SOIC Pin Assignments
NC
1
8
DIS
-IN1
2
7
+VS
+IN1
3
6
OUT
-V S
4
5
NC
Pin Name
Description
1
NC
No connect
2
-IN1
Negative input
3
+IN1
Positive input
4
-VS
Negative supply
5
NC
No connect
6
OUT
Output
7
+VS
Positive supply
8
DIS
Disable. Enabled if pin is left floating or pulled
above VON, disabled if pin is grounded or pulled
below VOFF.
www.cadeka.com
Rev 1D
©2007-2008 CADEKA Microcircuits LLC Pin No.
2
Data Sheet
Absolute Maximum Ratings
The safety of the device is not guaranteed when it is operated above the “Absolute Maximum Ratings”. The device
should not be operated at these “absolute” limits. Adhere to the “Recommended Operating Conditions” for proper device function. The information contained in the Electrical Characteristics tables and Typical Performance plots reflect the
operating conditions noted on the tables and plots.
Supply Voltage
Input Voltage Range
Min
Max
Unit
0
-Vs -0.5V
14
+Vs +0.5V
V
V
Comlinear CLC1002 Ultra-Low Noise Amplifier
Parameter
Reliability Information
Parameter
Junction Temperature
Storage Temperature Range
Lead Temperature (Soldering, 10s)
Package Thermal Resistance
6-Lead SOT23
8-Lead SOIC
Min
Typ
-65
Max
Unit
150
150
260
°C
°C
°C
177
100
°C/W
°C/W
Notes:
Package thermal resistance (qJA), JDEC standard, multi-layer test boards, still air.
ESD Protection
Product
SOT23-6
Human Body Model (HBM)
Charged Device Model (CDM)
2kV
2kV
Rev 1D
Recommended Operating Conditions
Parameter
Min
Operating Temperature Range (CLC1002I)
Operating Temperature Range (CLC1002A)
Supply Voltage Range
-40
-40
4
©2007-2008 CADEKA Microcircuits LLC Typ
Max
Unit
+85
+125
12
°C
°C
V
www.cadeka.com
3
Data Sheet
Electrical Characteristics at +5V
TA = 25°C, Vs = +5V, -Vs = GND, Rf = 100Ω, RL = 500Ω to VS/2, G = 5; unless otherwise noted.
Symbol
Parameter
Conditions
Min
Typ
Max
Units
Frequency Domain Response
GBWP
-3dB Gain Bandwidth Product
910
MHz
BWSS
-3dB Bandwidth
G = +5, VOUT = 0.2Vpp
265
MHz
BWLS
Large Signal Bandwidth
G = +5, VOUT = 2Vpp
54
MHz
BW0.1dBSS
0.1dB Gain Flatness Small Signal
G = +5, VOUT = 0.2Vpp
37
MHz
BW0.1dBLS
0.1dB Gain Flatness Large Signal
G = +5, VOUT = 2Vpp
29
MHz
Time Domain Response
tR, tF
Rise and Fall Time
VOUT = 1V step; (10% to 90%)
4.2
ns
tS
Settling Time to 0.1%
VOUT = 1V step
12
ns
OS
Overshoot
VOUT = 1V step
3
%
SR
Slew Rate
4V step
160
V/µs
Distortion/Noise Response
HD2
2nd Harmonic Distortion
1Vpp, 10MHz
-72
dBc
HD3
3rd Harmonic Distortion
1Vpp, 10MHz
-74
dBc
THD
Total Harmonic Distortion
1Vpp, 10MHz
-70
dB
en
Input Voltage Noise
> 100kHz
0.6
nV/√Hz
in
Input Current Noise
> 100kHz
4.2
pA/√Hz
DC Performance
Input Offset Voltage
0.1
mV
dVIO
Average Drift
2.7
µV/°C
Ib
Input Bias Current
28
µA
dIb
Average Drift
46
nA/°C
Io
Input Offset Current
0.1
µA
PSRR
Power Supply Rejection Ratio
DC
83
dB
AOL
Open-Loop Gain
VOUT = VS / 2
80
dB
IS
Supply Current
per channel
12.5
mA
Disable Characteristics
tON
Turn On Time
tOFF
Turn Off Time
OFFISO
Off Isolation
OFFCOUT
Off Output Capacitance
VOFF
Power Down Voltage
VON
ISD
1V step, 1% settling
2Vpp, 5MHz
80
ns
220
ns
73
dB
5.8
pF
Disabled if DIS pin is grounded or pulled below VOFF
Disabled if DIS < 1.5
V
Enable Voltage
Enabled if DIS pin is floating or pulled above VON
Enabled if DIS > 3
V
Disable Supply Current
No Load, DIS pin tied to ground
130
µA
Non-inverting
4.2
MΩ
2
pF
0.8 to
5.1
V
94
dB
RL = 500Ω
0.97 to
4
V
RL = 2kΩ
0.96 to
4.1
V
±125
mA
±150
mA
Input Characteristics
RIN
Input Resistance
CIN
Input Capacitance
CMIR
Common Mode Input Range
CMRR
Common Mode Rejection Ratio
DC , Vcm=1.5V to 4V
Output Characteristics
VOUT
Output Voltage Swing
IOUT
Output Current
ISC
Short-Circuit Output Current
VOUT = VS / 2
Notes:
1. 100% tested at 25°C
©2007-2008 CADEKA Microcircuits LLC www.cadeka.com
4
Rev 1D
VIO
Comlinear CLC1002 Ultra-Low Noise Amplifier
G = +21, VOUT = 0.2Vpp
Data Sheet
Electrical Characteristics at ±5V
TA = 25°C, Vs = ±5V, Rf = 100Ω, RL = 500Ω , G = 5; unless otherwise noted.
Symbol
Parameter
Conditions
Min
Typ
Max
Units
Frequency Domain Response
GBWP
-3dB Gain Bandwidth Product
965
MHz
BWSS
-3dB Bandwidth
G = +5, VOUT = 0.2Vpp
290
MHz
BWLS
Large Signal Bandwidth
G = +5, VOUT = 2Vpp
61
MHz
BW0.1dBSS
0.1dB Gain Flatness Small Signal
G = +5, VOUT = 0.2Vpp
45
MHz
BW0.1dBLS
0.1dB Gain Flatness Large Signal
G = +5, VOUT = 2Vpp
32
MHz
Time Domain Response
tR, tF
Rise and Fall Time
VOUT = 1V step; (10% to 90%)
3.8
ns
tS
Settling Time to 0.1%
VOUT = 1V step
12
ns
OS
Overshoot
VOUT = 1V step
2
%
SR
Slew Rate
2V step
170
V/µs
Distortion/Noise Response
HD2
2nd Harmonic Distortion
2Vpp, 10MHz
-75
dBc
HD3
3rd Harmonic Distortion
2Vpp, 10MHz
-66
dBc
THD
Total Harmonic Distortion
2Vpp, 5MHz
-65.5
dB
en
Input Voltage Noise
> 100kHz
0.6
nV/√Hz
in
Input Current Noise
> 100kHz
4.2
pA/√Hz
DC Performance
VIO
dVIO
Ib
Input Offset Voltage(1)
-1
0.5
Average Drift
1
4.3
Input Bias Current (1)
-60
mV
µV/°C
30
60
44
µA
Average Drift
Io
Input Offset Current
PSRR
Power Supply Rejection Ratio
DC
78
83
AOL
Open-Loop Gain (1)
VOUT = VS / 2
70
83
IS
Supply Current (1)
per channel
13
1V step, 1% settling
115
ns
210
ns
nA/°C
0.3
(1)
6
µA
dB
dB
16
mA
Disable Characteristics
tON
Turn On Time
tOFF
Turn Off Time
OFFISO
Off Isolation
OFFCOUT
Off Output Capacitance
VOFF
Power Down Voltage
VON
ISD
2Vpp, 5MHz
73
dB
5.7
pF
Disabled if DIS pin is grounded or pulled below VOFF
Disabled if DIS < 1.3
V
Enable Voltage
Enabled if DIS pin is floating or pulled above VON
Enabled if DIS > 3
Disable Supply Current (1)
No Load, DIS pin tied to ground
180
V
225
µA
Input Characteristics
RIN
Input Resistance
CIN
Input Capacitance
CMIR
Common Mode Input Range
CMRR
Common Mode Rejection Ratio (1)
Non-inverting
DC , Vcm=-3.5V to 4V
9.4
MΩ
1.82
pF
-4.3 to 5
V
75
90
dB
-3.3
±4
Output Characteristics
VOUT
Output Voltage Swing
IOUT
Output Current
ISC
Short-Circuit Output Current
RL = 500Ω (1)
RL = 2kΩ
VOUT = VS / 2
3.6
V
±4
V
±130
mA
±165
mA
Notes:
1. 100% tested at 25°C
©2007-2008 CADEKA Microcircuits LLC www.cadeka.com
5
Rev 1D
dIb
Comlinear CLC1002 Ultra-Low Noise Amplifier
G = +21, VOUT = 0.2Vpp
Data Sheet
Typical Performance Characteristics
TA = 25°C, Vs = ±5V, Rf = 100Ω, RL = 500Ω , G = 5; unless otherwise noted.
Non-Inverting Frequency Response
Inverting Frequency Response
Normalized Gain (dB)
Normalized Gain (dB)
3
0
G = +5
-3
G = +10
G = +20
-6
0
G = -5
-3
G = -10
G = -20
-6
VOUT = 0.2Vpp
VOUT = 0.2Vpp
-9
-9
0.1
1
10
100
1000
0.1
1
10
Frequency (MHz)
100
1000
Frequency (MHz)
Frequency Response vs. CL
Frequency Response vs. RL
3
3
Normalized Gain (dB)
0
CL = 100pF
Rs = 12Ω
-3
CL = 47pF
Rs = 20Ω
CL = 22pF
Rs = 30Ω
-6
VOUT = 0.2Vpp
0
Rl = 1K
Rl = 2K
Rl = 5K
-3
Rev 1D
Normalized Gain (dB)
CL = 470pF
Rs = 4.3Ω
CL = 10pF
Rs = 43Ω
VOUT = 0.2Vpp
-9
-6
0.1
1
10
100
1000
0.1
1
Frequency (MHz)
0
300
-3dB Bandwidth (MHz)
Normalized Gain (dB)
350
VOUT = 4Vpp
-2
VOUT = 3Vpp
-3
100
1000
-3dB Bandwidth vs. Output Voltage
1
-1
10
Frequency (MHz)
Frequency Response vs. VOUT
VOUT = 2Vpp
-4
-5
250
200
150
100
50
-6
-7
0
0.1
1
10
Frequency (MHz)
©2007-2008 CADEKA Microcircuits LLC 100
1000
Comlinear CLC1002 Ultra-Low Noise Amplifier
3
0.0
1.0
2.0
3.0
4.0
VOUT (VPP)
www.cadeka.com
6
Data Sheet
Typical Performance Characteristics
TA = 25°C, Vs = ±5V, Rf = 100Ω, RL = 500Ω , G = 5; unless otherwise noted.
Non-Inverting Frequency Response at VS = 5V
Inverting Frequency Response at VS = 5V
Normalized Gain (dB)
Normalized Gain (dB)
3
0
G = +5
G = +10
-3
G = +20
-6
0
G = -5
-3
G = -10
G = -20
-6
VOUT = 0.2Vpp
VOUT = 0.2Vpp
-9
-9
0.1
1
10
100
1000
0.1
1
Frequency (MHz)
10
100
1000
Frequency (MHz)
Frequency Response vs. CL at VS = 5V
Frequency Response vs. RL at VS = 5V
3
3
Normalized Gain (dB)
0
CL = 100pF
Rs = 13Ω
-3
CL = 47pF
Rs = 20Ω
CL = 22pF
Rs = 33Ω
-6
VOUT = 0.2Vpp
0
Rl = 1K
Rl = 2K
Rl = 5K
-3
Rev 1D
Normalized Gain (dB)
CL = 470pF
Rs = 4.3Ω
CL = 10pF
Rs = 50Ω
VOUT = 0.2Vpp
-9
-6
0.1
1
10
100
1000
0.1
1
Frequency (MHz)
0
300
-3dB Bandwidth (MHz)
Normalized Gain (dB)
350
VOUT = 2Vpp
-2
VOUT = 1.5Vpp
-3
100
1000
-3dB Bandwidth vs. Output Voltage at VS = 5V
1
-1
10
Frequency (MHz)
Frequency Response vs. VOUT at VS = 5V
VOUT = 1Vpp
-4
-5
250
200
150
100
50
-6
-7
0
0.1
1
10
Frequency (MHz)
©2007-2008 CADEKA Microcircuits LLC 100
1000
Comlinear CLC1002 Ultra-Low Noise Amplifier
3
0.0
0.5
1.0
1.5
2.0
VOUT (VPP)
www.cadeka.com
7
Data Sheet
Typical Performance Characteristics - Continued
TA = 25°C, Vs = ±5V, Rf = 100Ω, RL = 500Ω , G = 5; unless otherwise noted.
Input Voltage Noise at VS = 5V
2.8
2.6
2.6
2.4
2.4
Input Voltage Noise (nV/√Hz)
2.8
2.2
2
1.8
1.6
1.4
1.2
1
0.8
0.6
0.4
0.2
2.2
2
1.8
1.6
1.4
1.2
1
0.8
0.6
0.4
0.2
0
0
0.0001
0.001
0.01
0.1
1
10
0.0001
0.001
0.01
Frequency (MHz)
Input Voltage Noise (>10kHz)
1
10
Input Voltage Noise at VS = 5V (>10kHz)
0.9
0.85
0.85
Input Voltage Noise (nV/√Hz)
0.9
0.8
0.75
0.7
0.65
0.6
0.55
0.8
0.75
0.7
0.65
Rev 1D
Input Voltage Noise (nV/√Hz)
0.1
Frequency (MHz)
0.6
0.55
0.5
0.5
0.01
0.1
10
10
1
Frequency (MHz)
0.01
0.1
1
10
10
Frequency (MHz)
ROUT vs. Frequency
ROUT (Ω)
10
1
0.1
0.01
0.001
0.01
0.1
1
10
100
Frequency (MHz)
©2007-2008 CADEKA Microcircuits LLC Comlinear CLC1002 Ultra-Low Noise Amplifier
Input Voltage Noise (nV/√Hz)
Input Voltage Noise
www.cadeka.com
8
Data Sheet
Typical Performance Characteristics - Continued
TA = 25°C, Vs = ±5V, Rf = 100Ω, RL = 500Ω , G = 5; unless otherwise noted.
2nd Harmonic Distortion vs. RL
3rd Harmonic Distortion vs. RL
-55
-65
RL = 500Ω
Distortion (dBc)
Distortion (dBc)
-65
-75
-85
RL = 1kΩ
RL = 500Ω
-75
-85
-95
RL = 1kΩ
-95
VOUT = 1Vpp
VOUT = 1Vpp
-105
-105
5
10
15
20
5
10
Frequency (MHz)
2nd Harmonic Distortion vs. VOUT
-45
-50
-50
-55
Distortion (dBc)
-60
-65
-70
-75
-80
-65
-70
-75
-80
-85
10MHz
-90
-95
-95
RL = 500Ω
-100
0.5
0.75
RL = 500Ω
-100
1
1.25
1.5
1.75
2
2.25
2.5
0.5
0.75
Output Amplitude (Vpp)
1
1.25
1.5
1.75
2
2.25
2.5
Output Amplitude (Vpp)
2nd Harmonic Distortion vs. Gain
3rd Harmonic Distortion vs. Gain
-50
-50
-55
-55
AV+20
-65
-70
-75
AV+10
-80
-65
-70
-75
AV+5
-80
AV+5
VOUT = 1Vpp
-85
AV+20
-60
Distortion (dBc)
-60
Distortion (dBc)
5MHz
10MHz
-90
5MHz
Rev 1D
Distortion (dBc)
20MHz
-55
20MHz
-85
20
3rd Harmonic Distortion vs. VOUT
-45
-60
15
Frequency (MHz)
AV+10
VOUT = 1Vpp
-85
RL = 500Ω
-90
RL = 500Ω
-90
5
10
15
Frequency (MHz)
©2007-2008 CADEKA Microcircuits LLC 20
5
Comlinear CLC1002 Ultra-Low Noise Amplifier
-55
10
15
20
Frequency (MHz)
www.cadeka.com
9
Data Sheet
Typical Performance Characteristics - Continued
TA = 25°C, Vs = ±5V, Rf = 100Ω, RL = 500Ω , G = 5; unless otherwise noted.
2nd Harmonic Distortion vs. RL at VS = 5V
3rd Harmonic Distortion vs. RL at VS = 5V
-55
RL = 500Ω
RL = 500Ω
-65
Distortion (dBc)
Distortion (dBc)
-65
-75
RL = 1kΩ
-85
-75
RL = 1kΩ
-85
-95
-95
VOUT = 1Vpp
VOUT = 1Vpp
-105
-105
5
10
15
20
5
10
Frequency (MHz)
2nd Harmonic Distortion vs. VOUT at VS = 5V
-45
-50
-50
-55
Distortion (dBc)
-60
-65
-70
-75
10MHz
-85
-65
-70
-75
-80
-85
5MHz
-90
-95
-95
RL = 500Ω
-100
0.5
0.75
RL = 500Ω
-100
1
1.25
1.5
1.75
2
2.25
2.5
0.5
0.75
Output Amplitude (Vpp)
1
1.25
1.5
1.75
2
2.25
2.5
Output Amplitude (Vpp)
2nd Harmonic Distortion vs. Gain at VS = 5V
3rd Harmonic Distortion vs. Gain Freq at VS = 5V
-50
-50
-55
-55
AV+20
-60
AV+10
-65
-70
-75
AV+20
-60
Distortion (dBc)
Distortion (dBc)
5MHz
10MHz
-90
Rev 1D
Distortion (dBc)
20MHz
-55
20MHz
-80
20
3rd Harmonic Distortion vs. VOUT at VS = 5V
-45
-60
15
Frequency (MHz)
AV+5
-80
-65
-70
AV+5
-75
AV+10
-80
VOUT = 1Vpp
-85
-90
5
VOUT = 1Vpp
-85
RL = 500Ω
RL = 500Ω
-90
10
15
Frequency (MHz)
©2007-2008 CADEKA Microcircuits LLC 20
5
Comlinear CLC1002 Ultra-Low Noise Amplifier
-55
10
15
20
Frequency (MHz)
www.cadeka.com
10
Data Sheet
Typical Performance Characteristics - Continued
TA = 25°C, Vs = ±5V, Rf = 100Ω, RL = 500Ω , G = 5; unless otherwise noted.
Small Signal Pulse Response
Small Signal Pulse Response at VS = 5V
2.6
0.05
2.55
Voltage (V)
0.1
Voltage (V)
2.65
0
2.5
-0.05
2.45
-0.1
2.4
-0.15
2.35
0
50
100
150
200
0
50
100
Time (ns)
Large Signal Pulse Response
200
Large Signal Pulse Response at VS = 5V
3
4
2
3.5
1
3
Voltage (V)
Voltage (V)
150
Time (ns)
0
2.5
2
-2
1.5
-3
Rev 1D
-1
1
0
50
100
150
200
0
50
100
Time (ns)
150
200
Time (ns)
Enable Response
5.5
Disable Response
1.5
5.5
1.5
Disable
Enable
4.5
4.5
1.5
Disable Voltage (V)
0.5
Output
3.5
Output
0.5
2.5
1.5
0
0.5
Output Voltage (V)
2.5
1
Output Voltage (V)
Enable Voltage (V)
1
3.5
0
0.5
-0.5
-0.5
-50
0
50
100
Time (ns)
©2007-2008 CADEKA Microcircuits LLC 150
200
Comlinear CLC1002 Ultra-Low Noise Amplifier
0.15
-0.5
-100
-0.5
0
100
200
300
400
Time (ns)
www.cadeka.com
11
Data Sheet
Typical Performance Characteristics - Continued
TA = 25°C, Vs = ±5V, Rf = 100Ω, RL = 500Ω , G = 5; unless otherwise noted.
Enable Response at VS = 5V
1.5
5.5
1.5
Disable
Enable
4.5
4.5
0.5
Output
1.5
Disable Voltage (V)
2.5
1
3.5
Output
2.5
0.5
1.5
0
0
0.5
0.5
-0.5
-0.5
-50
0
50
100
150
-0.5
200
-0.5
-100
0
100
Time (ns)
300
400
Off Isolation at VS = 5V
-40
-45
-45
-50
-50
-55
-55
Off Isolation (dB)
-40
-60
-65
-70
-75
-80
-60
-65
-70
-75
Rev 1D
Off Isolation (dB)
200
Time (ns)
Off Isolation
-80
-85
-85
-90
-90
VOUT = 2Vpp
-95
VOUT = 2Vpp
-95
1
10
100
1
10
Frequency (MHz)
PSRR vs. Frequency
100
80
80
60
60
PSRR (dB)
100
40
20
40
20
0
0.001
100
Frequency (MHz)
CMRR vs. Frequency
CMRR (dB)
Output Voltage (V)
3.5
Output Voltage (V)
Enable Voltage (V)
1
0
0.01
0.1
1
Frequency (MHz)
©2007-2008 CADEKA Microcircuits LLC 10
100
Comlinear CLC1002 Ultra-Low Noise Amplifier
5.5
Disable Response at VS = 5V
0.001
0.01
0.1
1
10
100
Frequency (MHz)
www.cadeka.com
12
Data Sheet
Application Information
versus Rf and Rg. As the value of Rf increases, the total
input referred noise also increases.
+Vs
Input
6.8μF
0.1μF
+
2.5
G = +5
2.25
G = +11
2
1.75
G = +21
1.5
1.25
1
0.75
Output
-
0.5
100
1000
Rf (Ohms)
RL
0.1μF
Rg
3
2.75
Figure 3: Input Referred Voltage Noise vs. Rf and Rg
Rf
6.8μF
G = 1 + (Rf/Rg)
-Vs
The noise caused by a resistor is modeled with either a
voltage source in series with the resistance:
Figure 1. Typical Non-Inverting Gain Circuit
+Vs
4kTR
6.8μF
Or a current source in parallel with it:
R1
Output
0.1μF
6.8μF
-Vs
RL
Rf
G = - (Rf/Rg)
For optimum input offset
voltage set R1 = Rf || Rg
iR =
4kT
R
Rev 1D
Input
Rg
0.1μF
+
Op amp noise is modeled with three noise sources, en, in
and ii. These three sources are analogous to the DC input
voltage and current errors Vos, Ibn and Ibi.
Figure 2. Typical Inverting Gain Circuit
The noise models must be analyzed in-circuit to determine the effect on the op amp output noise.
Achieving Low Noise in an Application
Making full use of the low noise of the CLC1002 requires
careful consideration of resistor values. The feedback and
gain set resistors (Rf and Rg) and the non-inverting source
impedance (Rsource) all contribute noise to the circuit and
can easily dominate the overall noise if their values are
too high. The datasheet is specified with an Rg of 25Ω, at
which point the noise from Rf and Rg is about equal to the
noise from the CLC1002. Lower value resistors could be
used at the expense of more distortion.
Since noise is statistical in nature rather than a continuous
signal, the set of noise sources in circuit add in an RMS
(root mean square) fashion rather than in a linear fashion.
For uncorrelated noise sources, this means you add the
squares of the noise voltages. A typical non-inverting application (see figure 1) results in the following noise at the
output of the op amp:
Figure 3 shows total input voltage noise (amp+resistors)
©2007-2008 CADEKA Microcircuits LLC Comlinear CLC1002 Ultra-Low Noise Amplifier
Figures 1 and 2 illustrate typical circuit configurations for
non-inverting, inverting, and unity gain topologies for dual
supply applications. They show the recommended bypass
capacitor values and overall closed loop gain equations.
Input Referred Noise (nV/rtHz)
Basic Operation
www.cadeka.com
13
Data Sheet
e2o = en2
1+
Rf
Rg
2
+ in2Rs 2 1+
Rf
Rg
2
Pload = ((VLOAD)RMS2)/Rloadeff
The effective load resistor (Rloadeff) will need to include
+ ii2R2f op amp noise terms en , in and ii
the effect of the feedback network. For instance,
op amp noise terms en, in and ii
Rloadeff in figure 3 would be calculated as:
These measurements are basic and are relatively easy to
with
lab equipment. For design purposes
+
external resistor noiseperform
terms for
Rs,standard
Rg and Rf
+
1+
+
Rg
Rg
however, prior knowledge of actual signal levels and load
impedance is needed to determine the dissipated power.
external resistor noise terms for RS, Rg and Rf
Here, PD can be found from
2
eRs
Rf
2
e2Rg
Rf
2
e2Rf
High source impedances are sometimes unavoidable, but
they increase noise from the source impedance and also
make the circuit more sensitive to the op amp current
noise. Analyze all noise sources in the circuit, not just the
op amp itself, to achieve low noise in your application.
PD = PQuiescent + PDynamic - PLoad
Quiescent power can be derived from the specified IS values along with known supply voltage, VSupply. Load power
can be calculated as above with the desired signal amplitudes using:
(VLOAD)RMS = VPEAK / √2
( ILOAD)RMS = ( VLOAD)RMS / Rloadeff
Maximum power levels are set by the absolute maximum
junction rating of 150°C. To calculate the junction temperature, the package thermal resistance value ThetaJA
(ӨJA) is used along with the total die power dissipation.
TJunction = TAmbient + (ӨJA × PD)
Where TAmbient is the temperature of the working environment.
In order to determine PD, the power dissipated in the load
needs to be subtracted from the total power delivered by
the supplies.
PD = Psupply - Pload
Supply power is calculated by the standard power equation.
PDYNAMIC = (VS+ - VLOAD)RMS × ( ILOAD)RMS
Assuming the load is referenced in the middle of the power rails or Vsupply/2.
Figure 4 shows the maximum safe power dissipation in
the package vs. the ambient temperature for the packages available.
2.5
2
SOIC-8
1.5
SOT23-6
1
0.5
0
-40
-20
0
20
40
60
80
100
120
Ambient Temperature (°C)
Figure 4. Maximum Power Derating
Psupply = Vsupply × IRMS supply
Vsupply = VS+ - VSPower delivered to a purely resistive load is:
©2007-2008 CADEKA Microcircuits LLC www.cadeka.com
14
Rev 1D
Power dissipation should not be a factor when operating under the stated 500Ω load condition. However, applications with low impedance, DC coupled loads should
be analyzed to ensure that maximum allowed junction
temperature is not exceeded. Guidelines listed below can
be used to verify that the particular application will not
cause the device to operate beyond it’s intended operating range.
The dynamic power is focused primarily within the output
stage driving the load. This value can be calculated as:
Maximum Power Dissipation (W)
Power Dissipation
Comlinear CLC1002 Ultra-Low Noise Amplifier
RL || (Rf + Rg)
Data Sheet
Driving Capacitive Loads
3
Rs
-
Output
CL
Rf
Input Voltage (V)
+
2
4
1
2
Output
0
0
Input
-1
-2
-2
-4
RL
-3
-6
0
Rg
50
100
150
200
250
300
350
400
450
Time (us)
Figure 6. Overdrive Recovery
Figure 5. Addition of RS for Driving
Capacitive Loads
Table 1 provides the recommended RS for various capacitive loads. The recommended RS values result in <=1dB
peaking in the frequency response. The Frequency Response vs. CL plots, on page 7, illustrates the response of
the CLC1002.
Layout Considerations
General layout and supply bypassing play major roles in
high frequency performance. CADEKA has evaluation
boards to use as a guide for high frequency layout and as
aid in device testing and characterization. Follow the steps
below as a basis for high frequency layout:
RS (Ω)
-3dB BW (MHz)
10
43
275
22
30
235
47
20
190
• Place the 0.1µF capacitor within 0.1 inches of the power pin
100
12
146
470
4.3
72
• Remove the ground plane under and around the part,
especially near the input and output pins to reduce parasitic capacitance
• Include 6.8µF and 0.1µF ceramic capacitors for power
supply decoupling
• Place the 6.8µF capacitor within 0.75 inches of the power pin
• Minimize all trace lengths to reduce series inductances
Table 1: Recommended RS vs. CL
For a given load capacitance, adjust RS to optimize the
tradeoff between settling time and bandwidth. In general,
reducing RS will increase bandwidth at the expense of additional overshoot and ringing.
Overdrive Recovery
An overdrive condition is defined as the point when either
one of the inputs or the output exceed their specified voltage range. Overdrive recovery is the time needed for the
amplifier to return to its normal or linear operating point.
The recovery time varies, based on whether the input or
output is overdriven and by how much the range is exceeded. The CLC1002 will typically recover in less than
25ns from an overdrive condition. Figure 6 shows the
CLC1002 in an overdriven condition.
©2007-2008 CADEKA Microcircuits LLC Refer to the evaluation board layouts below for more information.
Evaluation Board Information
The following evaluation boards are available to aid in the
testing and layout of these devices:
Evaluation Board #
CEB002
CEB003
Products
CLC1002 in SOT23-5
CLC1002 in SOIC-8
www.cadeka.com
15
Rev 1D
CL (pF)
Comlinear CLC1002 Ultra-Low Noise Amplifier
Input
6
G=5
Output Voltage (V)
Increased phase delay at the output due to capacitive loading can cause ringing, peaking in the frequency response,
and possible unstable behavior. Use a series resistance,
RS, between the amplifier and the load to help improve
stability and settling performance. Refer to Figure 5.
Data Sheet
Evaluation Board Schematics
Comlinear CLC1002 Ultra-Low Noise Amplifier
Evaluation board schematics and layouts are shown in Figures 7-11. These evaluation boards are built for dual- supply operation. Follow these steps to use the board in a
single-supply application:
1. Short -Vs to ground.
2. Use C3 and C4, if the -VS pin of the amplifier is not
directly connected to the ground plane.
Figure 9. CEB002 Bottom View
Rev 1D
Figure 7. CEB002/CEB003 Schematic
Figure 8. CEB002 Top View
©2007-2008 CADEKA Microcircuits LLC Figure 10. CEB003 Top View
Figure 11. CEB003 Bottom View
www.cadeka.com
16
Data Sheet
Mechanical Dimensions
SOT23-6 Package
Comlinear CLC1002 Ultra-Low Noise Amplifier
SOIC-8 Package
Rev 1D
For additional information regarding our products, please visit CADEKA at: cadeka.com
CADEKA Headquarters Loveland, Colorado
T: 970.663.5452
T: 877.663.5452 (toll free)
CADEKA, the CADEKA logo design, COMLINEAR and the COMLINEAR logo design are trademarks or registered trademarks of CADEKA
Microcircuits LLC. All other brand and product names may be trademarks of their respective companies.
CADEKA reserves the right to make changes to any products and services herein at any time without notice. CADEKA does not assume any
responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in
writing by CADEKA; nor does the purchase, lease, or use of a product or service from CADEKA convey a license under any patent rights,
copyrights, trademark rights, or any other of the intellectual property rights of CADEKA or of third parties.
Copyright ©2007-2008 by CADEKA Microcircuits LLC. All rights reserved.
A m p l i fy t h e H u m a n E x p e r i e n c e
Similar pages