Central CMLDM8002AG Surface mount dual p-channel enhancement-mode silicon mosfet Datasheet

CMLDM8002A
CMLDM8002AG*
CMLDM8002AJ
SURFACE MOUNT
DUAL P-CHANNEL
ENHANCEMENT-MODE
SILICON MOSFET
SOT-563 CASE
* Device is Halogen Free by design
w w w. c e n t r a l s e m i . c o m
DESCRIPTION:
These CENTRAL SEMICONDUCTOR devices are
dual chip Enhancement-mode P-Channel Field Effect
Transistors, manufactured by the P-Channel DMOS
Process, designed for high speed pulsed amplifier and
driver applications. The CMLDM8002A utilizes the USA
pinout configuration, while the CMLDM8002AJ, utilizing
the Japanese pinout configuration, is available as a
special order. These special Dual Transistor devices
offer Low rDS(on) and Low VDS(on).
MARKING CODES: CMLDM8002A:
C08
CMLDM8002AG*: CG8
CMLDM8002AJ: CJ8
FEATURES:
APPLICATIONS:
• Load/Power Switches
• Power Supply Converter Circuits
• Battery Powered Portable Equipment
•
•
•
•
Dual Chip Device
Low rDS(on)
Low VDS(on)
Low Threshold Voltage
MAXIMUM RATINGS: (TA=25°C)
Drain-Source Voltage
Drain-Gate Voltage
Gate-Source Voltage
Continuous Drain Current
Continuous Source Current (Body Diode)
Maximum Pulsed Drain Current
Maximum Pulsed Source Current
Power Dissipation (Note 1)
Power Dissipation (Note 2)
Power Dissipation (Note 3)
Operating and Storage Junction Temperature
Thermal Resistance
SYMBOL
VDS
VDG
VGS
ID
IS
IDM
ISM
PD
PD
PD
TJ, Tstg
ΘJA
• Fast Switching
• Logic Level Compatible
• Small SOT-563 package
UNITS
V
V
V
mA
mA
A
A
mW
mW
mW
°C
°C/W
50
50
20
280
280
1.5
1.5
350
300
150
-65 to +150
357
ELECTRICAL CHARACTERISTICS PER TRANSISTOR: (TA=25°C unless otherwise noted)
SYMBOL
TEST CONDITIONS
MIN
MAX
IGSSF, IGSSR
VGS=20V, VDS=0
100
IDSS
VDS=50V, VGS=0
1.0
IDSS
VDS=50V, VGS=0, TJ=125°C
500
ID(ON)
VGS=10V, VDS=10V
500
BVDSS
VGS=0, ID=10μA
50
VGS(th)
VDS=VGS, ID=250μA
1.0
2.5
Notes: (1) Ceramic or aluminum core PC Board with copper mounting pad area of 4.0mm2
(2) FR-4 Epoxy PC Board with copper mounting pad area of 4.0mm2
(3) FR-4 Epoxy PC Board with copper mounting pad area of 1.4mm2
UNITS
nA
μA
μA
mA
V
V
R3 (18-January 2010)
CMLDM8002A
CMLDM8002AG*
CMLDM8002AJ
SURFACE MOUNT
DUAL P-CHANNEL
ENHANCEMENT-MODE
SILICON MOSFET
ELECTRICAL
SYMBOL
VDS(ON)
VDS(ON)
VSD
rDS(ON)
rDS(ON)
rDS(ON)
rDS(ON)
gFS
Crss
Ciss
Coss
ton / toff
CHARACTERISTICS PER TRANSISTOR - Continued: (TA=25°C unless otherwise noted)
TEST CONDITIONS
MIN
MAX
UNITS
VGS=10V, ID=500mA
1.5
V
VGS=5.0V, ID=50mA
0.15
V
VGS=0, IS=115mA
1.3
V
VGS=10V, ID=500mA
2.5
Ω
VGS=10V, ID=500mA, TJ=125°C
4.0
Ω
VGS=5.0V, ID=50mA
3.0
Ω
VGS=5.0V, ID=50mA, TJ=125°C
5.0
Ω
VDS =10V, ID=200mA
200
mS
VDS=25V, VGS=0, f=1.0MHz
7.0
pF
VDS=25V, VGS=0, f=1.0MHz
70
pF
VDS=25V, VGS=0, f=1.0MHz
15
pF
VDD=30V, VGS=10V, ID=200mA
RG=25Ω, RL=150Ω
20
ns
SOT-563 CASE - MECHANICAL OUTLINE
CMLDM8002A (USA Pinout)
CMLDM8002AG*
CMLDM8002AJ (Japanese Pinout)
LEAD CODE:
1) Gate Q1
2) Source Q1
3) Drain Q2
4) Gate Q2
5) Source Q2
6) Drain Q1
LEAD CODE:
1) Gate Q1
2) Source Q1
3) Drain Q2
4) Gate Q2
5) Source Q2
6) Drain Q1
MARKING CODES:
CMLDM8002A: C08
CMLDM8002AG*: CG8
MARKING CODE: CJ8
* Device is Halogen Free by design
R3 (18-January 2010)
w w w. c e n t r a l s e m i . c o m
Similar pages