TI1 ETQP4LR56WFC Using the tps51916evm-746 complete ddr2, ddr3 Datasheet

User's Guide
SLUU526 – August 2011
Using the TPS51916EVM-746 Complete DDR2, DDR3,
DDR3L, and DDR4 Memory Power Solution Synchronous
Buck Controller, 2-A LDO, Buffered Reference
The TPS51916EVM-746 evaluation module (EVM) allows users to evaluate the performance of the
TPS51916 low-dropout (LDO) regulator. The TPS51916 provides a complete power supply for DDR2,
DDR3, DDR3L, and DDR4 memory system in the lowest total cost and minimum space. TPS51916
integrates a synchronous buck controller (VDDQ) with a 2-A sink/source tracking LDO (VTT) and buffered,
low-noise reference (VTTREF).
1
2
3
4
5
6
7
8
9
Contents
Description ................................................................................................................... 3
1.1
Typical Applications ................................................................................................ 3
1.2
Features ............................................................................................................. 3
Electrical Performance Specifications .................................................................................... 3
Schematic .................................................................................................................... 5
Test Setup ................................................................................................................... 6
4.1
Test Equipment ..................................................................................................... 6
4.2
Recommended Test Setup ....................................................................................... 7
Configurations ............................................................................................................... 8
5.1
S3, S5 Enable Selection .......................................................................................... 8
Test Procedure .............................................................................................................. 8
6.1
Line/Load Regulation and Efficiency Measurement Procedure .............................................. 8
6.2
List of Test Points .................................................................................................. 8
6.3
Equipment Shutdown .............................................................................................. 9
Performance Data and Typical Characteristic Curves ................................................................. 9
7.1
DDR3 VDDQ Efficiency ........................................................................................... 9
7.2
DDR3 VDDQ Load Regulation .................................................................................. 10
7.3
DDR3 VDDQ Line Regulation .................................................................................. 10
7.4
DDR3 VTT Load Regulation .................................................................................... 11
7.5
DDR3 VTTREF Load Regulation ............................................................................... 11
7.6
DDR3 VTT Dropout Voltage .................................................................................... 12
7.7
DDR3 S5 Enable Turnon/Turnoff ............................................................................... 12
7.8
S5 Enable Turnon with 1-V Prebias at VDDQ ................................................................ 13
7.9
DDR3 S3 Enable Turnon/ Turnoff (S5 is ON) ................................................................ 13
7.10 DDR3 VDDQ Output Ripple ..................................................................................... 14
7.11 DDR3 VDDQ Switching Node .................................................................................. 14
7.12 DDR3 VDDQ Output Transient ................................................................................. 15
7.13 DDR3 VTT Transient With 1.5-A Sinking and Sourcing Current ........................................... 15
7.14 Thermal Image .................................................................................................... 16
7.15 DDR3 VDDQ Bode Plot ......................................................................................... 16
7.16 DDR3 VTT Bode Plot ............................................................................................ 17
EVM Assembly Drawing and PCB Layout ............................................................................. 17
Bill of Materials ............................................................................................................. 21
List of Figures
D-CAP2 is a trademark of Texas Instruments.
SLUU526 – August 2011
Submit Documentation Feedback
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
1
www.ti.com
1
TPS51916EVM-746 Schematic ........................................................................................... 5
2
Tip and Barrel Measurement for VDDQ Output Ripple ................................................................ 6
3
TPS51916EVM-746 Recommended Test Setup
4
DDR3 VDDQ Efficiency .................................................................................................... 9
5
DDR3 VDDQ Load Regulation
10
6
DDR3 VDDQ Line Regulation
10
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
.......................................................................
..........................................................................................
...........................................................................................
DDR3 VTT Load Regulation .............................................................................................
DDR3 VTTREF Load Regulation ........................................................................................
DDR3 VTT Dropout Voltage .............................................................................................
DDR3 S5 Enable Turnon .................................................................................................
DDR3 S5 Enable Turnoff .................................................................................................
DDR3 S5 Enable Turnon With 1-V Prebias at VDDQ ................................................................
DDR3 S3 Enable Turnon .................................................................................................
DDR3 S3 Enable Turnoff .................................................................................................
DDR3 VDDQ Output Ripple .............................................................................................
DDR3 VDDQ Switching Node ...........................................................................................
VDDQ Output Transient From DCM to CCM .........................................................................
VDDQ Output Transient From CCM to DCM .........................................................................
DDR3 VTT Transient With 1.5-A Sinking and Sourcing Current ....................................................
Top Board at 12 Vin, 1.5 VDDQ/20 A, No Load at VTT, 25°C Ambient Without Airflow ........................
DDR3 VDDQ Bode Plot at 12 Vin, 1.5 VDDQ/10 A ...................................................................
DDR3 VTT Bode Plot at 12 Vin, 1.5 VDDQ/0 A and VTT 1-A Sourcing ...........................................
TPS51916EVM-746 Top Layer Assembly Drawing ...................................................................
TPS51916EVM-746 Bottom Assembly Drawing ......................................................................
TPS51916EVM-746 Top Copper .......................................................................................
TPS51916EVM-746 Layer-2 Copper ...................................................................................
TPS51916EVM-746 Layer-3 Copper ...................................................................................
TPS51916EVM-746 Bottom Copper ...................................................................................
7
11
11
12
12
12
13
13
13
14
14
15
15
15
16
16
17
17
18
18
19
19
20
List of Tables
2
1
TPS51916EVM-746 Electrical Performance Specifications ........................................................... 3
2
S3, S5 Enable Selection ................................................................................................... 8
3
Test Point Functions ........................................................................................................ 8
4
TPS51916EVM-746 Bill of Materials .................................................................................... 21
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
SLUU526 – August 2011
Submit Documentation Feedback
Description
www.ti.com
1
Description
The TPS51916EVM-746 is designed to use a regulated 12-V bus to produce a regulated 1.5-VDDQ output
at up to a 20-A load current. The TPS51916EVM-746 demonstrates TPS51916 in a typical DDR3
application with D-CAP2™-mode operation. The EVM also provides test points to evaluate the
performance of the TPS51916.
1.1
Typical Applications
•
•
1.2
DDR2/DDR2/DDR3L/DDR4 memory power supplies
SSTL_18, SSTL_15, SSTL_135, and HSTL termination
Features
The TPS51916EVM-746 features:
• D-CAP2™-mode operation with all-ceramic VDDQ output capacitor
• 20-Adc steady-state VDDQ output current
• Support VDDQ prebias start-up
• SW1 and SW2 provides S3, S5 power control
• Optional external VLDOIN voltage for efficiency and flexible operation
• Convenient test points for probing critical waveforms
2
Electrical Performance Specifications
Table 1. TPS51916EVM-746 Electrical Performance Specifications
Parameter
Test Conditions
Min
Typ
Max
8
12
20
4.5
5
5.5
Units
Input Characteristics
Voltage range
VIN
V5IN
V
Maximum input current
VIN = 8 V, IVDDQ = 20 A
4.21
A
No-load input current
Vin = 20 V, IVDDQ = 0 A
0.1
mA
DDR3 (Default setting), R15 = 47.5k, R16 = 2k
1.5
V
DDR2, R15 = R16= Open
1.8
V
DDR3L, R15 = 28k, R16 = 2k
1.35
V
DDR4, R15 = 18.2k, R16 = 2k
1.2
V
VDDQ Output
VDDQ Output voltage
(VDDQSNS)
VDDQ Output voltage regulation
Output voltage ripple
Line regulation (Vin = 8 V–20 V)
0.2%
Load regulation (Vin = 12 V, IVDDQ = 0 A–20 A)
0.5%
Vin = 12 V, IVDDQ = 20 A
Output load current
20
0
Output overcurrent
Switching frequency
mVpp
20
A
30
A
500
kHz
Peak efficiency
Vin = 12 V, 1.5 VDDQ/8 A
90.93%
Full-load efficiency
Vin = 12 V, 1.5 VDDQ/20 A
87.3%
VTT Output
VTT output voltage
VTT output current
VTT output tolerance to VTTREF
VTTREF
V
–2
2
For DDR3L(0.675 VTT) and DDR4(0.6 VTT)
–1.5
1.5
A
|IVTT| < 2 A, 1.4 V ≤ VVDDQSNS ≤ 1.8 V
–40
40
mV
|IVTT| < 1.5 A, 1.2 V ≤ VVDDQSNS < 1.4 V
–40
40
mV
10
mA
For DDR2(0.9 VTT) and DDR3(0.75 VTT)
A
VTTREF Output
VTTREF output voltage
VDDQSNS/2
–10
VTTREF output current
SLUU526 – August 2011
Submit Documentation Feedback
V
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Reference
Copyright © 2011, Texas Instruments Incorporated
3
Electrical Performance Specifications
www.ti.com
Table 1. TPS51916EVM-746 Electrical Performance Specifications (continued)
Parameter
Test Conditions
VTTREF output tolerance to
VDDQSNS
|IVTTREF| < 100 µA, 1.2 V ≤ VVDDQSNS ≤ 1.8 V
49.2%
|IVTTREF| < 10 mA, 1.2 V ≤ VVDDQSNS < 1.8 V
49%
Operating temperature
4
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
Min
Typ
Max
Units
50.8%
51%
25
ºC
SLUU526 – August 2011
Submit Documentation Feedback
Schematic
www.ti.com
Schematic
+
+
3
Figure 1. TPS51916EVM-746 Schematic
SLUU526 – August 2011
Submit Documentation Feedback
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
5
Test Setup
www.ti.com
4
Test Setup
4.1
Test Equipment
Voltage Source V5IN: The input voltage source V5IN must be a 0-V to 5-V variable dc source capable of
supplying 1 Adc. Connect V5IN to J1 as shown in Figure 3.
Voltage Source VIN: The input voltage source VIN must be a 0-V to 20-V variable dc source capable of
supplying 10 Adc. Connect VIN to J2 as shown in Figure 3.
Multimeters:
V1: V5IN at TP2 (V5IN) and TP3 (GND).
V2: VIN at TP5 (VIN) and TP8 (GND).
V3: VDDQ at TP11 (VDDQ) and TP14 (GND).
V4: VTT at TP12 (VTT) and TP13 (GND).
V5: VTTREF at TP17 (VTTREF) and TP18 (GND).
A1: VIN input current
A2: V5IN input current
Output Load: The output load must be an electronic constant-resistance mode load capable of 0-Adc to
20 Adc at 1.5 V.
Oscilloscope: A digital or analog oscilloscope can be used to measure the output ripple. The oscilloscope
must be set for 1-MΩ impedance, 20-MHz bandwidth, ac coupling, 2-µs/division horizontal resolution,
20-mV/division vertical resolution. Test points TP11 and TP14 can be used to measure the output ripple
voltage by placing the oscilloscope probe tip through TP11 and holding the ground barrel on TP14 as
shown in Figure 2. Using a leaded ground connection may induce additional noise due to the large ground
loop.
Metal Ground Barrel
Probe Tip
TP11
TP14
Figure 2. Tip and Barrel Measurement for VDDQ Output Ripple
Fan: Some of the components in this EVM may approach temperatures of 60ºC during operation. A small
fan capable of 200-400 LFM is recommended to reduce component temperatures while the EVM is
operating. The EVM must not be probed if the fan is not running.
Recommended Wire Gauge:
1. V5IN to J1(5-V input):
The recommended wire size is 1x AWG 18 per input connection, with the total length of wire less than
4 feet (2-foot input, 2-foot return).
2. VIN to J2(12-V input):
The recommended wire size is 1x AWG 16 per input connection, with the total length of wire less than
4 feet (2-foot input, 2-foot return).
3. J5 to LOAD:
The minimum recommended wire size is 2x AWG 16, with the total length of wire less than 4 feet
(2-foot input, 2-foot return)
6
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
SLUU526 – August 2011
Submit Documentation Feedback
Test Setup
www.ti.com
4.2
Recommended Test Setup
DC
Source
VIN
+
V2
FAN
-
A1
+
V3
V4
Load
-
TEXAS
INSTRUMENTS
V5
V1
+
DC
Source
V5IN
-
Figure 3. TPS51916EVM-746 Recommended Test Setup
Figure 3 is the recommended test setup to evaluate the TPS51916EVM-746. When working at an ESD
workstation, ensure that any wrist straps, bootstraps, or mats are connected referencing the user to earth
ground before power is applied to the EVM.
Input Connections:
1. Prior to connecting the dc source V5IN, it is advisable to limit the source current from V5IN to 1 A
maximum. Ensure that V5IN is initially set to 0 V and connected as shown in Figure 3.
2. Prior to connecting the dc source VIN, it is advisable to limit the source current from VIN to 10 A
maximum. Ensure that VIN is initially set to 0 V and connected as shown in Figure 3.
3. Connect voltmeters V1 at TP2 (V5IN) and TP3 (GND) to measure V5IN voltage, V2 at TP5 (VIN), and
TP8 (GND) to measure VIN voltage as shown in Figure 3.
4. Connect a current meter A1 between dc source VIN and J2 to measure the input current.
5. Connect a current meter A2 between dc source V5IN and J1 to measure the input current.
Output Connections:
SLUU526 – August 2011
Submit Documentation Feedback
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
7
Configurations
www.ti.com
1. Connect the load to J5 and set the load to constant-resistance mode to sink 0 Adc before V5IN and
VIN are applied.
2. Connect a voltmeter V3 at TP11 (VDDQ) and TP14 (GND) to measure VDDQ voltage, V4 at TP12
(VTT) and TP13 (GND) to measure VTT voltage and V5 at TP17 (VTTREF) and TP18 (GND) to
measure VTTREF voltage.
Other Connections:
Place a fan as shown in Figure 3 and turn it on, ensuring that air is flowing across the EVM.
5
Configurations
5.1
S3, S5 Enable Selection
The controller can be enabled and disabled by switches SW1 and SW2.
Default setting: Push SW1 and SW2 to the bottom (OFF position) to disable the controller.
Table 2. S3, S5 Enable Selection
State
SW2 (S3) set to
SW1(S5) set to
VDDQ
VTTREF
S0
ON position
ON position
ON
ON
ON
S3
OFF position
ON position
ON
ON
OFF(High-Z)
S4/S5
OFF position
OFF position
OFF(Discharge)
OFF(Discharge)
OFF(Discharge)
6
Test Procedure
6.1
Line/Load Regulation and Efficiency Measurement Procedure
VTT
1. Set up EVM as described in Section 4 and Figure 3.
2. Ensure that the load is set to constant-resistance mode and to sink 0 Adc.
3. Ensure that SW1 and SW2 are in the OFF position.
4. Increase V5IN from 0 V to 5 V. Use V1 to measure V5IN input voltage.
5. Increase VIN from 0 V to 12 V. Use V2 to measure VIN input voltage.
6. Push SW1 and SW2 to ON position to enable the controller.
7. Use V3 to measure VDDQ output voltage.
8. Use V4 to measure VTT output voltage.
9. Use V5 to measure VTTREF output voltage.
10. Use A1 to measure VIN input current for efficiency.
11. Use A2 to measure V5IN input current for efficiency.
12. Vary the load from 0 Adc to 20 Adc; VDDQ must remain in load regulation.
13. Vary VIN from 8 V to 20 V; VDDQ must remain in line regulation.
14. Push SW1 and SW2 to OFF position to disable the controller.
15. Decrease the load to 0 A.
16. Decrease VIN and V5IN to 0 V.
6.2
List of Test Points
Table 3. Test Point Functions
8
Test Points
Name
Description
TP1
PGOOD
Power Good
TP2
V5IN
5-V input
TP3
GND
Ground
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Reference
Copyright © 2011, Texas Instruments Incorporated
SLUU526 – August 2011
Submit Documentation Feedback
Performance Data and Typical Characteristic Curves
www.ti.com
Table 3. Test Point Functions (continued)
6.3
Test Points
Name
Description
TP4
S3
S3 signal input
TP5
VIN
VIN input
TP6
VLDOIN_EXT
External input for VLDOIN
TP7
S5
S5 signal input
TP8
GND
Ground
TP9
GND
Ground
TP10
SW
Switching node
TP11
VDDQ
VDDQ output
TP12
VTT
VTT output
TP13
GND
Ground
TP14
GND
Ground
TP15
VREF
Internal 1.8-V reference voltage
TP16
GND
Ground
TP17
VTTREF
Buffered VTT reference voltage
TP18
GND
Ground
Equipment Shutdown
1. Shut down the load.
2. Shut down V5IN and VIN.
3. Shut down the fan.
7
Performance Data and Typical Characteristic Curves
Figure 4 through Figure 22 present typical performance curves for TPS51916EVM-746.
7.1
DDR3 VDDQ Efficiency
100
90
80
12 Vin
Efficiency - %
70
8 Vin
20 Vin
60
50
40
30
20
10
0
0.001
0.01
0.1
1
IO - Output Current - A
10
100
Figure 4. DDR3 VDDQ Efficiency
SLUU526 – August 2011
Submit Documentation Feedback
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
9
Performance Data and Typical Characteristic Curves
7.2
www.ti.com
DDR3 VDDQ Load Regulation
1.52
VO - Output Voltage - V
1.51
20 Vin
12 Vin
8 Vin
1.5
1.49
1.48
0
2
4
6
8
10
12
IO - Output Current - A
14
16
18
20
Figure 5. DDR3 VDDQ Load Regulation
7.3
DDR3 VDDQ Line Regulation
1.506
VO - Output Voltage - V
1.504
IO = 20 A
1.502
IO = 0 A
1.5
1.498
1.496
1.494
8
9
10
11
12
VI - Input Voltage - V
13
14
Figure 6. DDR3 VDDQ Line Regulation
10
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
SLUU526 – August 2011
Submit Documentation Feedback
Performance Data and Typical Characteristic Curves
www.ti.com
7.4
DDR3 VTT Load Regulation
0.78
0.77
VTT
VTT - Voltage - V
0.76
0.75
0.74
0.73
0.72
0.71
-2
-1.5
-1
-0.5
0
0.5
VTT - Current - A
1
1.5
2
Figure 7. DDR3 VTT Load Regulation
7.5
DDR3 VTTREF Load Regulation
0.76
0.758
VTTREF
0.756
VTTREF - Voltage - V
0.754
0.752
0.75
0.748
0.746
0.744
0.742
0.74
-10
-8
-6
-4
-2
0
2
VTTREF - Current - mA
4
6
8
10
Figure 8. DDR3 VTTREF Load Regulation
SLUU526 – August 2011
Submit Documentation Feedback
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
11
Performance Data and Typical Characteristic Curves
7.6
www.ti.com
DDR3 VTT Dropout Voltage
0.4
0.35
VTT - Dropout Voltage - V
0.3
0.25
VTT Dropout Voltage
0.2
0.15
0.1
0.05
0
0
0.5
1
VTT - Load Current - A
1.5
2
Figure 9. DDR3 VTT Dropout Voltage
7.7
DDR3 S5 Enable Turnon/Turnoff
TPS1916EVM
S5 Enable Start up
Test comdition: 12 VIN, 1.5VDDQ/10 A
IVTT = 0 A, VTTREF = 0 A
TPS1916EVM
S5 Enable Shut Down
Test comdition: 12 VIN, 1.5VDDQ/10 A
IVTT = 0 A, VTTREF = 0 A
CH1:S5
CH1:S5
CH2: VTTREF
CH2: VTTREF
CH3: VDDQ
CH3: VDDQ
CH4: PGOOD
CH4: PGOOD
Figure 10. DDR3 S5 Enable Turnon
12
Figure 11. DDR3 S5 Enable Turnoff
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
SLUU526 – August 2011
Submit Documentation Feedback
Performance Data and Typical Characteristic Curves
www.ti.com
7.8
S5 Enable Turnon with 1-V Prebias at VDDQ
TPS1916EVM
S5 Enable 1VDDQ Pre-bias Start up
Test comdition: 12 VIN, 1.5VDDQ/10 A
IVTT = 0 A, VTTREF = 0 A
CH1:S5
CH2: VTTREF
CH3: VDDQ
CH4: PGOOD
Figure 12. DDR3 S5 Enable Turnon With 1-V Prebias at VDDQ
7.9
DDR3 S3 Enable Turnon/ Turnoff (S5 is ON)
Test comdition: 12 VIN, 1.5VDDQ/10 A
0.75 VTT/2 A, VTTREF = 0 A
TPS1916EVM
S3 Enable Start up
TPS1916EVM
S3 Enable Shut down
Test comdition: 12 VIN, 1.5VDDQ/10 A
0.75 VTT/2 A, VTTREF = 0 A
CH1:S3
CH1:S3
CH2: VTT
CH2: VTT
Figure 13. DDR3 S3 Enable Turnon
SLUU526 – August 2011
Submit Documentation Feedback
Figure 14. DDR3 S3 Enable Turnoff
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
13
Performance Data and Typical Characteristic Curves
www.ti.com
7.10 DDR3 VDDQ Output Ripple
TPS1916EVM
VDDQ Ripple
Test comdition: 12 VIN, 1.5VDDQ/20 A
IVTT = 0 A, IVTTREF = 0 A
CH2: 1.5 VDDQ Output Ripple
Figure 15. DDR3 VDDQ Output Ripple
7.11 DDR3 VDDQ Switching Node
TPS1916EVM
Switching Node
Test condition: 12 VIN, 1.5VDDQ/20 A
IVTT = 0 A, IVTTREF = 0 A
CH1:SW
Figure 16. DDR3 VDDQ Switching Node
14
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
SLUU526 – August 2011
Submit Documentation Feedback
Performance Data and Typical Characteristic Curves
www.ti.com
7.12 DDR3 VDDQ Output Transient
TPS1916EVM
VDDQ Output Transient
From DCM to CCM
TPS1916EVM
VDDQ Output Transient
From CCM to DCM
Test condition: 12 VIN, 1.5VDDQ/0 A-10 A
IVTT = 0 A, IVTTREF = 0 A
Test condition: 12 VIN, 1.5VDDQ/10 A-0 A
IVTT = 0 A, IVTTREF = 0 A
Ch1: 1.5 VDDQ Output
CH1:1.5 VDDQ Output
CH4: 1.5 VDDQ Output Current
CH4: 1.5 VDDQ Output Current
Figure 17. VDDQ Output Transient From DCM to CCM
Figure 18. VDDQ Output Transient From CCM to DCM
7.13 DDR3 VTT Transient With 1.5-A Sinking and Sourcing Current
TPS1916EVM
VTT Sink and Source Transient
Test condition: 12 VIN, 1.5VDDQ/0 A
IVTT: Sink 1.5 A and Source 1.5 A
IVTTREF = 0 A
Ch1: Sink and Source Transient Signal
CH2: VTT
CH3: VTTREF
Figure 19. DDR3 VTT Transient With 1.5-A Sinking and Sourcing Current
SLUU526 – August 2011
Submit Documentation Feedback
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
15
Performance Data and Typical Characteristic Curves
www.ti.com
7.14 Thermal Image
Figure 20. Top Board at 12 Vin, 1.5 VDDQ/20 A, No Load at VTT, 25°C Ambient Without Airflow
7.15 DDR3 VDDQ Bode Plot
Figure 21. DDR3 VDDQ Bode Plot at 12 Vin, 1.5 VDDQ/10 A
16
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
SLUU526 – August 2011
Submit Documentation Feedback
EVM Assembly Drawing and PCB Layout
www.ti.com
7.16 DDR3 VTT Bode Plot
Figure 22. DDR3 VTT Bode Plot at 12 Vin, 1.5 VDDQ/0 A and VTT 1-A Sourcing
8
EVM Assembly Drawing and PCB Layout
The following figures (Figure 23 through Figure 28) show the design of the TPS51916EVM-746
printed-circuit board (PCB). The EVM has been designed using a 4-layer, 2-oz copper circuit board.
TEXAS
INSTRUMENTS
Figure 23. TPS51916EVM-746 Top Layer Assembly Drawing
SLUU526 – August 2011
Submit Documentation Feedback
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
17
EVM Assembly Drawing and PCB Layout
www.ti.com
Figure 24. TPS51916EVM-746 Bottom Assembly Drawing
Figure 25. TPS51916EVM-746 Top Copper
18
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
SLUU526 – August 2011
Submit Documentation Feedback
www.ti.com
EVM Assembly Drawing and PCB Layout
Figure 26. TPS51916EVM-746 Layer-2 Copper
Figure 27. TPS51916EVM-746 Layer-3 Copper
SLUU526 – August 2011
Submit Documentation Feedback
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
19
EVM Assembly Drawing and PCB Layout
www.ti.com
Figure 28. TPS51916EVM-746 Bottom Copper
20
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
SLUU526 – August 2011
Submit Documentation Feedback
Bill of Materials
www.ti.com
9
Bill of Materials
Table 4. TPS51916EVM-746 Bill of Materials
QTY
REFDES
DESCRIPTION
MFR
PART NUMBER
2
C1, C2
Capacitor, Ceramic, 22 µF, 25V, X5R, 20%, 1210
MURATA
GRM32ER61C226KE20L
4
C11, C12, C13, C14
Capacitor, Ceramic, 100 µF, 6.3V, X5R, 20%, 1210
MURATA
GRM32ER60J107ME20L
1
C15
Capacitor, Ceramic, 1 µF, 25V, X7R, 20%, 0603
STD
STD
1
C16
Capacitor, Ceramic, 1000 pF, 50V, X7R, 20%, 0603
STD
STD
1
C17
Capacitor, Ceramic, 0.22 µF, 25V, X7R, 20%, 0603
STD
STD
1
C19
Capacitor, Ceramic, 0.01 µF, 25V, X7R, 20%, 0603
STD
STD
2
C5, C8
Capacitor, Ceramic, 10 µF, 10V, X5R, 20%, 0805
STD
STD
2
C6, C18
Capacitor, Ceramic, 0.1 µF, 50V, X7R, 20%, 0603
STD
STD
1
Q1
MOSFET, N-ch, 30V, 21A, 4.5 mΩ
TI
CSD17310Q5A
1
Q2
MOSFET, N-ch, 30V, 32A, 2.0 mΩ
TI
CSD17303Q5
1
L1
Inductor, SMT, 0.56uH, 21A, 1.56 mΩ, 0.510”x0.520”
Panasonic
ETQP4LR56WFC
1
R1
Resistor, Chip, 0, 1W, 1%, 2512
STD
STD
1
R10
Resistor, Chip, 3.01, 1/16W, 1%, 0805
STD
STD
1
R14
Resistor, Chip, 10.0k, 1/16W, 1%, 0603
STD
STD
1
R15
Resistor, Chip, 47.5k, 1/16W, 1%, 0603
STD
STD
1
R16
Resistor, Chip, 2.00k, 1/16W, 1%, 0603
STD
STD
1
R2
Resistor, Chip, 100k, 1/16W, 1%, 0603
STD
STD
1
R5
Resistor, Chip, 1.00k, 1/16W, 1%, 0603
STD
STD
1
R6
Resistor, Chip, 44.2k, 1/16W, 1%, 0603
STD
STD
1
R8
Resistor, Chip, 4.87, 1/16W, 1%, 0603
STD
STD
1
R9
Resistor, Chip, 1, 1/16W, 1%, 0603
STD
STD
6
R3, R4, R7, R11,
R12, R13
Resistor, Chip, 0, 1/16W, 1%, 0603
STD
STD
1
U1
IC, Complete DDR2, DDR3 and DDR3L Memory Power Solution, RUK-20
TI
TPS51916RUK
SLUU526 – August 2011
Submit Documentation Feedback
Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4
Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered
Copyright © 2011, Texas Instruments Incorporated
Reference
21
Evaluation Board/Kit Important Notice
Texas Instruments (TI) provides the enclosed product(s) under the following conditions:
This evaluation board/kit is intended for use for ENGINEERING DEVELOPMENT, DEMONSTRATION, OR EVALUATION
PURPOSES ONLY and is not considered by TI to be a finished end-product fit for general consumer use. Persons handling the
product(s) must have electronics training and observe good engineering practice standards. As such, the goods being provided are
not intended to be complete in terms of required design-, marketing-, and/or manufacturing-related protective considerations,
including product safety and environmental measures typically found in end products that incorporate such semiconductor
components or circuit boards. This evaluation board/kit does not fall within the scope of the European Union directives regarding
electromagnetic compatibility, restricted substances (RoHS), recycling (WEEE), FCC, CE or UL, and therefore may not meet the
technical requirements of these directives or other related directives.
Should this evaluation board/kit not meet the specifications indicated in the User’s Guide, the board/kit may be returned within 30
days from the date of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY
SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING
ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE.
The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies TI from all
claims arising from the handling or use of the goods. Due to the open construction of the product, it is the user’s responsibility to
take any and all appropriate precautions with regard to electrostatic discharge.
EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER
FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.
TI currently deals with a variety of customers for products, and therefore our arrangement with the user is not exclusive.
TI assumes no liability for applications assistance, customer product design, software performance, or infringement of
patents or services described herein.
Please read the User’s Guide and, specifically, the Warnings and Restrictions notice in the User’s Guide prior to handling the
product. This notice contains important safety information about temperatures and voltages. For additional information on TI’s
environmental and/or safety programs, please contact the TI application engineer or visit www.ti.com/esh.
No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine, process, or
combination in which such TI products or services might be or are used.
FCC Warning
This evaluation board/kit is intended for use for ENGINEERING DEVELOPMENT, DEMONSTRATION, OR EVALUATION
PURPOSES ONLY and is not considered by TI to be a finished end-product fit for general consumer use. It generates, uses, and
can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to part 15
of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this
equipment in other environments may cause interference with radio communications, in which case the user at his own expense
will be required to take whatever measures may be required to correct this interference.
EVM Warnings and Restrictions
It is important to operate this EVM within the input voltage range of 8 V to 20 V and the output voltage range of 0 V to 1.8 V.
Exceeding the specified input range may cause unexpected operation and/or irreversible damage to the EVM. If there are
questions concerning the input range, please contact a TI field representative prior to connecting the input power.
Applying loads outside of the specified output range may result in unintended operation and/or possible permanent damage to the
EVM. Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load
specification, please contact a TI field representative.
During normal operation, some circuit components may have case temperatures greater than 80°C. The EVM is designed to
operate properly with certain components above 80°C as long as the input and output ranges are maintained. These components
include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors. These types of
devices can be identified using the EVM schematic located in the EVM User's Guide. When placing measurement probes near
these devices during operation, please be aware that these devices may be very warm to the touch.
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2011, Texas Instruments Incorporated
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements,
and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are
sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s standard
warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where
mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right,
or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a
warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual
property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied
by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive
business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional
restrictions.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all
express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not
responsible or liable for any such statements.
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably
be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing
such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and
acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products
and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be
provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in
such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at
the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are
designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated
products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
Products
Applications
Audio
www.ti.com/audio
Communications and Telecom www.ti.com/communications
Amplifiers
amplifier.ti.com
Computers and Peripherals
www.ti.com/computers
Data Converters
dataconverter.ti.com
Consumer Electronics
www.ti.com/consumer-apps
DLP® Products
www.dlp.com
Energy and Lighting
www.ti.com/energy
DSP
dsp.ti.com
Industrial
www.ti.com/industrial
Clocks and Timers
www.ti.com/clocks
Medical
www.ti.com/medical
Interface
interface.ti.com
Security
www.ti.com/security
Logic
logic.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Power Mgmt
power.ti.com
Transportation and
Automotive
www.ti.com/automotive
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
Wireless
www.ti.com/wireless-apps
RF/IF and ZigBee® Solutions
www.ti.com/lprf
TI E2E Community Home Page
e2e.ti.com
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2011, Texas Instruments Incorporated
Similar pages