Fairchild FIN1018M 3.3v lvds 1-bit high speed differential receiver Datasheet

Revised April 2002
FIN1018
3.3V LVDS 1-Bit High Speed Differential Receiver
General Description
Features
This single receiver is designed for high speed interconnects utilizing Low Voltage Differential Signaling (LVDS)
technology. The receiver translates LVDS levels, with a typical differential input threshold of 100 mV, to LVTTL signal
levels. LVDS provides low EMI at ultra low power dissipation even at high frequencies. This device is ideal for high
speed transfer of clock or data.
■ Greater than 400Mbs data rate
The FIN1018 can be paired with its companion driver, the
FIN1017, or with any other LVDS driver.
■ Fail safe protection for open-circuit, shorted and terminated conditions
■ 3.3V power supply operation
■ 0.4ns maximum pulse skew
■ 2.5ns maximum propagation delay
■ Low power dissipation
■ Power-Off protection
■ Meets or exceeds the TIA/EIA-644 LVDS standard
■ Flow-through pinout simplifies PCB layout
■ 8-Lead SOIC and US-8 packages save space
Ordering Code:
Order Number
Package Number
Package Description
FIN1018M
M08A
8-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
[TUBE]
FIN1018MX
M08A
8-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
[TAPE and REEL]
FIN1018K8X
MAB08A
8-Lead US8, JEDEC MO-187, Variation CA 3.1mm Wide
[TAPE and REEL]
Connection Diagrams
Pin Descriptions
Pin Name
Description
ROUT
LVTTL Data Output
RIN+
Non-inverting Driver Input
RIN−
Inverting Driver Input
VCC
Power Supply
GND
8-Lead SOIC
Ground
NC
No Connect
Pin Assignment for US-8 Package
Function Table
Input
Outputs
RIN+
RIN−
L
H
L
H
L
H
ROUT
Fail Safe Condition
H
H = HIGH Logic Level
L = LOW Logic Level
Fail Safe = Open, Shorted, Terminated
© 2002 Fairchild Semiconductor Corporation
TOP VIEW
DS500502
www.fairchildsemi.com
FIN1018 3.3V LVDS 1-Bit High Speed Differential Receiver
March 2001
FIN1018
Absolute Maximum Ratings(Note 1)
Supply Voltage (VCC)
−0.5V to +4.6V
DC Input Voltage (RIN+, RIN−)
−0.5V to +4.7V
DC Output Voltage (DOUT)
Recommended Operating
Conditions
Supply Voltage (VCC)
−0.5V to +6V
DC Output Current (IO)
16 mA
Storage Temperature Range (TSTG)
(|VID|)
150°C
260°C
ESD (Human Body Model)
≥ 6500V
ESD (Bus Pins RIN−/RIN+ to GND)
≥ 9500V
0.05V to 2.35V
−40°C to +85°C
Operating Temperature (TA)
Note 1: The “Absolute Maximum Ratings”: are those values beyond which
damage to the device may occur. The databook specifications should be
met, without exception, to ensure that the system design is reliable over its
power supply, temperature and output/input loading variables. Fairchild
does not recommend operation of circuits outside databook specification.
≥ 300V
ESD (Machine Model)
100mV to VCC
Common-mode Input Voltage (VIC)
Lead Temperature (TL)
(Soldering, 10 seconds)
0 to VCC
Magnitude of Differential Voltage
−65°C to +150°C
Max Junction Temperature (TJ)
3.0V to 3.6V
Input Voltage (VIN)
DC Electrical Characteristics
Over supply voltage and operating temperature ranges, unless otherwise specified
Symbol
Parameter
Min
Test Conditions
VTH
Differential Input Threshold HIGH
See Figure 1 and Table 1
VTL
Differential Input Threshold LOW
See Figure 1 and Table 1
Typ
Max
(Note 2)
100
−100
Units
mV
mV
IIN
Input Current
VIN = 0V or VCC
±20
µA
II(OFF)
Power-OFF Input Current
VCC = 0V, VIN = 0V or 3.6V
±20
µA
VOH
Output HIGH Voltage
IOH = −100 µA
VCC −0.2
IOH = −8 mA
V
2.4
VOL
Output LOW Voltage
IOH = 100 µA
VIK
Input Clamp Voltage
IIK = −18 mA
ICC
Power Supply Current
Inputs Open, (RIN+ = 1V and RIN− = 1.4V),
V
0.2
IOL = 8 mA
0.5
−1.5
V
V
V
7
or (RIN+ = 1.4V and RIN− = 1V)
mA
CIN
Input Capacitance
4
pF
COUT
Output Capacitance
6
pF
Note 2: All typical values are at TA = 25°C and with VCC = 3.3V.
AC Electrical Characteristics
Over supply voltage and operating temperature ranges, unless otherwise specified
Symbol
Parameter
Test Conditions
Min
Typ
Max
(Note 3)
Units
tPLH
Propagation Delay LOW-to-HIGH
0.9
2.5
ns
tPHL
Propagation Delay HIGH-to-LOW
0.9
2.5
ns
tTLH
Output Rise Time (20% to 80%)
|VID| = 400 mV, CL = 10 pF
0.5
ns
tTHL
Output Fall Time (80% to 20%)
See Figure 1 and Figure 2
0.5
ns
tSK(P)
Pulse Skew |tPLH - tPHL|
0.4
ns
tSK(PP)
Part-to-Part Skew (Note 4)
1.0
ns
Note 3: All typical values are at TA = 25°C and with VCC = 3.3V.
Note 4: tSK(PP) is the magnitude of the difference in propagation delay times between any specified terminals of two devices switching in the same direction
(either LOW-to-HIGH or HIGH-to-LOW) when both devices operate with the same supply voltage, same temperature, and have identical test circuits.
www.fairchildsemi.com
2
FIN1018
Note A: All input pulses have frequency = 10MHz, tR or tF = 1ns
Note B: CL includes all probe and fixture capacitances
FIGURE 1. Differential Receiver Voltage Definitions and Propagation Delay and Transition Time Test Circuit
TABLE 1. Receiver Minimum and Maximum Input Threshold Test Voltages
Applied Voltages (V)
Resulting Differential
Input Voltage (mV)
Resulting Common Mode
Input Voltage (V)
VIA
VIB
VID
VIC
1.25
1.15
100
1.2
1.15
1.25
−100
1.2
2.4
2.3
100
2.35
2.3
2.4
−100
2.35
0.1
0
100
0.05
0
0.1
−100
0.05
1.2
1.5
0.9
600
0.9
1.5
−600
1.2
2.4
1.8
600
2.1
1.8
2.4
−600
2.1
0.6
0
600
0.3
0
0.6
−600
0.3
FIGURE 2. LVDS Input to LVTTL Output AC Waveforms
3
www.fairchildsemi.com
FIN1018
DC / AC Typical Performance Curves
FIGURE 3. Output High Voltage vs.
Power Supply Voltage
FIGURE 4. Output Low Voltage vs.
Power Supply Voltage
FIGURE 5. Output Short Circuit Current vs.
Power Supply Voltage
FIGURE 6. Power Supply Current vs.
Frequency
FIGURE 7. Power Supply Current vs.
Ambient Temperature
FIGURE 8. Differential Propagation Delay
Power Supply Voltage
www.fairchildsemi.com
4
FIGURE 9. Differential Propagation Delay vs.
Ambient Temperature
FIN1018
DC / AC Typical Performance Curves
(Continued)
FIGURE 10. Differential Skew vs.
Power Supply Voltage
FIGURE 11. Differential Skew vs.
Ambient Temperature
FIGURE 12. Differential Propagation Delay vs.
Differential Input Voltage
FIGURE 13. Differential Propagation Delay vs.
Common-Mode Voltage
FIGURE 14. Transition Time vs.
Power Supply Voltage
5
www.fairchildsemi.com
FIN1018
DC / AC Typical Performance Curves
FIGURE 15. Transition Time vs.
Ambient Temperature
FIGURE 16. Differential Propagation Delay vs.
Load
FIGURE 18. Transition Time vs.
Load
FIGURE 17. Differential Propagation Delay vs.
Load
FIGURE 20. Power Supply Current vs.
Power Supply Voltage
FIGURE 19. Transition Time vs.
Load
www.fairchildsemi.com
(Continued)
6
FIN1018
Physical Dimensions inches (millimeters) unless otherwise noted
8-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
Package Number M08A
7
www.fairchildsemi.com
FIN1018 3.3V LVDS 1-Bit High Speed Differential Receiver
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
8-Lead US8, JEDEC MO-187, Variation CA 3.1mm Wide
Package Number MAB08A
Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and
Fairchild reserves the right at any time without notice to change said circuitry and specifications.
LIFE SUPPORT POLICY
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD
SEMICONDUCTOR CORPORATION. As used herein:
2. A critical component in any component of a life support
device or system whose failure to perform can be reasonably expected to cause the failure of the life support
device or system, or to affect its safety or effectiveness.
1. Life support devices or systems are devices or systems
which, (a) are intended for surgical implant into the
body, or (b) support or sustain life, and (c) whose failure
to perform when properly used in accordance with
instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the
user.
www.fairchildsemi.com
www.fairchildsemi.com
8
Similar pages