Intersil FSYC163D1 Radiation hardened, segr resistant n-channel power mosfet Datasheet

FSYC163D, FSYC163R
Data Sheet
Radiation Hardened, SEGR Resistant
N-Channel Power MOSFETs
The Discrete Products Operation of Intersil has developed a
series of Radiation Hardened MOSFETs specifically
designed for commercial and military space applications.
Enhanced Power MOSFET immunity to Single Event Effects
(SEE), Single Event Gate Rupture (SEGR) in particular, is
combined with 100K RADS of total dose hardness to provide
devices which are ideally suited to harsh space
environments. The dose rate and neutron tolerance
necessary for military applications have not been sacrificed.
The Intersil portfolio of SEGR resistant radiation hardened
MOSFETs includes N-Channel and P-Channel devices in a
variety of voltage, current and on-resistance ratings.
Numerous packaging options are also available.
This MOSFET is an enhancement-mode silicon-gate power
field-effect transistor of the vertical DMOS (VDMOS)
structure. It is specially designed and processed to be
radiation tolerant. The MOSFET is well suited for
applications exposed to radiation environments such as
switching regulation, switching converters, motor drives,
relay drivers and drivers for high-power bipolar switching
transistors requiring high speed and low gate drive power.
This type can be operated directly from integrated circuits.
Reliability screening is available as either commercial, TXV
equivalent of MIL-S-19500, or Space equivalent of
MIL-S-19500. Contact Intersil for any desired deviations
from the data sheet.
SCREENING LEVEL
File Number
4740
Features
• 62A, 130V, rDS(ON) = 0.030Ω
• Total Dose
- Meets Pre-RAD Specifications to 100K RAD (Si)
• Single Event
- Safe Operating Area Curve for Single Event Effects
- SEE Immunity for LET of 36MeV/mg/cm2 with
VDS up to 80% of Rated Breakdown and
VGS of 10V Off-Bias
• Dose Rate
- Typically Survives 3E9 RAD (Si)/s at 80% BVDSS
- Typically Survives 2E12 if Current Limited to IDM
• Photo Current
- 12.5nA Per-RAD(Si)/s Typically
• Neutron
- Maintain Pre-RAD Specifications
for 1E13 Neutrons/cm2
- Usable to 1E14 Neutrons/cm2
Symbol
D
G
S
Packaging
SMD2
Ordering Information
RAD LEVEL
May 1999
PART NUMBER/BRAND
10K
Commercial
FSYC163D1
10K
TXV
FSYC163D3
100K
Commercial
FSYC163R1
100K
TXV
FSYC163R3
100K
Space
FSYC163R4
Formerly available as type TA45203.
4-1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
http://www.intersil.com or 407-727-9207 | Copyright © Intersil Corporation 1999
FSYC163D, FSYC163R
Absolute Maximum Ratings
Drain to Source Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VDS
Drain to Gate Voltage (RGS = 20kΩ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .VDGR
Continuous Drain Current
TC = 25oC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .ID
TC = 100oC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .ID
Pulsed Drain Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . IDM
Gate to Source Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VGS
Maximum Power Dissipation
TC = 25oC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . PT
TC = 100oC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . PT
Derated Above 25oC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Single Pulsed Avalanche Current, L = 100µH, (See Test Figure) . . . . . . . . . . . . . . . . . . . . . .IAS
Continuous Source Current (Body Diode) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . IS
Pulsed Source Current (Body Diode). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ISM
Operating and Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . TJ, TSTG
Lead Temperature (During Soldering) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . TL
(Distance >0.063in (1.6mm) from Case, 10s Max)
FSYC163D, FSYC163R
130
130
UNITS
V
V
62
39
186
±20
A
A
A
V
208
83
1.67
186
62
186
-55 to 150
300
W
W
W/ oC
A
A
A
oC
oC
CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the
device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
Electrical Specifications
TC = 25oC, Unless Otherwise Specified
PARAMETER
SYMBOL
TEST CONDITIONS
Drain to Source Breakdown Voltage
BVDSS
ID = 1mA, VGS = 0V
Gate Threshold Voltage
VGS(TH)
VGS = VDS,
ID = 1mA
Zero Gate Voltage Drain Current
Gate to Source Leakage Current
Drain to Source On-State Voltage
Drain to Source On Resistance
Turn-On Delay Time
IDSS
IGSS
VDS(ON)
rDS(ON)12
td(ON)
Rise Time
tr
Turn-Off Delay Time
td(OFF)
Fall Time
VDS = 104V,
VGS = 0V
VGS = ±20V
VGS = 0V to 20V
Gate Charge at 12V
Qg(12)
VGS = 0V to 12V
Threshold Gate Charge
Qg(TH)
VGS = 0V to 2V
UNITS
-
-
V
-
-
5.0
V
TC = 25oC
1.5
-
4.0
V
TC = 125oC
0.5
-
-
V
TC = 25oC
TC = 125oC
TC = 25oC
TC = 125oC
-
-
25
µA
-
-
250
µA
-
-
100
nA
-
-
200
nA
-
-
1.95
V
TC = 25oC
-
0.022
0.030
Ω
TC = 125oC
-
-
0.049
Ω
-
-
50
ns
-
-
210
ns
-
-
100
ns
-
-
45
ns
-
-
300
nC
-
170
200
nC
-
-
8.2
nC
VDD = 65V, ID = 62A,
RL = 1.0Ω, VGS = 12V,
RGS = 2.35Ω
Qg(TOT)
MAX
130
tf
Total Gate Charge
TYP
TC = -55oC
VGS = 12V, ID = 62A
ID = 39A,
VGS = 12V
MIN
VDD = 65V,
ID = 62A
Gate Charge Source
Qgs
-
28
34
nC
Gate Charge Drain
Qgd
-
94
120
nC
Plateau Voltage
V(PLATEAU)
Input Capacitance
CISS
Output Capacitance
COSS
Reverse Transfer Capacitance
CRSS
Thermal Resistance Junction to Case
4-2
RθJC
ID = 62A, VDS = 15V
-
8
-
V
VDS = 25V, VGS = 0V,
f = 1MHz
-
4300
-
pF
-
1300
-
pF
-
500
-
pF
0.6
oC/W
-
-
FSYC163D, FSYC163R
Source to Drain Diode Specifications
PARAMETER
SYMBOL
Forward Voltage
VSD
Reverse Recovery Time
TEST CONDITIONS
MIN
TYP
MAX
UNITS
0.6
-
1.8
V
-
-
670
ns
ISD = 62A
trr
ISD = 62A, dISD/dt = 100A/µs
Electrical Specifications up to 100K RAD
TC = 25oC, Unless Otherwise Specified
MIN
MAX
UNITS
Drain to Source Breakdown Volts
PARAMETER
(Note 3)
SYMBOL
BVDSS
VGS = 0, ID = 1mA
TEST CONDITIONS
130
-
V
Gate to Source Threshold Volts
(Note 3)
VGS(TH)
VGS = VDS, ID = 1mA
1.5
4.0
V
Gate to Body Leakage
(Notes 2, 3)
IGSS
VGS = ±20V, VDS = 0V
-
100
nA
Zero Gate Leakage
(Note 3)
IDSS
VGS = 0, VDS = 104V
-
25
µA
Drain to Source On-State Volts
(Notes 1, 3)
VDS(ON)
VGS = 12V, ID = 62A
-
1.95
V
Drain to Source On Resistance
(Notes 1, 3)
rDS(ON)12
VGS = 12V, ID = 39A
-
0.030
Ω
NOTES:
1. Pulse test, 300µs max.
2. Absolute value.
3. Insitu Gamma bias must be sampled for both VGS = 12V, VDS = 0V and VGS = 0V, VDS = 80% BVDSS .
Single Event Effects (SEB, SEGR) Note 4
ENVIRONMENT (NOTE 5)
TEST
SYMBOL
Single Event Effects Safe Operating Area
SEESOA
ION
SPECIES
TYPICAL LET
(MeV/mg/cm)
TYPICAL
RANGE (µ)
APPLIED
VGS BIAS
(V)
(NOTE 6)
MAXIMUM
VDS BIAS (V)
Ni
26
43
-20
130
Br
37
36
-5
130
Br
37
36
-10
104
Br
37
36
-15
78
Br
37
36
-20
52
NOTES:
4. Testing conducted at Brookhaven National Labs; sponsored by Naval Surface Warfare Center (NSWC), Crane, IN.
5. Fluence = 1E5 ions/cm2 (typical), T = 25oC.
6. Does not exhibit Single Event Burnout (SEB) or Single Event Gate Rupture (SEGR).
Typical Performance Curves
Unless Otherwise Specified
LET = 26MeV/mg/cm2, RANGE = 43µ
LET = 37MeV/mg/cm2, RANGE = 36µ
1E-3
140
LIMITING INDUCTANCE (HENRY)
FLUENCE = 1E5 IONS/cm2 (TYPICAL)
120
VDS (V)
100
80
60
40
1E-4
ILM = 10A
30A
1E-5
100A
300A
1E-6
20
TEMP = 25oC
0
0
-5
1E-7
-10
-15
VGS (V)
-20
-25
FIGURE 1. SINGLE EVENT EFFECTS SAFE OPERATING AREA
4-3
10
30
100
300
DRAIN SUPPLY (V)
FIGURE 2. DRAIN INDUCTANCE REQUIRED TO LIMIT
GAMMA DOT CURRENT TO IAS
1000
FSYC163D, FSYC163R
Typical Performance Curves
Unless Otherwise Specified
(Continued)
500
80
TC = 25oC
100
ID , DRAIN CURRENT (A)
ID , DRAIN (A)
60
40
20
100µs
10
OPERATION IN THIS
AREA MAY BE
LIMITED BY rDS(ON)
1ms
10ms
0
-50
0
50
1
150
100
10
1
TC , CASE TEMPERATURE (oC)
100
300
VDS , DRAIN-TO-SOURCE VOLTAGE (V)
FIGURE 3. MAXIMUM CONTINUOUS DRAIN CURRENT vs
TEMPERATURE
FIGURE 4. FORWARD BIAS SAFE OPERATING AREA
2.5
PULSE DURATION = 250ms, VGS = 12V, ID = 39A
NORMALIZED rDS(ON)
2.0
QG
12V
QGD
QGS
VG
1.5
1.0
0.5
0.0
-80
CHARGE
-40
0
40
80
120
160
TJ , JUNCTION TEMPERATURE (oC)
FIGURE 5. BASIC GATE CHARGE WAVEFORM
FIGURE 6. NORMALIZED rDS(ON) vs JUNCTION TEMPERATURE
NORMALIZED
THERMAL RESPONSE (ZθJC)
10
1
0.5
0.2
0.1
0.05
0.02
0.01
0.1
PDM
SINGLE PULSE
0.01
NOTES:
DUTY FACTOR: D = t1/t2
PEAK TJ = PDM x ZθJC + TC
0.001
10-5
10-4
10-3
10-2
t1
t2
10-1
100
t, RECTANGULAR PULSE DURATION (s)
FIGURE 7. NORMALIZED MAXIMUM TRANSIENT THERMAL RESPONSE
4-4
101
FSYC163D, FSYC163R
Typical Performance Curves
Unless Otherwise Specified
(Continued)
IAS , AVALANCHE CURRENT (A)
1000
STARTING TJ = 25oC
100
STARTING TJ = 150oC
10
IF R = 0
tAV = (L) (IAS) / (1.3 RATED BVDSS - VDD)
IF R ≠ 0
tAV = (L/R) ln [(IAS*R) / (1.3 RATED BVDSS - VDD) + 1]
1
0.01
0.1
1
10
tAV, TIME IN AVALANCHE (ms)
FIGURE 8. UNCLAMPED INDUCTIVE SWITCHING
Test Circuits and Waveforms
ELECTRONIC SWITCH OPENS
WHEN IAS IS REACHED
VDS
L
BVDSS
+
CURRENT I
TRANSFORMER AS
tP
-
VARY tP TO OBTAIN
REQUIRED PEAK IAS
VDD
50V-150V
DUT
tP
VDD
+
50Ω
VGS ≤ 20V
0V
VDS
IAS
50Ω
tAV
FIGURE 9. UNCLAMPED ENERGY TEST CIRCUIT
FIGURE 10. UNCLAMPED ENERGY WAVEFORMS
tON
VDD
tOFF
td(ON)
td(OFF)
tr
RL
VDS
tf
90%
90%
VDS
VGS = 12V
10%
DUT
10%
0V
90%
RGS
50%
VGS
50%
PULSE WIDTH
10%
FIGURE 11. RESISTIVE SWITCHING TEST CIRCUIT
4-5
FIGURE 12. RESISTIVE SWITCHING WAVEFORMS
FSYC163D, FSYC163R
Screening Information
Screening is performed in accordance with the latest revision in effect of MIL-S-19500, (Screening Information Table).
Delta Tests and Limits (JANTXV Equivalent, JANS Equivalent) TC = 25oC, Unless Otherwise Specified
PARAMETER
SYMBOL
TEST CONDITIONS
MAX
UNITS
Gate to Source Leakage Current
IGSS
VGS = ±20V
±20 (Note 7)
nA
Zero Gate Voltage Drain Current
IDSS
VDS = 80% Rated Value
±25 (Note 7)
µA
Drain to Source On Resistance
rDS(ON)
TC = 25oC at Rated ID
±20% (Note 8)
Ω
Gate Threshold Voltage
VGS(TH)
ID = 1.0mA
±20% (Note 8)
V
NOTES:
7. Or 100% of Initial Reading (whichever is greater).
8. Of Initial Reading.
Screening Information
TEST
JANTXV EQUIVALENT
JANS EQUIVALENT
Gate Stress
VGS = 30V, t = 250µs
VGS = 30V, t = 250µs
Pind
Optional
Required
Pre Burn-In Tests (Note 9)
MIL-S-19500 Group A,
Subgroup 2 (All Static Tests at 25oC)
MIL-S-19500 Group A,
Subgroup 2 (All Static Tests at 25oC)
Steady State Gate
Bias (Gate Stress)
MIL-STD-750, Method 1042, Condition B
VGS = 80% of Rated Value,
TA = 150oC, Time = 48 hours
MIL-STD-750, Method 1042, Condition B
VGS = 80% of Rated Value,
TA = 150oC, Time = 48 hours
Interim Electrical Tests (Note 9)
All Delta Parameters Listed in the Delta Tests
and Limits Table
All Delta Parameters Listed in the Delta Tests
and Limits Table
Steady State Reverse
Bias (Drain Stress)
MIL-STD-750, Method 1042, Condition A
VDS = 80% of Rated Value,
TA = 150oC, Time = 160 hours
MIL-STD-750, Method 1042, Condition A
VDS = 80% of Rated Value,
TA = 150oC, Time = 240 hours
PDA
10%
5%
Final Electrical Tests (Note 9)
MIL-S-19500, Group A, Subgroup 2
MIL-S-19500, Group A,
Subgroups 2 and 3
NOTE:
9. Test limits are identical pre and post burn-in.
Additional Screening Tests
PARAMETER
SYMBOL
MAX
UNITS
VDS = 104V, t = 10ms
4.0
A
IAS
VGS(PEAK) = 15V, L = 0.1mH
186
A
Thermal Response
∆VSD
tH = 10ms; VH = 25V; IH = 4A
55
mV
Thermal Impedance
∆VSD
tH = 500ms; VH = 25V; IH = 4A
Heat Sink Required
115
mV
Safe Operating Area
SOA
Unclamped Inductive Switching
4-6
TEST CONDITIONS
FSYC163D, FSYC163R
Rad Hard Data Packages - Intersil Power Transistors
TXV Equivalent
Class S - Equivalents
1. RAD HARD TXV EQUIVALENT - STANDARD DATA
PACKAGE
1. RAD HARD “S” EQUIVALENT - STANDARD DATA
PACKAGE
A. Certificate of Compliance
A. Certificate of Compliance
B. Assembly Flow Chart
B. Serialization Records
C. Preconditioning - Attributes Data Sheet
C. Assembly Flow Chart
D. Group A
- Attributes Data Sheet
D. SEM Photos and Report
E. Group B
- Attributes Data Sheet
F. Group C
- Attributes Data Sheet
G. Group D
- Attributes Data Sheet
E. Preconditioning - Attributes Data Sheet
- Hi-Rel Lot Traveler
- HTRB - Hi Temp Gate Stress Post
Reverse Bias Data and Delta Data
- HTRB - Hi Temp Drain Stress Post
Reverse Bias Delta Data
2. RAD HARD TXV EQUIVALENT - OPTIONAL DATA
PACKAGE
F. Group A
- Attributes Data Sheet
A. Certificate of Compliance
G. Group B
- Attributes Data Sheet
B. Assembly Flow Chart
H. Group C
- Attributes Data Sheet
I. Group D
- Attributes Data Sheet
C. Preconditioning - Attributes Data Sheet
- Precondition Lot Traveler
- Pre and Post Burn-In Read and Record
Data
D. Group A
- Attributes Data Sheet
- Group A Lot Traveler
E. Group B
- Attributes Data Sheet
- Group B Lot Traveler
- Pre and Post Read and Record Data for
Intermittent Operating Life (Subgroup B3)
- Bond Strength Data (Subgroup B3)
- Pre and Post High Temperature Operating
Life Read and Record Data (Subgroup B6)
F. Group C
- Attributes Data Sheet
- Group C Lot Traveler
- Pre and Post Read and Record Data for
Intermittent Operating Life (Subgroup C6)
- Bond Strength Data (Subgroup C6)
G. Group D
- Attributes Data Sheet
- Group D Lot Traveler
- Pre and Post RAD Read and Record Data
2. RAD HARD MAX. “S” EQUIVALENT - OPTIONAL
DATA PACKAGE
A. Certificate of Compliance
B. Serialization Records
C. Assembly Flow Chart
D. SEM Photos and Report
E. Preconditioning - Attributes Data Sheet
- Hi-Rel Lot Traveler
- HTRB - Hi Temp Gate Stress Post
Reverse Bias Data and Delta Data
- HTRB - Hi Temp Drain Stress Post
Reverse Bias Delta Data
- X-Ray and X-Ray Report
F. Group A
- Attributes Data Sheet
- Hi-Rel Lot Traveler
- Subgroups A2, A3, A4, A5 and A7 Data
G. Group B
- Attributes Data Sheet
- Hi-Rel Lot Traveler
- Subgroups B1, B3, B4, B5 and B6 Data
H. Group C
- Attributes Data Sheet
- Hi-Rel Lot Traveler
- Subgroups C1, C2, C3 and C6 Data
I. Group D
4-7
- Attributes Data Sheet
- Hi-Rel Lot Traveler
- Pre and Post Radiation Data
FSYC163D, FSYC163R
SMD2
3 PAD CERAMIC LEADLESS CHIP CARRIER
INCHES
E
D
MILLIMETERS
SYMBOL
MIN
MAX
MIN
MAX
NOTES
A
0.129
0.139
3.27
3.53
-
b
0.135
0.145
3.43
3.68
-
D
0.520
0.530
13.20
13.46
-
D1
0.435
0.445
11.05
11.30
-
D2
0.115
0.125
2.92
3.17
-
E
0.685
0.695
17.40
17.65
-
E1
0.470
0.480
11.94
12.19
-
E2
0.152
0.162
3.86
4.11
-
NOTES:
A
1. No current JEDEC outline for this package.
2. Controlling dimension: INCH.
3. Revision 2 dated 6-98.
E2
E1
2
D1
D2
3
1
b
1 - GATE
2 - SOURCE
3 - DRAIN
All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.
Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see web site http://www.intersil.com
Sales Office Headquarters
NORTH AMERICA
Intersil Corporation
P. O. Box 883, Mail Stop 53-204
Melbourne, FL 32902
TEL: (407) 724-7000
FAX: (407) 724-7240
4-8
EUROPE
Intersil SA
Mercure Center
100, Rue de la Fusee
1130 Brussels, Belgium
TEL: (32) 2.724.2111
FAX: (32) 2.724.22.05
ASIA
Intersil (Taiwan) Ltd.
7F-6, No. 101 Fu Hsing North Road
Taipei, Taiwan
Republic of China
TEL: (886) 2 2716 9310
FAX: (886) 2 2715 3029
Similar pages