RENESAS HD74HC353RPEL

HD74HC353
Dual 4-to-1-line Data Selectors/Multiplexers
REJ03D0612–0200
(Previous ADE-205-491)
Rev.2.00
Jan 31, 2006
Description
Each of these data selectors/multiplexers contains inverters and drivers to supply full binary decoding data selection to
the AND-OR-invert gates. Separate strobe inputs (G) are provided for each of the two four-line sections.
The three-state outputs can interface with and drive data lines of bus-organized systems. With all but one of the
common output disabled (at a high-impedance state) the low-impedance of the single enable output will drive the bus
line to a high or low logic level. Each output has its own strobe (G). The output is disabled when its strobe is high.
Features
•
•
•
•
•
•
High Speed Operation: tpd (Data to Y) = 13 ns typ (CL = 50 pF)
High Output Current: Fanout of 10 LSTTL Loads
Wide Operating Voltage: VCC = 2 to 6 V
Low Input Current: 1 µA max
Low Quiescent Supply Current: ICC (static) = 4 µA max (Ta = 25°C)
Ordering Information
Part Name
HD74HC353P
Package Type
DILP-16 pin
Package Code
(Previous Code)
PRDP0016AE-B
(DP16FV)
Package
Abbreviation
P
—
PRSP0016DG-A
RP
(FP-16DNV)
Note: Please consult the sales office for the above package availability.
HD74HC353RPEL
Taping Abbreviation
(Quantity)
SOP-16 pin (JEDEC)
EL (2,500 pcs/reel)
Function Table
Select Input
B
A
C0
Data Inputs
C1
C2
X
X
X
X
L
L
L
X
L
L
H
X
L
H
X
L
L
H
X
H
H
L
X
X
H
L
X
X
H
H
X
X
H
H
X
X
Select inputs A and B are common to both sections
Rev.2.00 Jan 31, 2006 page 1 of 6
X
X
X
X
X
L
H
X
X
C3
Output Control
G
Output
Y
X
X
X
X
X
X
X
L
H
H
L
L
L
L
L
L
L
L
Z
H
L
H
L
H
L
H
L
HD74HC353
Pin Arrangement
Output 1G
control
1
16
VCC
Select B
2
15
Output 2G
control
1C3
3
14
Select A
1C2
4
13
2C3
1C1
5
12
2C2
1C0
6
11
2C1
Output 1Y
7
10
2C0
GND
8
9
Output 2Y
(Top view)
Logic Diagram
1G
1C0
1Y
1C1
1C2
1C3
B
A
2C0
2C1
2C2
2Y
2C3
2G
Rev.2.00 Jan 31, 2006 page 2 of 6
HD74HC353
Absolute Maximum Ratings
Item
Supply voltage range
Input / Output voltage
Input / Output diode current
Output current
VCC, GND current
Power dissipation
Storage temperature
Symbol
VCC
VIN, VOUT
IIK, IOK
IO
ICC or IGND
PT
Tstg
Ratings
–0.5 to 7.0
–0.5 to VCC +0.5
±20
±25
±50
500
–65 to +150
Unit
V
V
mA
mA
mA
mW
°C
Note: The absolute maximum ratings are values, which must not individually be exceeded, and furthermore, no two of
which may be realized at the same time.
Recommended Operating Conditions
Item
Supply voltage
Input / Output voltage
Operating temperature
Input rise / fall time*1
Symbol
VCC
VIN, VOUT
Ta
tr, tf
Ratings
2 to 6
0 to VCC
–40 to 85
0 to 1000
0 to 500
0 to 400
Unit
V
V
°C
ns
Conditions
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
Notes: 1. This item guarantees maximum limit when one input switches.
Waveform: Refer to test circuit of switching characteristics.
Electrical Characteristics
Item
Input voltage
Symbol VCC (V)
VIH
VIL
Output voltage
VOH
VOL
Min
Ta = 25°C
Typ Max
Ta = –40 to+85°C
Unit
Min
Max
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
4.5
6.0
2.0
1.5
3.15
4.2
—
—
—
1.9
4.4
5.9
4.18
5.68
—
—
—
—
—
—
—
2.0
4.5
6.0
—
—
0.0
—
—
—
0.5
1.35
1.8
—
—
—
—
—
0.1
1.5
3.15
4.2
—
—
—
1.9
4.4
5.9
4.13
5.63
—
—
—
—
0.5
1.35
1.8
—
—
—
—
—
0.1
4.5
6.0
4.5
6.0
—
—
—
—
0.0
0.0
—
—
0.1
0.1
0.26
0.26
—
—
—
—
0.1
0.1
0.33
0.33
Input current
Iin
Off-state output
current
IOZ
6.0
6.0
—
—
—
—
±0.1
±0.5
—
—
±1.0
±5.0
Quiescent supply
current
ICC
6.0
—
—
4.0
—
40
Rev.2.00 Jan 31, 2006 page 3 of 6
Test Conditions
V
V
V
V
Vin = VIH or VIL IOH = –20 µA
Vin = VIH or VIL
IOH = –4 mA
IOH = –5.2 mA
IOL = 20 µA
IOH = 4 mA
IOH = 5.2 mA
µA Vin = VCC or GND
µA Vin = VIH or VIL,
Vout = VCC or GND
µA Vin = VCC or GND, Iout = 0 µA
HD74HC353
Switching Characteristics
(CL = 50 pF, Input tr = tf = 6 ns)
Item
Symbol VCC (V)
Propagation delay
time
tPLH
tPHL
Output enable time
tZL
tZH
Output disable
time
tLZ
tHZ
Output rise/fall
time
tTLH
tTHL
Input capacitance
Cin
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
—
Min
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
Ta = 25°C
Typ Max
—
125
13
25
—
21
—
160
14
32
—
27
—
100
8
20
—
17
—
150
11
30
—
26
—
75
5
15
—
13
5
10
Ta = –40 to +85°C
Unit
Test Conditions
Min
Max
—
155
ns Data to Y
—
31
—
26
—
200
ns A or B to Y
—
40
—
34
—
125
ns
—
25
—
21
—
190
ns
—
38
—
33
—
95
ns
—
19
—
16
—
10
pF
Test Circuit
VCC
VCC
Output
1 kΩ
Input
Pulse Generator
Zout = 50 Ω
See Function Table
1G
1Y
VCC
Output
A
1 kΩ
2Y
2C0 to 2C3
S1
Note : 1. CL includes probe and jig capacitance.
OPEN
GND
CL =
50 pF
VCC
2G
Rev.2.00 Jan 31, 2006 page 4 of 6
OPEN
GND
CL =
50 pF
1C0 to 1C3
B
S1
TEST
t PLH / t PHL
S1
OPEN
t ZH/ t HZ
t ZL / t LZ
GND
VCC
HD74HC353
Waveforms
• Waveform – 1
tr
tf
90 %
50 %
Input
VCC
90 %
50 %
10 %
10 %
t PLH
0V
t PHL
90 %
VOH
90 %
50 %
10 %
Same-phase output
t PHL
50 %
10 %
t TLH
t PLH
t THL
VOH
90 %
90 %
50 %
10 %
Inverse-phase output
VOL
50 %
10 %
VOL
t TLH
t THL
Notes: 1. Input waveform: PRR ≤ 1 MHz, Zo = 50 Ω, tr ≤ 6 ns, tf ≤ 6 ns
2. The output are measured one at a time with one transition per measurement.
• Waveform – 2
1G, 2G
tr
tf
90 %
50 %
VCC
90 %
50 %
10 %
10 %
t ZL
0V
t LZ
VOH
Waveform - A
50 %
t ZH
Waveform - B
50 %
10 %
VOL
t HZ
90 %
VOH
VOL
Notes : 1. Input waveform : PRR ≤ 1 MHz, duty cycle 50%, tr ≤ 6 ns, tf ≤ 6 ns
2. Waveform– A is for an output with internal conditions such that the
output is low except when disabled by the output control.
3. Waveform– B is for an output with internal conditions such that the
output is high except when disabled by the output control.
4. The output are measured one at a time with one transition per measurement.
Rev.2.00 Jan 31, 2006 page 5 of 6
HD74HC353
Package Dimensions
JEITA Package Code
P-DIP16-6.3x19.2-2.54
RENESAS Code
PRDP0016AE-B
MASS[Typ.]
1.05g
Previous Code
DP-16FV
D
9
E
16
1
8
b3
0.89
Z
A1
A
Reference
Symbol
L
e
Nom
c
e1
D
19.2
E
6.3
JEITA Package Code
P-SOP16-3.95x9.9-1.27
RENESAS Code
PRSP0016DG-A
*1
Previous Code
FP-16DNV
7.4
A1
0.51
b
p
0.40
b
3
0.48
0.56
1.30
c
0.19
θ
0°
e
2.29
0.25
0.31
2.54
2.79
15°
1.12
L
2.54
MASS[Typ.]
0.15g
D
NOTE)
1. DIMENSIONS"*1 (Nom)"AND"*2"
DO NOT INCLUDE MOLD FLASH.
2. DIMENSION"*3"DOES NOT
INCLUDE TRIM OFFSET.
F
16
20.32
5.06
Z
( Ni/Pd/Au plating )
Max
7.62
1
A
θ
bp
e
Dimension in Millimeters
Min
9
c
*2
Index mark
HE
E
bp
Reference
Symbol
Terminal cross section
( Ni/Pd/Au plating )
Dimension in Millimeters
Min
Nom
Max
D
9.90
10.30
E
3.95
A2
8
1
Z
e
*3
bp
x
A1
0.10
0.14
0.34
0.40
0.46
0.15
0.20
0.25
6.10
6.20
A
M
L1
0.25
1.75
bp
b1
c
A
c
A1
θ
L
y
Detail F
1
θ
0°
HE
5.80
e
1.27
x
0.25
y
0.15
0.635
Z
L
L
Rev.2.00 Jan 31, 2006 page 6 of 6
8°
0.40
1
0.60
1.08
1.27
Sales Strategic Planning Div.
Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan
Keep safety first in your circuit designs!
1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble
may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary
circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.
Notes regarding these materials
1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's
application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data,
diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of
publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is
therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product
information before purchasing a product listed herein.
The information described here may contain technical inaccuracies or typographical errors.
Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor
home page (http://www.renesas.com).
4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to
evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes
no responsibility for any damage, liability or other loss resulting from the information contained herein.
5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life
is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a
product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater
use.
6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and
cannot be imported into a country other than the approved destination.
Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.
http://www.renesas.com
RENESAS SALES OFFICES
Refer to "http://www.renesas.com/en/network" for the latest and detailed information.
Renesas Technology America, Inc.
450 Holger Way, San Jose, CA 95134-1368, U.S.A
Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501
Renesas Technology Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K.
Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900
Renesas Technology (Shanghai) Co., Ltd.
Unit 205, AZIA Center, No.133 Yincheng Rd (n), Pudong District, Shanghai 200120, China
Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898
Renesas Technology Hong Kong Ltd.
7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong
Tel: <852> 2265-6688, Fax: <852> 2730-6071
Renesas Technology Taiwan Co., Ltd.
10th Floor, No.99, Fushing North Road, Taipei, Taiwan
Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999
Renesas Technology Singapore Pte. Ltd.
1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632
Tel: <65> 6213-0200, Fax: <65> 6278-8001
Renesas Technology Korea Co., Ltd.
Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea
Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145
Renesas Technology Malaysia Sdn. Bhd
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia
Tel: <603> 7955-9390, Fax: <603> 7955-9510
© 2006. Renesas Technology Corp., All rights reserved. Printed in Japan.
Colophon .5.0