Infineon ICE1PCS01 Standalone power factor correction (pfc) controller in continuous conduction mode (ccm) Datasheet

Datasheet, V1.3, 06 Feb 2007
CCM-PFC
ICE1PCS01
ICE1PCS01G
Standalone Power Factor
Correction (PFC) Controller in
Continuous Conduction Mode
(CCM)
Pow e r M a na ge m e nt & S upply
N e v e r
s t o p
t h i n k i n g .
CCM-PFC
Revision History:
2007-02-06
Datasheet
Previous Version: V1.2
Page
Subjects ( major changes since last revision )
Update package information
For questions on technology, delivery and prices please contact the Infineon Technologies Offices in Germany or
the Infineon Technologies Companies and Representatives worldwide: see our webpage at http://
www.infineon.com
CoolMOST™, CoolSET™ are trademarks of Infineon Technologies AG.
Edition 2007-02-06
Published by Infineon Technologies AG,
St.-Martin-Strasse 53,
D-81541 München
© Infineon Technologies AG 1999.
All Rights Reserved.
Attention please!
The information herein is given to describe certain components and shall not be considered as warranted characteristics.
Terms of delivery and rights to technical change reserved.
We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding
circuits, descriptions and charts stated herein.
Infineon Technologies is an approved CECC manufacturer.
Information
For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list).
Warnings
Due to technical requirements components may contain dangerous substances. For information on the types in
question please contact your nearest Infineon Technologies Office.
Infineon Technologies Components may only be used in life-support devices or systems with the express written
approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure
of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support
devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain
and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may
be endangered.
CCM-PFC
ICE1PCS01
ICE1PCS01G
Standalone Power Factor Correction
(PFC) Controller in Continuous
Conduction Mode (CCM)
ICE1PCS01
PG-DIP-8
Product Highlights
•
•
•
•
•
•
Wide Input Range
Output Power Controllable by External Sense Resistor
Programmable Operating Frequency
Output Under-Voltage Detection
Fast Output Dynamic Response during LoadJumps
Pb-free lead plating; RoHS compliant
ICE1PCS01G
PG-DSO-8
Features
Description
•
•
•
•
The ICE1PCS01/G is a 8-pin wide input range controller
IC for active power factor correction converters. It is designed for converters in boost topology, and requires few
external components. Its power supply is recommended
to be provided by an external auxiliary supply which will
switch on and off the IC.
The IC operates in the CCM with average current control,
and in DCM only under light load condition. The switching
frequency is programmable by the resistor at pin 4. Both
compensations for the current and voltage loop are external to allow full user control.
There are various protection features incorporated to ensure safe system operation conditions. Examples are
peak current limitation, brown-out protection and output
under voltage detection. The internal reference is trimmed
(5V+2%) to ensure precise protection and control level.
The device has an unique soft-start function which limits
the start up current thus reducing the stress on the boost
diode.
•
•
•
•
•
•
•
•
•
•
•
•
Ease of Use with Few External Components
Supports Wide Range
Average Current Control
External Current and Voltage Loop Compensation
for Greater User Flexibility
Programmable Operating/Switching Frequency
(50kHz - 250kHz)
Max Duty Cycle of 95% (typ) at 125kHz
Trimmed Internal Reference Voltage (5V+2%)
VCC Under-Voltage Lockout
Cycle by Cycle Peak Current Limiting
Over-Voltage Protection
Open Loop Detection
Output Under-Voltage Detection
Brown-Out Protection
Enhanced Dynamic Response
Unique Soft-Start to Limit Start Up Current
Fulfills Class D Requirements of IEC 1000-3-2
Typical Application
VOUT
Auxiliary Supply
85 ... 265 VAC
EMI-Filter
VCC
SWITCH
ICE1PCS01/
ICE1PCS01G
PFC-Controller
Protection Unit
PWM Logic
Driver
GATE
FREQ
Variable
Oscillator
ICOMP
Current Loop
Compensation
ISENSE
Type
Package
ICE1PCS01
PG-DIP-8
ICE1PCS01G
PG-DSO-8
Version 1.2
3
Voltage Loop
Compensation
Ramp
Generator
VSENSE
VCOMP
Nonlinear
Gain
GND
06 Feb 2007
CCM-PFC
ICE1PCS01/G
1
1.1
1.2
Pin Configuration and Functionality . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5
Pin Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5
Pin Functionality . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5
2
Representative Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .6
3
3.1
3.2
3.3
3.4
3.4.1
3.4.2
3.4.3
3.4.4
3.4.5
3.4.6
3.5
3.6
3.6.1
3.6.2
3.6.3
3.6.4
3.7
3.8
3.8.1
3.8.2
3.9
Functional Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7
General . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7
Power Supply . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7
Start-up (Soft-Start) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7
System Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8
Brown-Out Protection (BOP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8
Soft Over Current Control (SOC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8
Peak Current Limit (PCL) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8
Open Loop Protection / Input Under Voltage Protect (OLP) . . . . . . . . . . .9
Output Under Voltage Detection (OUV) . . . . . . . . . . . . . . . . . . . . . . . . . . .9
Over-Voltage Protection (OVP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .9
Frequency Setting . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .9
Average Current Control . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .9
Complete Current Loop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .9
Current Loop Compensation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .9
Pulse Width Modulation (PWM) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .9
Nonlinear Gain Block . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10
PWM Logic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10
Voltage Loop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10
Voltage Loop Compensation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10
Enhanced Dynamic Response . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11
Output Gate Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11
4
4.1
4.2
4.3
4.3.1
4.3.2
4.3.3
4.3.4
4.3.5
4.3.6
4.3.7
Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .12
Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .12
Operating Range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .12
Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .13
Supply Section . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .13
Variable Frequency Section . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .13
PWM Section . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .13
System Protection Section . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .14
Current Loop Section . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .15
Voltage Loop Section . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .15
Driver Section . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .16
5
Outline Dimension . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .17
Version 1.2
4
06 Feb 2007
CCM-PFC
ICE1PCS01/G
Pin Configuration and Functionality
1
Pin Configuration and Functionality
1.1
Pin Configuration
Pin
ICOMP (Current Loop Compensation)
Low pass filter and compensation of the current control
loop. The capacitor which is connected at this pin
integrates the output current of OTA2 and averages the
current sense signal.
Symbol
Function
1
GND
IC Ground
2
ICOMP
Current Loop Compensation
3
ISENSE
Current Sense Input
4
FREQ
Switching Frequency Setting
5
VCOMP
Voltage Loop Compensation
6
VSENSE VOUT Sense (Feedback) Input
7
VCC
IC Supply Voltage
8
GATE
Gate Drive Output
ISENSE (Current Sense Input)
The ISENSE Pin senses the voltage drop at the
external sense resistor (R1). This is the input signal for
the average current regulation in the current loop. It is
also fed to the peak current limitation block.
During power up time, high inrush currents cause high
voltage drop at R1, driving currents into pin 3 which
could be beyond the absolute maximum ratings.
Therefore a series resistor (R2) of around 220Ω is
recommended in order to limit this current into the IC.
FREQ (Frequency Setting)
This pin allows the setting of the operating switching
frequency by connecting a resistor to ground. The
frequency range is from 50kHz to 250kHz.
Package PG-DIP-8 / PG-DSO-8
GND
1
8
GATE
ICOMP
2
7
VCC
ISENSE
3
6
VSENSE
FREQ
4
5
VCOMP
Figure 1
1.2
VSENSE (Voltage Sense/Feedback)
The output bus voltage is sensed at this pin via a
resistive divider. The reference voltage for this pin is
5V.
VCOMP (Voltage Loop Compensation)
This pin provides the compensation of the output
voltage loop with a compensation network to ground
(see Figure 2). This also gives the soft start function
which controls an increasing AC input current during
start-up.
VCC (Power Supply)
The VCC pin is the positive supply of the IC and should
be connected to an external auxiliary supply. The
operating range is between 10V and 21V. The turn-on
threshold is at 11.2V and under voltage occurs at
10.2V. There is no internal clamp for a limitation of the
power supply.
Pin Configuration (top view)
GATE
The GATE pin is the output of the internal driver stage,
which has a capability of 1.5A source and sink current.
Its gate drive voltage is clamped at 11.5V (typically).
Pin Functionality
GND (Ground)
The ground potential of the IC.
Version 1.2
5
06 Feb 2007
Figure 2
Version 1.2
6
C3
ICOMP
ISENSE
R5
FREQ
OTA3
C2
Fault
S2
4.0V
1.1mS
+/-50uA linear range
OTA2
Current Loop
Compensation
Current Loop
OP1
-1.43x
Current Sense
Opamp
1.5V
Over-current
Comparator
Peak Current Limit
2.5V
Deglitcher
300ns
Toff min
250ns
OSC CLK
R2
D2 ... D5
GND
C1
R
S
R
S
R7
Nonlinear
Gain
C1
PWM
Comparator
Ramp Generator
PWM Logic
R1
L1
C2
0
-ve
0
5.25V
-ve
Window Detect
+ve
4.75V
Soft Over
Current Control
0.73 V
Voltage Loop
Protection
Logic
UVLO
VCC
R4
R3
2.5V
0.8V
S1
Fault
Soft Start
OTA1
5V
+/-30uA, 42uS
open-loop protect
C3
output uv protect
C4
undervoltage lockout
Protection Block
Gate Driver
VCC
auxiliary supply
Fault
D1
4.0V
GATE
VSENSE
C4
R6
VCOMP
Vout
C5
2
Variable Oscillator
ICE1PCS01/G
Vin
85 ... 265 VAC
RFI Filter
CCM-PFC
ICE1PCS01/G
Representative Block diagram
Representative Block diagram
Representative Block diagram
06 Feb 2007
CCM-PFC
ICE1PCS01/G
3
Functional Description
Functional Description
3.1
General
If VCC drops below 10.2V, the IC is off. The IC will then
be consuming typically 200µA, whereas consuming
18mA during normal operation.
The IC can be turned off and forced into standby mode
by pulling down the voltage at pin 6 (VSENSE) to lower
than 0.8V. The current consumption is reduced to 3mA
in this mode.
The ICE1PCS01/G is a 8 pin control IC for power factor
correction converters. It comes in both DIP and DSO
packages and is suitable for wide range line input
applications from 85 to 265 VAC. The IC supports
converters in boost topology and it operates in
continuous conduction mode (CCM) with average
current control.
The IC operates with a cascaded control; the inner
current loop and the outer voltage loop. The inner
current loop of the IC controls the sinusoidal profile for
the average input current. It uses the dependency of
the PWM duty cycle on the line input voltage to
determine the corresponding input current. This means
the average input current follows the input voltage as
long as the device operates in CCM. Under light load
condition, depending on the choke inductance, the
system may enter into discontinuous conduction mode
(DCM). In DCM, the average current waveform will be
distorted but the resultant harmonics are still low
enough to meet the Class D requirement of IEC 10003-2.
The outer voltage loop controls the output bus voltage.
Depending on the load condition, OTA1 establishes an
appropriate voltage at VCOMP pin which controls the
amplitude of the average input current.
The IC is equipped with various protection features to
ensure safe operating condition for both the system
and device. Important protection features are namely
Brown-out protection, Current Limitation and Output
Under-voltage Protection.
3.3
Start-up (Soft-Start)
Figure 4 and 5 show the operation of OTA1 during
startup. It sources a constant 10.8µA into the
compensation network at pin 5 (VCOMP). The voltage
at this pin rises linearly and so does the amplitude of
the input current. As soon as the output voltage VOUT
reaches 80% of its rated level, the startup procedure is
finished and the normal voltage control takes over. In
normal operation, the IC operates with a higher
maximum current at OTA1 and therefore with a higher
voltage loop gain in order to improve the dynamic
behavior of the device.
.
VSENSE
R4
x VOUT )
R3 + R4
(
4.0V
Soft Start
10.8uA during
Soft Start
OTA1
S1
3.2
Power Supply
R6
C5
C4
An internal under voltage lockout (UVLO) block
monitors the VCC power supply. As soon as it exceeds
11.2V and the voltage at pin 6 (VSENSE) is >0.8V, the
IC begins operating its gate drive and performs its SoftStart as shown in Figure 3.
.
Figure 4
VVSENSE
< 0,8 V
C3
Open-Loop
Protect
(OLP)
0.8V
ICE1PCS01/G
Soft Start Circuit
Soft Start
VOUT < 80% rated
VVSENSE
> 0,8 V
5V
VCOMP
Normal Operation
VOUT > 80% rated
VVSENSE
> 0,8 V
VCC
11.2 V
av(IIN)
10.5 V
t
IC's
State
OFF
Figure 3
Soft
Normal
start Operation
Open loop/
Standby
Normal
Operation
t
Figure 5
OFF
The advantage of this technique is a soft-start function
with lower stress for the boost diode but without the risk
of audible noise.
State of Operation respect to VCC
Version 1.2
Soft Start with controlled current
7
06 Feb 2007
CCM-PFC
ICE1PCS01/G
Functional Description
3.4
System Protection
POUT(rated)
The IC provides several protection features in order to
ensure the PFC system in safe operating range.
Depending on the input line voltage (VIN) and output
bus voltage (VOUT), Figure 6 and 7 show the conditions
when these protections are active.
VCC > VCCUVLO
IC’s
State
Normal
Operation
POUT(max)
BOP
(BOP occurs at VISENSE = -0.6V Max)
SOC
VCC<VCCUVLO
PCL
VIN (VAC)
VINMIN(1)
Normal
Operation
IC’s
State
(1)
0
t
BOP
Figure 8
IC OFF
VIN Related Protection Features
VOUT
VOUT,Rated
0.73
P OUT ( max ) = V INMIN × ------------------R1 ⋅ 2
t
PCL / SOC
Figure 7
And the BOP takes over the normal operation under
rated output power latest at an input voltage of
OUV OLP
R1 ⋅ 2
V BOPMAX = P OUT ( rated ) × ------------------0.73
VOUT Related Protection Features
The following sections describe the functionality of
these protection features.
3.4.2
Soft Over Current Control (SOC)
The IC is designed not to support any output power
that corresponds to a voltage lower than -0.73V at the
ISENSE pin. A further increase in the inductor current,
which results in a lower ISENSE voltage, will activate
the Soft Over Current Control (SOC). This is a soft
control as it does not directly switch off the gate drive
like the PCL. It acts on the nonlinear gain block to result
in a reduced PWM duty cycle.
3.4.1
Brown-Out Protection (BOP)
Brown-out occurs when the input voltage VIN falls below
the minimum input voltage of the design (i.e. 85V for
universal input voltage range) and the VCC has not
entered into the VCCUVLO level yet. For a system without
BOP, the boost converter will increasingly draw a
higher current from the mains at a given output power
which may exceed the maximum design values of the
input current. The ICE1PCS01/G limits internally the
current drawn from the mains and therefore also limits
the input power. The difference of input and output
power will result in decreasing output voltage. If the
condition prolongs, the decreasing VOUT will terminate
in output under voltage condition (OUV, 50% of rated),
and the IC will be shut down (See section 3.4.5).
Figure 8 shows the occurrence of BOP in respect to the
ISENSE voltage.
Version 1.2
BOP, SOC and PCL Protection as function
of VISENSE
Due to the internal parameter tolerance, the maximum
power with VINMIN before BOP occurs is
16%
OVP
VISENSE
0.6
P OUT ( rated ) = V INMIN × ------------------R1 ⋅ 2
105%
100%
50%
OLP
-1.08V
The VIN threshold for BOP to occur is dependent on the
voltage at ISENSE and thus the output power. The
rated output power with a minimum VIN (VINMIN) is
VINMIN where BOP activates depends on the output power
Figure 6
-0.6V -0.73V
3.4.3
Peak Current Limit (PCL)
The IC provides a cycle by cycle peak current limitation
(PCL). It is active when the voltage at pin 3 (ISENSE)
reaches -1.08V. This voltage is amplified by OP1 by a
factor of -1.43 and connected to comparator C2 with a
reference voltage of 1.5V as shown in Figure 9. A
deglitcher with 300ns after the comparator improves
noise immunity to the activation of this protection.
8
06 Feb 2007
CCM-PFC
ICE1PCS01/G
Functional Description
Current Limit
Full-wave
Rectifier
1.5V
ISENSE
“Electrical
Characteristic”
section.
The
recommended operating frequency range is from
50kHz to 250kHz. As an example, a R5 of 33kΩ at pin
FREQ will set a switching frequency FSW of 133kHz
typically.
Deglitcher
C2
300ns
Turn Off
Driver
3.6
R2
1.43x
IINDUCTOR
Average Current Control
3.6.1
Complete Current Loop
The complete system current loop is shown in Figure
10.
OP1
R1
ICE1PCS01/G
Figure 9
L1
From
Full-wave
Retifier
Peak Current Limit (PCL)
D1
R3
Vout
C2
R7
R4
3.4.4
Open Loop Protection / Input Under
Voltage Protect (OLP)
Whenever VSENSE voltage falls below 0.8V, or
equivalently VOUT falls below 16% of its rated value, it
indicates an open loop condition (i.e. VSENSE pin not
connected) or an insufficient input voltage VIN for
normal operation. In this case, most of the blocks within
the IC will be shutdown. It is implemented using
comparator C3 with a threshold of 0.8V as shown in the
IC block diagram in Figure 2.
R2
GATE
ISENSE
ICOMP
3.4.5
Output Under Voltage Detection (OUV)
In the event of main interrupt or brown-out condition,
the PFC system is not able to deliver the rated output
power. This will cause the output voltage VOUT to drop
below its rated value. The IC provides an output under
voltage detection that checks if VOUT is falling below
50% of its rated value. Comparator C4 as shown in the
device block diagram (Figure 2) senses the voltage at
pin 6 (VSENSE) with a reference of 2.5V. If comparator
C4 trips, the IC will be shut down as in OLP. The IC will
be ready to restart if there is sufficient VIN to pull VOUT
out of OLP.
Current Loop
Compensation
voltage
proportional to
averaged
Inductor current
Gate
Driver
PWM
Comparator
R Q
S
C1
PWM Logic
1.1mS
+/-50uA (linear range)
S2
4V
Nonlinear
Gain
Input From
Voltage Loop
Fault
ICE1PCS01/G
Figure 10
Complete System Current Loop
It consists of the current loop block which averages the
voltage at pin ISENSE, resulted from the inductor
current flowing across R1. The averaged waveform is
compared with an internal ramp in the ramp generator
and PWM block. Once the ramp crosses the average
waveform, the comparator C1 turns on the driver stage
through the PWM logic block. The Nonlinear Gain block
defines the amplitude of the inductor current. The
following sections describe the functionality of each
individual blocks.
3.4.6
Over-Voltage Protection (OVP)
Whenever VOUT exceeds the rated value by 5%, the
over-voltage protection OVP is active as shown in
Figure 7. This is implemented by sensing the voltage at
pin VSENSE with respect to a reference voltage of
5.25V. A VSENSE voltage higher than 5.25V will
immediately reduce the output duty cycle, bypassing
the normal voltage loop control. This results in a lower
input power to reduce the output voltage VOUT.
3.6.2
Current Loop Compensation
The compensation of the current loop is done at the
ICOMP pin. This is the OTA2 output and a capacitor C3
has to be installed at this node to ground (see Figure
10). Under normal mode of operation, this pin gives a
voltage which is proportional to the averaged inductor
current. This pin is internally shorted to 5V in the event
of IC shuts down when OLP and UVLO occur.
Frequency Setting
The switching frequency of the PFC converter can be
set with an external resistor R5 at FREQ pin. The pin
voltage VFREQ is typically 2.5V. The corresponding
capacitor for the oscillator is integrated in the device
and the R5/frequency relationship is given at the
Version 1.2
Current Loop
OTA2
C3
3.5
R1
3.6.3
Pulse Width Modulation (PWM)
The IC employs an average current control scheme in
continuous conduction mode (CCM) to achieve the
power factor correction.
9
06 Feb 2007
CCM-PFC
ICE1PCS01/G
Functional Description
3.6.4
Nonlinear Gain Block
The nonlinear gain block controls the amplitude of the
regulated inductor current. The input of this block is the
voltage at pin VCOMP. This block has been designed
to support the wide input voltage range (85-265VAC).
Assuming the voltage loop is working and output
voltage is kept constant, the off duty cycle DOFF for a
CCM PFC system is given as
V IN
D OFF = ------------V OUT
From the above equation, DOFF is proportional to VIN.
The objective of the current loop is to regulate the
average inductor current such that it is proportional to
the off duty cycle DOFF, and thus to the input voltage
VIN. Figure 11 shows the scheme to achieve the
objective.
3.7
The PWM logic block prioritizes the control input
signals and generates the final logic signal to turn on
the driver stage. The speed of the logic gates in this
block, together with the width of the reset pulse TOFFMIN,
are designed to meet a maximum duty cycle DMAX of
95% at the GATE output under 133kHz of operation.
In case of high input currents which result in Peak
Current Limitation, the GATE will be turned off
immediately and maintained in off state for the current
PWM cycle. The signal Toffmin resets (highest priority,
overriding other input signals) both the current limit
latch and the PWM on latch as illustrated in Figure 13.
ave(IIN) at ICOMP
ramp profile
GATE
drive
Peak Current
Limit
t
Figure 11
Average Current Control in CCM
Current Loop
PWM on signal
The PWM is performed by the intersection of a ramp
signal with the averaged inductor current at pin 5
(ICOMP). The PWM cycle starts with the Gate turn off
for a duration of TOFFMIN (250ns typ.) and the ramp is
kept discharged. The ramp is then allowed to rise after
TOFFMIN expires. The off time of the boost transistor
ends at the intersection of the ramp signal and the
averaged current waveform. This results in the
proportional relationship between the average current
and the off duty cycle DOFF.
Figure 12 shows the timing diagrams of TOFFMIN and the
PWM waveforms.
Figure 13
3.8
G1
HIGH =
turn GATE on
PWM on
Latch
S
L2
R
Q
PWM Logic
Voltage Loop
The voltage loop is the outer loop of the cascaded
control scheme which controls the PFC output bus
voltage VOUT. This loop is closed by the feedback
sensing voltage at VSENSE which is a resistive divider
tapping from VOUT. The pin VSENSE is the input of
OTA1 which has an internal reference of 5V. Figure 14
shows the important blocks of this voltage loop.
TOFFMIN
PWM cycle
VCREF(1)
VRAMP
Current
Limit Latch
Q
S
L1
R
Toffmin
250ns
250ns
3.8.1
Voltage Loop Compensation
The compensation of the voltage loop is installed at the
VCOMP pin (see Figure 14). This is the output of OTA1
and the compensation must be connected at this pin to
ground. The compensation is also responsible for the
soft start function which controls an increasing AC input
current during start-up.
ramp
released
PWM
t
(1)
PWM Logic
VCREF is a function of VICOMP
Figure 12
Ramp and PWM waveforms
Version 1.2
10
06 Feb 2007
CCM-PFC
ICE1PCS01/G
Functional Description
From
Full-wave
Retifier
L1
D1
R3
VCC
Vout
C2
R7
PWM Logic
HIGH to
turn on
R4
Gate Driver
LV
External
MOS
Z1
Gate Driver
Current Loop
+
PWM Generation
GATE
GATE
VIN
Nonlinear
Gain
Av(IIN)
OTA1
* LV: Level Shift
ICE1PCS01/G
5V
t
VSENSE
Figure 15
The output is active HIGH and at VCC voltages below
the under voltage lockout threshold VCCUVLO, the gate
drive is internally pull low to maintain the off state.
VCOMP
ICE1PCS01/G
Gate Driver
R6
C4
Figure 14
C5
Voltage Loop
3.8.2
Enhanced Dynamic Response
Due to the low frequency bandwidth of the voltage loop,
the dynamic response is slow and in the range of about
several 10ms. This may cause additional stress to the
bus capacitor and the switching transistor of the PFC in
the event of heavy load changes.
The IC provides therefore a “window detector” for the
feedback voltage VVSENSE at pin 6 (VSENSE).
Whenever VVSENSE exceeds the reference value (5V)
by +5%, it will act on the nonlinear gain block which in
turn affect the gate drive duty cycle directly. This
change in duty cycle is bypassing the slow changing
VCOMP voltage, thus results in a fast dynamic
response of VOUT.
3.9
Output Gate Driver
The output gate driver is a fast totem pole gate drive. It
has an in-built cross conduction currents protection and
a Zener diode Z1 (see Figure 15) to protect the external
transistor switch against undesirable over voltages.
The maximum voltage at pin 8 (GATE) is typically
clamped at 11.5V.
Version 1.2
11
06 Feb 2007
CCM-PFC
ICE1PCS01/G
Electrical Characteristics
4
Electrical Characteristics
4.1
Note:
Absolute Maximum Ratings
Absolute maximum ratings are defined as ratings, which when being exceeded may lead to destruction
of the integrated circuit.
Parameter
Symbol
Limit Values
min.
max.
Unit
Remarks
VCC Supply Voltage
VCC
-0.3
22
V
FREQ Voltage
VFREQ
-0.3
7
V
ICOMP Voltage
VICOMP
-0.3
7
V
ISENSE Voltage
VISENSE
-24
7
V
ISENSE Current
IISENSE
-1
1
mA
VSENSE Voltage
VVSENSE
-0.3
7
V
VSENSE Current
IVSENSE
-1
1
mA
VCOMP Voltage
VVCOMP
-0.3
7
V
GATE Voltage
VGATE
-0.3
22
V
Junction Temperature
Tj
-40
150
°C
Storage Temperature
TS
-55
150
°C
Thermal Resistance
Junction-Ambient for DSO-8-3
RthJA (DSO)
-
185
K/W
PG-DSO-8-3
Thermal Resistance
Junction-Ambient for DIP-8-4
RthJA(DIP)
-
90
K/W
PG-DIP-8-4
ESD Protection
VESD
-
2
kV
Human Body Model1)
1)
Recommended R2=220Ω
R3>400kΩ
Clamped at 11.5V if driven
internally.
According to EIA/JESD22-A114-B (discharging a 100pF capacitor through a 1.5kΩ series resistor)
4.2
Note:
Operating Range
Within the operating range the IC operates as described in the functional description.
Parameter
Symbol
Limit Values
min.
Unit
max.
VCC Supply Voltage
VCC
VCCUVLO 21
V
Junction Temperature
TJCon
-40
°C
Version 1.2
12
Remarks
125
06 Feb 2007
CCM-PFC
ICE1PCS01/G
Electrical Characteristics
4.3
Note:
4.3.1
Characteristics
The electrical characteristics involve the spread of values within the specified supply voltage and junction
temperature range TJ from – 40 °C to 125°C.Typical values represent the median values, which are
related to 25°C. If not otherwise stated, a supply voltage of VCC =15V is assumed for test condition.
Supply Section
Parameter
Symbol
Limit Values
min.
typ.
Unit Test Condition
max.
VCC Turn-On Threshold
VCCon
10.5
11.2
11.9
V
VCC Turn-Off Threshold/
Under Voltage Lock Out
VCCUVLO
9.4
10.2
10.8
V
VCC Turn-On/Off Hysteresis
VCChy
0.8
1
1.3
V
Start Up Current
Before VCCon
ICCstart
50
100
200
µA
VVCC=VVCCon -0.1V
Operating Current with active GATE
ICCHG
13.5
18
22.5
mA
R5 = 33kΩ
CL= 4.7nF
Operating Current during Standby
ICCStdby
2.0
2.6
3.2
mA
R5 = 33kΩ
VVSENSE= 0.5V
4.3.2
Variable Frequency Section
Parameter
Symbol
Limit Values
min.
typ.
Unit Test Condition
max.
Switching Frequency (Typical)
FSWnom
106
133
161
kHz
R5 = 33kΩ
Switching Frequency (Min.)
FSWmin
40
56
70
kHz
R5 = 82kΩ
Switching Frequency (Max.)
FSWmax
200
250
320
kHz
R5 = 15kΩ
Voltage at FREQ pin
VFREQ
2.40
2.50
2.60
V
Version 1.2
13
06 Feb 2007
CCM-PFC
ICE1PCS01/G
Electrical Characteristics
4.3.3
PWM Section
Parameter
Symbol
Max. Duty Cycle
DMAX
Min. Duty Cycle
DMIN
Min. Off Time
TOFFMIN
4.3.4
Limit Values
Unit Test Condition
min.
typ.
max.
92
95
98
%
FSW = FSWnom
(R5 = 33kΩ)
0
%
VVCOMP= 0V, VVSENSE= 5V
VICOMP= 6.4V
350
ns
VVCOMP= 5V, VVSENSE= 5V
VISENSE= 0.1V
150
250
System Protection Section
Parameter
Symbol
Limit Values
min.
typ.
Unit Test Condition
max.
Open Loop Protection (OLP)
VSENSE Threshold
VOLP
0.77
0.81
0.86
V
Peak Current Limitation (PCL)
ISENSE Threshold
VPCL
-1.15
-1.08
-1.00
V
Soft Over Current Control (SOC)
ISENSE Threshold
VSOC
-0.79
-0.73
-0.66
V
Output Under Voltage Detection (OUV)
VSENSE Threshold
VOUV
2.45
2.55
2.65
V
Output Over-Voltage Protection (OVP)
VOVP
5.12
5.25
5.38
V
Version 1.2
14
06 Feb 2007
CCM-PFC
ICE1PCS01/G
Electrical Characteristics
4.3.5
Current Loop Section
Parameter
Symbol
Limit Values
min.
OTA2 Transconductance Gain
GmOTA2
OTA2 Output Linear Range
IOTA2
ICOMP Voltage during OLP
VICOMPF
4.3.6
typ.
0.9
1.1
3.6
Unit Test Condition
max.
1.3
mS
At Temp = 25°C
+/- 50
µA
Guaranteed by design
4.0
V
VVSENSE= 0.5V
Voltage Loop Section
Parameter
Symbol
Limit Values
min.
OTA1 Reference Voltage
typ.
Unit Test Condition
max.
VOTA1
4.90
5.00
5.10
V
OTA1 Transconductance Gain
GmOTA1
31.5
42
52.5
µS
OTA1 Max. Source Current
Under Normal Operation
IOTA1SO
21
30
38
µA
VVSENSE= 4.25V
VVCOMP= 4V
OTA1 Max. Sink Current
Under Normal Operation
IOTA1SK
21
30
38
µA
VVSENSE= 6V
VVCOMP= 4V
Soft Start End
VSOFT
3.80
4.00
4.20
V
OTA1 Source Current
Under Soft Start
IOTA1SS
8.0
10.8
13.4
µA
VHi
VLo
5.12
4.63
5.25
4.75
5.38
4.87
V
V
VSENSE Input Bias Current at 5V
IVSEN5V
0
1.5
µA
VVSENSE= 5V
VSENSE Input Bias Current at 1V
IVSEN1V
0
1
µA
VVSENSE= 1V
VVCOMPF
0
0.4
V
VVSENSE= 0.5V
IVCOMP= 0.5mA
Enhanced Dynamic Response
VSENSE High Threshold
VSENSE Low Threshold
VCOMP Voltage during OLP
Version 1.2
15
0.2
VVSENSE= 2V
VVCOMP= 0V
06 Feb 2007
CCM-PFC
ICE1PCS01/G
Electrical Characteristics
4.3.7
Driver Section
Parameter
Symbol
GATE Low Voltage
Limit Values
VGATEL
GATE High Voltage
VGATEH
Unit Test Condition
min.
typ.
max.
-
-
1.2
V
VCC = 5 V
IGATE = 5 mA
-
-
1.5
V
VCC = 5 V
IGATE = 20 mA
-
0.8
-
V
IGATE = 0 A
-
1.6
2.0
V
IGATE = 20 mA
-0.2
0.2
-
V
IGATE = -20 mA
-
11.5
-
V
VCC = 20V
CL = 4.7nF
-
10.5
-
V
VCC = 11V
CL = 4.7nF
-
7.5
-
V
VCC = VVCCoff + 0.2V
CL = 4.7nF
GATE Rise Time
tr
-
20
-
ns
VGate = 2V ...9V
CL = 4.7nF
GATE Fall Time
tf
-
20
-
ns
VGate = 9V ...2V
CL = 4.7nF
GATE Current, Peak,
Rising Edge
IGATE
-1.5
-
-
A
CL = 4.7nF1)
GATE Current, Peak,
Falling Edge
IGATE
-
-
1.5
A
CL = 4.7nF1)
1)
Design characteristics (not meant for production testing)
Version 1.2
16
06 Feb 2007
CCM-PFC
ICE1PCS01/G
Outline Dimension
5
Outline Dimension
PG-DIP-8-4
(Plastic Dual In-Line Package)
Dimensions in mm
Figure 16 PG-DIP-8-4 Outline Dimension
PG-DSO-8-3
(Plastic Dual Small Outline)
1.27
0.1
0.41 +0.1
-0.05
+0.05
-0.01
0.2
C
0.2 M A C x8
8
5
Index
Marking 1
4
5 -0.21)
8˚ MAX.
4 -0.21)
1.75 MAX.
0.1 MIN.
(1.5)
0.33 ±0.08 x 45˚
0.64 ±0.25
6 ±0.2
A
Index Marking (Chamfer)
1)
Dimensions in mm
Does not include plastic or metal protrusion of 0.15 max. per side
Figure 17 PG-DSO-8-3 Outline Dimension
Version 1.2
17
06 Feb 2007
Total Quality Management
Qualität hat für uns eine umfassende
Bedeutung. Wir wollen allen Ihren
Ansprüchen in der bestmöglichen
Weise gerecht werden. Es geht uns also
nicht nur um die Produktqualität –
unsere Anstrengungen gelten
gleichermaßen der Lieferqualität und
Logistik, dem Service und Support
sowie allen sonstigen Beratungs- und
Betreuungsleistungen.
Quality takes on an allencompassing
significance at Semiconductor Group.
For us it means living up to each and
every one of your demands in the best
possible way. So we are not only
concerned with product quality. We
direct our efforts equally at quality of
supply and logistics, service and
support, as well as all the other ways in
which we advise and attend to you.
Dazu gehört eine bestimmte
Geisteshaltung unserer Mitarbeiter.
Total Quality im Denken und Handeln
gegenüber Kollegen, Lieferanten und
Ihnen, unserem Kunden. Unsere
Leitlinie ist jede Aufgabe mit „Null
Fehlern“ zu lösen – in offener
Sichtweise auch über den eigenen
Arbeitsplatz hinaus – und uns ständig
zu verbessern.
Part of this is the very special attitude of
our staff. Total Quality in thought and
deed, towards co-workers, suppliers
and you, our customer. Our guideline is
“do everything with zero defects”, in an
open manner that is demonstrated
beyond your immediate workplace, and
to constantly improve.
Unternehmensweit orientieren wir uns
dabei auch an „top“ (Time Optimized
Processes), um Ihnen durch größere
Schnelligkeit den entscheidenden
Wettbewerbsvorsprung zu verschaffen.
Geben Sie uns die Chance, hohe
Leistung durch umfassende Qualität zu
beweisen.
Wir werden Sie überzeugen.
http://www.infineon.com
Published by Infineon Technologies AG
Throughout the corporation we also
think in terms of Time Optimized
Processes (top), greater speed on our
part to give you that decisive
competitive edge.
Give us the chance to prove the best of
performance through the best of quality
– you will be convinced.
Similar pages