LINER LTC4089-3 Usb power manager with high voltage switching charger Datasheet

LTC4089-3
USB Power Manager with
High Voltage Switching Charger
FEATURES
n
n
n
n
n
n
n
n
n
n
n
DESCRIPTION
Seamless Transition Between Power Sources: Li-Ion
Battery, USB, and 6V to 36V External Supply
High Efficiency 1.2A Charger from 6V to 36V Input
with Adaptive Output Control
3.95V Float Voltage Improves Battery Lifespan and
High Temperature Safety Margin
Load Dependent Charging from USB Input
Guarantees Current Compliance
215m Internal Ideal Diode plus Optional External
Ideal Diode Controller Provides Low Loss Power
Path When External Supply/USB Not Present
Constant-Current/Constant-Voltage Operation with
Thermal Feedback to Maximize Charging Rate
without Risk of Overheating
Selectable 100% or 20% Current Limit (e.g., 500mA/
100mA) from USB Input
Preset 3.95V Charge Voltage with ±0.8% Accuracy
C/10 Charge Current Detection Output
NTC Thermistor Input for Temperature Qualified
Charging
Tiny (6mm × 3mm × 0.75mm) 22-Lead DFN Package
APPLICATIONS
n
Portable USB Devices—GPS Receivers, Cameras,
MP3 Players, PDAs
The LTC®4089-3 is a USB power manager plus high voltage
Li-Ion battery charger. This device controls the total current used by the USB peripheral for operation and battery
charging. Battery charge current is automatically reduced
such that the sum of the load current and the charge current does not exceed the programmed input current limit.
The LTC4089-3 also accommodates high voltage power
supplies, such as 12V AC/DC wall adapters, Firewire, or
automotive power.
The LTC4089-3 provides an adaptive output that tracks
the battery voltage for high efficiency charging from the
high voltage input. This 3.95V version of the the standard
LTC4089 is intended for applications which have extended
battery lifetime requirements or those that require high
temperature (approximately >60°C) operation or storage. Under these conditions, a reduced float voltage will
trade-off initial cell capacity for the benefit of increased
capacity retention over the life of the battery. The charge
current is programmable and an end-of-charge status
output (CHRG) indicates full charge. Also featured are
programmable total charge time, an NTC thermistor input
used to monitor battery temperature while charging and
automatic recharging of the battery.
L, LT, LTC and LTM are registered trademarks and Bat-Track, PowerPath and ThinSOT are
trademarks of Linear Technology Corporation. All other trademarks are the property of their
respective owners. Protected by U.S. Patents including 6522118, 6700364, 7733061.
TYPICAL APPLICATION
0.1µF
5V (NOM)
FROM USB
CABLE VBUS
1µF
90
SW
BOOST
HVIN
CC CURRENT = 970mA
85 NO OUTPUT LOAD
FIGURE 10 SCHEMATIC
80 WITH R
PROG = 52k
10µF
HVEN
HVOUT
IN
4.7µF
HVPR
1k
LTC4089-3
OUT
4.7µF
TIMER
0.1µF
BAT
CLPROG GND PROG
2k
100k
+
TO LDOs
REGS, ETC.
Li-Ion BATTERY
VOUT (TYP)
VBAT + 0.3V
5V
VBAT
EFFICIENCY (%)
HIGH (6V-36V)
VOLTAGE INPUT
LTC4089 High Voltage
Battery Charger Efficiency
10µH
75
70
65
60
55
HVIN = 8V
HVIN = 12V
HVIN = 24V
HVIN = 36V
50
AVAILABLE INPUT
HV INPUT
USB ONLY
BAT ONLY
40893 TAO1a
45
40
2.5
3.5
3
4
BATTERY VOLTAGE (V)
4.5
40893 TA01b
40893f
For more information www.linear.com/4089-3
1
LTC4089-3
ABSOLUTE MAXIMUM RATINGS
PIN CONFIGURATION
(Notes 1, 2, 3, 4, 5)
TOP VIEW
Terminal Voltage
BOOST ....................................................... –0.3V to 50V
BOOST above SW......................................................25V
HVIN, HVEN ............................................... –0.3V to 40V
IN, OUT, HVOUT
t < 1ms and Duty Cycle < 1%................... –0.3V to 7V
DC............................................................. –0.3V to 6V
BAT............................................................... –0.3V to 6V
NTC, TIMER, PROG, CLPROG........–0.3V to (VCC + 0.3V)
CHRG, HPWR, SUSP, HVPR.......................... –0.3V to 6V
Pin Current, DC
IN, OUT, BAT (Note 6)................................................2.5A
Operating Temperature Range.................. –40°C to 85°C
Maximum Operating Junction Temperature........... 110°C
Storage Temperature Range.................... –65°C to 150°C
GND
1
22 HVEN
GND
2
21 HVIN
HVOUT
3
20 BOOST
VC
4
19 SW
NTC
5
VNTC
6
18 HVOUT
23
17 TIMER
HVPR
7
16 SUSP
CHRG
8
15 HPWR
PROG
9
14 CLPROG
GATE 10
13 OUT
BAT 11
12 IN
DJC PACKAGE
22-LEAD (6mm × 3mm) PLASTIC DFN
TJMAX = 110°C, θJA = 4°C/W
EXPOSED PAD (PIN 23) IS GND, MUST BE SOLDERED TO PCB
ORDER INFORMATION
LEAD FREE FINISH
TAPE AND REEL
PART MARKING
PACKAGE DESCRIPTION
TEMPERATURE RANGE
LTC4089EDJC-3#PBF
LTC4089EDJC-3#TRPBF
40893
22-Lead (6mm × 3mm) Plastic DFN
–40°C to 85°C
Consult LTC Marketing for parts specified with wider operating temperature ranges.
Consult LTC Marketing for information on non-standard lead based finish parts.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/
LTC4089 OPTIONS
PART NUMBER
FLOAT VOLTAGE
NTC HOT THRESHOLD
Bat-Track™ ADAPTIVE HV OUTPUT
LTC4089
4.2V
29% VVNTC
Yes
LTC4089-1
4.1V
32.6% VVNTC
No
LTC4089-3
3.95V
32.6% VVNTC
Yes
LTC4089-5
4.2V
29% VVNTC
No
ELECTRICAL CHARACTERISTICS
The l denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at TA = 25°C. HVIN = 12V, BOOST = 17V, VIN = 5V, VBAT = 3.7V, HVEN = 12V,
HPWR = 5V, RPROG = 100k, RCLPROG = 2k, SUSP = 0V, unless otherwise noted.
SYMBOL
PARAMETER
USB Input Current Limit
VIN
USB Input Supply Voltage
IIN
Input Bias Current
CONDITIONS
IN
IBAT = 0 (Note 7)
Suspend Mode; SUSP = 5V
MIN
l
l
l
TYP
MAX
UNITS
0.5
50
5.5
1
100
V
mA
µA
4.35
40893f
2
For more information www.linear.com/4089-3
LTC4089-3
ELECTRICAL CHARACTERISTICS
The l denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at TA = 25°C. HVIN = 12V, BOOST = 17V, VIN = 5V, VBAT = 3.7V, HVEN = 12V,
HPWR = 5V, RPROG = 100k, RCLPROG = 2k, SUSP = 0V, unless otherwise noted.
SYMBOL
ILIM
PARAMETER
Current Limit
IIN(MAX)
RON
VCLPROG
Maximum Input Current Limit
ON Resistance VIN to VOUT
CLPROG Pin Voltage
ISS
VCLEN
Soft-Start Inrush Current
Input Current Limit Enable
Threshold Voltage (VIN – VOUT)
VUVLO
Input Undervoltage Lockout
dVUVLO
Input Undervoltage Lockout
Hysteresis
High Voltage Regulator
VHVIN
HVIN Supply Voltage
IHVIN
HVIN Bias Current
VOUT
VHVUVLO
fSW
Output Voltage with HVIN Present
High Voltage Input Undervoltage
Lockout
Switching Frequency
DCMAX
Maximum Duty Cycle
ISW(MAX)
Switch Current Limit
VSAT
Switch VCESAT
ILK
Switch Leakage Current
VSWD
Minimum Boost Voltage Above SW
IBST
BOOST Pin Current
Battery Management
VBAT
Input Voltage
IBAT
Battery Drain Current
VFLOAT
Regulated Output Voltage
ICHG
Current Mode Charge Current
ICHG(MAX)
VPROG
Maximum Charge Current
PROG Pin Voltage
kEOC
Ratio of End-of-Charge Current to
Charge Current
Trickle Charge Current
Trickle Charge Threshold Voltage
Charger Enable Threshold Voltage
ITRIKL
VTRIKL
VCEN
VRECHRG
tTIMER
CONDITIONS
RCLPROG = 2k, HPWR = 5V
RCLPROG = 2k, HPWR = 0V
(Note 8)
IOUT = 80mA Load
RCLPROG = 2k
RCLPROG = 1k
IN
(VIN – VOUT) VIN Rising
(VIN – VOUT) VIN Falling
VIN Powers Part, Rising Threshold
VIN Rising – VIN Falling
l
l
MIN
475
90
l
l
0.98
0.98
l
20
–80
3.6
TYP
500
100
2.4
0.215
1.00
1.00
5
50
–50
3.8
130
6
Not Switching
Shutdown; HVEN = 0V
Assumes HVOUT to OUT Connection
VHVIN Rising
3.45
VHVOUT > 3.95V
VHVOUT = 0V
685
l
(Note 9)
ISW = 1A
88
1.5
ISW = 1A
ISW = 1A
BAT
VBAT = 4.05V, Charging Stopped
Suspend Mode; SUSP = 5V
VHVIN = VIN = 0V, BAT Powers OUT, No Load
IBAT = 2mA
IBAT = 2mA; (0°C – 85°C)
RPROG = 100k, No Load
RPROG = 50k, No Load; (0°C – 85°C)
(Note 8)
RPROG = 100k
RPROG = 50k
VBAT = VFLOAT (3.95V)
750
35
95
1.95
330
1.85
30
l
l
l
l
3.915
3.910
465
900
l
0.98
0.98
0.085
l
35
2.75
l
l
VBAT = 2V, RPROG = 100k
(VOUT – VBAT) Falling; VBAT = 4V
(VOUT – VBAT) Rising; VBAT = 4V
Recharge Battery Threshold Voltage VFLOAT – VRECHRG
TIMER Accuracy
VBAT = 4.05V
Recharge Time
Percent of Total Charge Time
1.9
0.01
VBAT+0.3
4.7
l
60
–10
15
22
60
3.95
3.95
500
1000
1.2
1.00
1.00
0.1
50
2.9
55
80
95
50
MAX
525
110
UNITS
mA
mA
A
1.02
1.02
V
V
mA/µs
mV
mV
V
mV
80
–20
4
36
2.5
2
4.6
5
V
mA
µA
V
V
815
kHz
kHz
%
A
mV
µA
V
mA
2.3
2
2.2
50
4.3
27
35
100
3.985
3.990
535
1080
1.02
1.02
0.11
60
3
130
10
V
µA
µA
µA
V
V
mA
mA
A
V
V
mA/mA
mA
V
mV
mV
mV
%
%
40893f
For more information www.linear.com/4089-3
3
LTC4089-3
ELECTRICAL CHARACTERISTICS
The l denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at TA = 25°C. HVIN = 12V, BOOST = 17V, VIN = 5V, VBAT = 3.7V, HVEN = 12V,
HPWR = 5V, RPROG = 100k, RCLPROG = 2k, SUSP = 0V, unless otherwise noted.
SYMBOL
PARAMETER
Low Battery Trickle Charge Time
TLIM
Junction Temperature in Constant
Temperature Mode
Internal Ideal Diode
RFWD
Incremental Resistance, VON
Regulation
RDIO(ON)
ON Resistance VBAT to VOUT
VFWD
Voltage Forward Drop (VBAT - VOUT)
CONDITIONS
Percent of Total Charge Time, VBAT < 2.8V
MIN
VCHG(SD)
ICHG(SD)
NTC
IVNTC
VVNTC
INTC
VCOLD
VHOT
VDIS
Charger Shutdown Threshold
Voltage on TIMER
Charger Shutdown Pull-Up Current
on TIMER
MAX
UNITS
%
°C
IBAT = 100mA
125
m
IBAT = 600mA
IBAT = 5mA
IBAT = 100mA
IBAT = 600mA
215
30
55
160
2.8
550
m
mV
mV
mV
V
mA
l
10
VOFF
IFWD
Diode Disable Battery Voltage
Load Current Limit, for VON
Regulation
ID(MAX)
Diode Current Limit
External Ideal Diode
VFWD(EXT)
External Diode Forward Voltage
Logic
VOL
Output Low Voltage (CHRG, HVPR)
VIH
Input High Voltage
VIL
Input Low Voltage
IPULLDN
Logic Input Pull Down Current
IHVEN
HVEN Pin Bias Current
TYP
25
105
ISINK = 5mA
HVEN, SUSP, HPWR Pin Low to High
HVEN, SUSP, HPWR Pin High to Low
SUSP, HPWR
VHVEN = 2.3V
VHVEN = 0V
2.2
A
20
mV
0.1
l
0.4
2.3
0.3
2
6
0.01
l
0.14
VTIMER = 0V
l
5
14
VNTC Pin Current
VNTC Bias Voltage
NTC Input Leakage Current
VVNTC = 2.5V
IVNTC = 500µA
VNTC = 1V
l
1.4
4.4
2.5
4.85
0
Cold Temperature Fault Threshold
Voltage
Hot Temperature Fault Threshold
Voltage
NTC Disable Voltage
Rising Threshold
Hysteresis
Falling Threshold
Hysteresis
NTC Input Voltage to GND (Falling)
Hysteresis
Note 1: Stresses beyond those listed under Absolute Maximum Ratings
may cause permanent damage to the device. Exposure to any Absolute
Maximum Rating condition for extended periods may affect device
reliability and lifetime.
Note 2: VCC is the greater of VIN, VOUT or VBAT
Note 3: All voltage values are with respect to GND.
Note 4: This IC includes overtemperature protection that is intended
to protect the device during momentary overload conditions. Junction
temperatures will exceed 110°C when overtemperature protection is
active. Continuous operation above the specified maximum operating
junction temperature may result in device degradation or failure.
50
l
l
75
0.738•VVNTC
0.018•VVNTC
0.326•VVNTC
0.015•VVNTC
100
35
20
0.1
0.4
V
V
V
µA
µA
µA
V
µA
3.5
±1
125
mA
V
µA
V
V
V
V
mV
mV
Note 5: The LTC4089-3 is guaranteed to meet specified performance from
0°C to 85°C and are designed, characterized and expected to meet these
extended temperature limits, but are not tested at –40°C and 85°C.
Note 6: Guaranteed by long term current density limitations.
Note 7: Total input current is equal to this specification plus 1.002 • IBAT
where IBAT is the charge current.
Note 8: Accuracy of programmed current may degrade for currents greater
than 1.5A.
Note 9: Current limit guaranteed by design and/or correlation to static test.
Slope compensation reduces current limit at high duty cycle.
40893f
4
For more information www.linear.com/4089-3
LTC4089-3
TYPICAL PERFORMANCE CHARACTERISTICS
Battery Regulation (Float)
Voltage vs Temperature
VFLOAT Load Regulation
4.05
TA = 25°C, unless otherwise specified.
3.970
RPROG = 34k
3.965
4.00
Battery Current and Voltage
vs Time
5
VIN = 5V
IBAT = 2mA
4
VFLOAT (V)
VFLOAT (V)
3.85
3.955
3.950
3.945
3.940
3.80
0
200
400
600
IBAT (mA)
3.930
–50
1000
800
40893 G01
0
50
25
TEMPERATURE (°C)
40893 G03
800
IBAT (mA)
300
100 VIN = 5V
VBAT = 3.5V
θJA = 50°C/W
0
50
25
75
–50 –25
0
TEMPERATURE (°C)
3.5
4
4.5
0
200
150
700
100
3
100
Ideal Diode Current vs Forward
Voltage and Temperature
(No External Device)
400
2 2.5
VBAT (V)
0.3
TERMINATION
VBAT = 3.7V
900 VIN = 0V
200
1.5
0.6
1000
200
600
500
400
300
–50°C
0°C
50°C
100°C
200
100
100
125
0
0
50
40893 G05
100
VFWD (mV)
150
200
40893 G06
40893 G04
Ideal Diode Current vs Forward
Voltage and Temperature with
External Device
High Voltage Regulator Efficiency
vs Output Load
5000
100
VBAT = 3.7V
4500 VIN = 0V
Si2333 PFET
4000
90
EFFICIENCY (%)
3000
2500
2000
1500
–50°C
0°C
50°C
100°C
1000
500
0
0
20
FIGURE 10 SCHEMATIC
VBAT = 4.21V (IBAT = 0)
95
3500
IOUT (mA)
1
0.9
TIME (MIN)
500
300
0.5
100
600
VIN = 5V
VOUT = NO LOAD
500 RPROG = 100k
RCLPROG = 2k
HPWR = 5V
400
0
2
Charge Current vs Temperature
(Thermal Regulation)
600
0
75
C/10
40893 G02
Charging from USB, IBAT vs VBAT
IBAT (mA)
–25
3
1 1250mAh
HVIN = 12V
RPROG = 50k
0
50
0
3.935
IOUT (mA)
3.75
1.2
VBAT
VOUT
VCHRG
IBAT
IBAT (A)
3.90
VBAT, VOUT, VCHRG (V)
3.960
3.95
1.5
60
40
VFWD (mV)
80
100
85
80
75
70
65
HVIN = 8V
HVIN = 12V
HVIN = 24V
HVIN = 36V
60
55
50
0
40853 G07
0.2
0.6
0.4
IOUT (A)
0.8
1.0
40893 G08
40893f
For more information www.linear.com/4089-3
5
LTC4089-3
TYPICAL PERFORMANCE CHARACTERISTICS
High Voltage Regulator
Maximum Load Current, L = 10µH
High Voltage Regulator
Maximum Load Current, L = 33µH
1.6
1.8
1.5
1.6
TYPICAL
450
1.2
1.3
MINIMUM
1.2
MINIMUM
1.1
1.0
0.9
0.9
10
15
20
VIN (V)
25
30
35
5
10
20
VIN (V)
15
25
0
35
30
SWITCHING FREQUENCY (kHz)
760
740
720
700
680
660
640
0
25 50 75 100 125 150
TEMPERATURE (°C)
40893 G12
2.0
1.8
700
600
500
400
300
200
0
1
0
2
3
HVOUT (V)
1.4
1.2
1.0
0.8
0.6
0.4
0
5
4
0
0.25 0.50 0.75 1 1.25 1.50 1.75
SHDN PIN VOLTAGE (V)
2
40893 G15
40893 G14
High Voltage Regulator
Typical Minimum Input Voltage
High Voltage Switch Current Limit
2.0
7.0
1.9
6.8
1.8
6.6
1.7
6.4
INPUT VOLTAGE (V)
CURRENT LIMIT (A)
1.6
0.2
40893 G13
1.6
1.5
1.4
1.3
TA = –40°C
TA = –5°C
TA = 25°C
TA = 90°C
1.2
1.1
1.0
0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8
SWITCH CURRENT (A)
High Voltage Regulator
Soft-Start
100
620
0
40893 G11
800
780
TA = –40°C
200
High Voltage Regulator
Frequency Foldback
800
600
–50 –25
300
250
50
40893 G10
High Voltage Regulator
Switch Frequency
350
100
SWITCH CURRENT LIMIT (A)
5
TA = 25°C
150
1.1
1.0
TA = 85°C
400
VCE(SW) (mV)
IOUT (A)
IOUT (A)
500
TYPICAL
1.4
1.3
High Voltage Regulator
Switch Voltage Drop
550
1.5
1.4
FREQUENCY (kHz)
TA = 25°C, unless otherwise specified.
0
10 20 30 40 50 60 70 80 90 100
DUTY CYCLE (%)
TO START
6.2
6.0
5.8
TO RUN
5.6
5.4
5.2
5.0
1
40893 G16
10
100
LOAD CURRENT (mA)
1000
40893 G17
40893f
6
For more information www.linear.com/4089-3
LTC4089-3
TYPICAL PERFORMANCE CHARACTERISTICS
Input Disconnect Waveforms
Input Connect Waveforms
VIN
5V/DIV
VOUT
5V/DIV
VIN
5V/DIV
VOUT
5V/DIV
IIN
0.5A/DIV
IBAT
0.5A/DIV
IIN
0.5A/DIV
IBAT
0.5A/DIV
VBAT = 3.85V
IOUT = 100mA
1ms/DIV
TA = 25°C, unless otherwise specified.
Response to HPWR
HPWR
5V/DIV
IIN
0.5A/DIV
IBAT
0.5A/DIV
40893 G18
VBAT = 3.85V
IOUT = 100mA
40893 G19
1ms/DIV
VBAT = 3.85V
IOUT = 50mA
Wall Disconnect Waveforms
Wall Connect Waveforms
SUSP
5V/DIV
VOUT
5V/DIV
IWALL
0.5A/DIV
IBAT
0.5A/DIV
IWALL
0.5A/DIV
IBAT
0.5A/DIV
40893 G20
Response to Suspend
WALL
5V/DIV
WALL
5V/DIV
VOUT
5V/DIV
100µs/DIV
VOUT
5V/DIV
IIN
0.5A/DIV
IBAT
0.5A/DIV
VBAT = 3.85V
IOUT = 100mA
RPROG = 100k
1ms/DIV
40893 G21
VBAT = 3.85V
IOUT = 100mA
RPROG = 100k
40893 G22
1ms/DIV
VBAT = 3.85V
IOUT = 50mA
High Voltage Regulator Load
Transient
40893 G23
High Voltage Regulator Load
Transient
HVOUT
50mV/DIV
HVOUT
50mV/DIV
IOUT
0.5A/DIV
IL
0.5A/DIV
20µS/DIV
100µs/DIV
40893 G24
20µS/DIV
40893 G25
40893f
For more information www.linear.com/4089-3
7
LTC4089-3
PIN FUNCTIONS
GND (Pins 1, 2, Exposed Pad Pin 23): Ground. Tie the
GND pin to a local ground plane below the LTC4089-3
and the circuit components. The exposed package pad is
ground and must be soldered to the PC board for proper
functionality and for maximum heat transfer (use several
vias directly under the LTC4089-3).
CHRG (Pin 8): Open-Drain Charge Status Output. When
the battery is being charged, the CHRG pin is pulled low by
an internal N-channel MOSFET. When the timer runs out or
the charge current drops below 10% of the programmed
charge current or the input supply is removed, the CHRG
pin is forced to a high impedance state.
HVOUT (Pins 3, 18): Voltage Output of the High Voltage
Regulator. When sufficient voltage is present at HVOUT,
the low voltage power path from IN to OUT will be disconnected and the HVPR pin will be pulled low to indicate
that a high voltage wall adapter has been detected. The
LTC4089-3 high voltage regulator will maintain just enough
differential voltage between HVOUT and BAT to keep the
battery charger MOSFET out of dropout (typically 300mV
from OUT to BAT). HVOUT should be bypassed with at least
10µF to GND. Connect Pins 3 and 18 with a resistance
no greater than 1 .
PROG (Pin 9): Charge Current Program. Connecting a
resistor, RPROG, to ground programs the battery charge
current. The battery charge current is programmed
as follows:
VC (Pin 4): Leave the VC pin floating or bypass to ground
with a 10pF capacitor. This optional 10pF capacitor reduces
HVOUT ripple in discontinuous mode.
NTC (Pin 5): Input to the NTC Thermistor Monitoring
Circuit. The NTC pin connects to a negative temperature
coefficient thermistor which is typically co-packaged with
the battery pack to determine if the battery is too hot or
too cold to charge. If the battery temperature is out of
range, charging is paused until the battery temperature
re-enters the valid range. A low drift bias resistor is required from IN to NTC and a thermistor is required from
NTC to ground. To disable the NTC function, the NTC pin
should be grounded.
Connect the NTC pin to ground to disable this feature. This
will disable all of the LTC4089-3 NTC functions.
VNTC (Pin 6): Output Bias Voltage for NTC. A resistor from
this pin to the NTC pin will bias the NTC thermistor.
HVPR (Pin 7): High Voltage Present Output. Active low
open-drain output pin. A low on this pin indicates that the
high voltage regulator has sufficient voltage to charge the
battery. This feature is disabled if no power is present on
HVIN, IN or BAT (i.e., below UVLO thresholds).
ICHG (A) =
50,000V
RPROG
GATE (Pin 10): External Ideal Diode Gate Pin. This pin can
be used to drive the gate of an optional external PFET connected between BAT (drain) and OUT (source). By doing
so, the impedance of the ideal diode between BAT and
OUT can be reduced. When not in use, this pin should be
left floating. It is important to maintain a high impedance
on this pin and minimize all leakage paths.
BAT (Pin 11): Connect to a single cell Li-Ion battery. This
pin is used as an output when charging the battery and as
an input when supplying power to OUT. When the OUT pin
potential drops below the BAT pin potential, an ideal diode
function connects BAT to OUT and prevents VOUT from
dropping more than 100mV below VBAT. A precision internal
resistor divider sets the final float (charging) potential on
this pin. The internal resistor divider is disconnected when
IN and HVIN are in undervoltage lockout.
IN (Pin 12): Input Supply. Connect to USB supply, VBUS.
Input current to this pin is limited to either 20% or 100%
of the current programmed by the CLPROG pin as determined by the state of the HPWR pin. Charge current
(to the BAT pin) supplied through the input is set to the
current programmed by the PROG pin but will be limited
by the input current limit if charge current is set greater
than the input current limit.
40893f
8
For more information www.linear.com/4089-3
LTC4089-3
PIN FUNCTIONS
OUT (Pin 13): Voltage Output. This pin is used to provide
controlled power to a USB device from either USB VBUS
(IN), an external high voltage supply (HVIN), or the battery
(BAT) when no other supply is present. The high voltage
supply is prioritized over the USB VBUS input. OUT should
be bypassed with at least 4.7µF to GND.
while in suspend mode. If VOUT is kept greater than VBAT,
such as when the high voltage input is present, the charge
timer will not be reset when the part is put in suspend.
A 2µA pull-down current is internally applied to this pin
to ensure it is low at power-up when the pin is not being
driven externally.
CLPROG (Pin 14): Current Limit Program and Input Current Monitor. Connecting a resistor, RCLPROG, to ground
programs the input to output current limit. The current
limit is programmed as follows:
TIMER (Pin 17): Timer Capacitor. Placing a capacitor,
CTIMER, to GND sets the timer period. The timer period is:
ICL (A) =
1000V
RCLPROG
In USB applications, the resistor RCLPROG should be set
to no less than 2.1k. The voltage on the CLPROG pin is
always proportional to the current flowing through the
IN to OUT power path. This current can be calculated
as follows:
IIN (A) =
VCLPROG
•1000
RCLPROG
t TIMER (hours) =
C TIMER • R PROG • 3hours
0.1µF • 100k
Charge time is increased if charge current is reduced
due to undervoltage current limit, load current, thermal
regulation and current limit selection (HPWR).
Shorting the TIMER pin to GND disables the battery
charging functions.
SW (Pin 19): The SW pin is the output of the internal high
voltage power switch. Connect this pin to the inductor,
catch diode and boost capacitor.
HPWR (Pin 15): High Power Select. This logic input is used
to control the input current limit. A voltage greater than
2.3V on the pin will set the input current limit to 100% of
the current programmed by the CLPROG pin. A voltage
less than 0.3V on the pin will set the input current limit to
20% of the current programmed by the CLPROG pin. A
2µA pull-down current is internally connected to this pin
to ensure it is low at power up when the pin is not being
driven externally.
BOOST (Pin 20): The BOOST pin is used to provide a
drive voltage, higher than the input voltage, to the internal
bipolar NPN power switch.
SUSP (Pin 16): Suspend Mode Input. Pulling this pin
above 2.3V will disable the power path from IN to OUT.
The supply current from IN will be reduced to comply
with the USB specification for suspend mode. Both the
ability to charge the battery from HVIN and the ideal diode
function (from BAT to OUT) will remain active. Suspend
mode will reset the charge timer if VOUT is less than VBAT
HVEN (Pin 22): The HVEN pin is used to disable the high
voltage input path. Tie to ground to disable the high voltage
input or tie to at least 2.3V to enable the high voltage path.
If this feature is not used, tie to the HVIN pin. This pin can
also be used to soft-start the high voltage regulator; see
the Applications Information section.
HVIN (Pin 21): The HVIN pin supplies current to the internal high voltage regulator and to the internal high voltage
power switch. The presence of a high voltage input takes
priority over the USB VBUS input (i.e., when a high voltage input supply is detected, the USB IN to OUT path is
disconnected). This pin must be locally bypassed.
40893f
For more information www.linear.com/4089-3
9
LTC4089-3
BLOCK DIAGRAM
D2
C3
20
21
BOOST
HVIN
SW
Q1
L1
19
+
+
D1
–
R
S
–
Q
Q
DRIVER
DRIVER
OSCILLATOR
4
GM
10pF
+
+
1.8V
ENABLE
350mV
R3
22
HVOUT
–
VC
+
–
HVEN
3
–
3.6V
+
–
C1
+
75mV (RISING)
25mV (FALLING)
+
C4
–
4.25V (RISING)
3.15V (FALLING)
HVPR
IN
1V
+
SOFT-START
CURRENT CONTROL
CL
CLPROG
–
DIE
TEMP
2k
15
HPWR
IN
ILIM CNTL
ILIM
OUT
ENABLE
CC/CV REGULATOR
CHARGER
ENABLE
105°C
500mA/100mA
+
–
2µA
IDEAL
DIODE
+
GATE
BAT
11
+
ICHG
SOFT-START2
1V
10
–
BAT
CHARGE CONTROL
13
25mV
EDA
IN OUT BAT
TA
+
25mV
+
–
IIN
1000
14
7
CURRENT LIMIT
+
–
12
–
0.25V
+
2.8V
BATTERY
UVLO
CHG
–
9
PROG
–
100k
VOLTAGE DETECT
6
VNTC
+
UVLO
–
10k
5
RECHRG
NTCERR
+
NTC
TIMER
OSCILLATOR
CONTROL LOGIC
HOLD
NTC
–
100k
–
BAT UV
TOO COLD
RESET
TOO HOT
3.85V
RECHARGE
CHRG
CLK
COUNTER
STOP
17
8
+
+
0.1V
C/10 EOC
NTC ENABLE
2µA
–
GND
1, 2
16
SUSP
40893 BD
40893f
10
For more information www.linear.com/4089-3
LTC4089-3
OPERATION
(Refer to Block Diagram)
The LTC4089-3 is a complete PowerPath™ controller
for battery-powered USB applications. The LTC4089-3
is designed to receive power from a low voltage source
(e.g., USB or 5V wall adapter), a high voltage source (e.g.,
Firewire/IEEE1394, automotive battery, 12V wall adapter,
etc.), and a single-cell Li-Ion battery. It can then deliver
power to an application connected to the OUT pin and a
battery connected to the BAT pin (assuming that an external
supply other than the battery is present). Power supplies
that have limited current resources (such as USB VBUS
supplies) should be connected to the IN pin which has a
programmable current limit. Battery charge current will
be adjusted to ensure that the sum of the charge current
and load current does not exceed the programmed input
current limit (see Figure 1).
the ideal diode instead of connecting the load directly to
the battery allows a fully charged battery to remain fully
charged until external power is removed. Once external
power is removed the output drops until the ideal diode is
forward biased. The forward biased ideal diode will then
provide the output power to the load from the battery.
The LTC4089-3 also includes a high voltage switching
regulator which has the ability to receive power from a high
voltage input. This input takes priority over the USB VBUS
input (i.e., if both HVIN and IN are present, load current
and charge current will be delivered via the high voltage
path). When enabled, the high voltage regulator regulates
the HVOUT voltage using a 750kHz constant frequency,
current mode regulator. An external PFET between HVOUT
(drain) and OUT (source) is turned on via the HVPR pin
allowing OUT to charge the battery and/or supply power
to the application. The LTC4089-3 maintains approximately
300mV between the OUT pin and the BAT pin.
An ideal diode function provides power from the battery
when output / load current exceeds the input current limit or
when input power is removed. Powering the load through
21
HVIN
SW
Q1
L1
19
D1
HIGH VOLTAGE
BUCK REGULATOR
HVOUT
18
C1
+
4.25V (RISING)
3.15V (FALLING)
–
HVPR
+
7
–
LOAD
75mV (RISING)
25mV (FALLING)
OUT
OUT
USB CURRENT LIMIT
25mV
CC/CV REGULATOR
CHARGER
+
–
IN
+
–
+
–
12
ENABLE
13
25mV
IDEAL
DIODE
+
EDA
GATE
10
–
BAT
BAT
11
+
LI-ION
40893 F01
Figure 1. Simplified PowerPath Block Diagram
For more information www.linear.com/4089-3
40893f
11
LTC4089-3
OPERATION
Input Current Limit
Whenever the input power path is enabled (i.e., SUSP =
0V and HVIN = 0V) and power is available at IN, power
is delivered to OUT. The current limit and charger control
circuits of the LTC4089-3 are designed to limit input current as well as control battery charge current as a function
of IOUT. The input current limit, ICL, can be programmed
using the following formula:
ICL
 1000
 1000V
=
• VCLPROG  =
 R CLPROG
 R CLPROG
where VCLPROG is the CLPROG pin voltage (typically 1V)
and RCLPROG is the total resistance from the CLPROG pin
to ground. For best stability over temperature and time,
1% metal film resistors are recommended.
The programmed battery charge current, ICHG, is
defined as:
 50,000
 50,000V
ICHG = 
• VPROG  =
 RPROG
 RPROG
IIN
500
Input current, IIN, is equal to the sum of the BAT pin
output current and the OUT pin output current. VCLPROG
will typically servo to 1V, however, if IOUT + IBAT < ICL
then VCLPROG will track the input current according to the
following equation:
IIN = IOUT + IBAT =
VCLPROG
• 1000
RCLPROG
The current limiting circuitry in the LTC4089-3 can and
should be configured to limit current to 500mA for USB
applications (selectable using the HPWR pin and programmed using the CLPROG pin).
The LTC4089-3 reduces battery charge current such that
the sum of the battery charge current and the load current
does not exceed the programmed input current limit (onefifth of the programmed input current limit when HPWR is
low, see Figure 2). The battery charge current goes to zero
when load current exceeds the programmed input current
limit (one-fifth of the limit when HPWR is low). Even if
the battery charge current is set to exceed the allowable
USB current, the USB specification will not be violated.
IIN
100
500
IIN
80
200
100
400
ILOAD
60
40
20
IBAT
IBAT
(CHARGING)
(CHARGING)
0
0
40893 F02a
100
200
300
400
500
IBAT
ILOAD(mA)
(IDEAL DIODE)
(a) High Power Mode/Full Charge
RPROG = 100k and RCLPROG = 2k
0
40893 F02b
0
20
40
60
80
100
IBAT
ILOAD(mA)
(IDEAL DIODE)
(b) Low Power Mode/Full Charge
RPROG = 100k and RCLPROG = 2k
CURRENT (mA)
ILOAD
300
CURRENT (mA)
CURRENT (mA)
400
ILOAD
300
IBAT = ICHG
200
IBAT = ICL = IOUT
100
0
IBAT
(CHARGING)
0
40893 F02c
100
200
300
400 500
IBAT
ILOAD (mA)
(IDEAL DIODE)
(c) High Power Mode with
ICL = 500mA and ICHG = 250mA
RPROG = 200k and RCLPROG = 2k
Figure 2. Input and Battery Currents as a Function of Load Current
40893f
12
For more information www.linear.com/4089-3
LTC4089-3
OPERATION
The battery charger will reduce its current as needed to
ensure that the USB specification is not exceeded. If the
load current is greater than the current limit, the output
voltage will drop to just under the battery voltage where
the ideal diode circuit will take over and the excess load
current will be drawn from the battery.
In USB applications, the minimum value for RCLPROG should
be 2.1k. This will prevent the input current from exceeding
500mA due to LTC4089-3 tolerances and quiescent currents. A 2.1k CLPROG resistor will give a typical current
limit of 476mA in high power mode (HPWR = 1) or 95mA
in low power mode (HPWR = 0).
When SUSP is driven to a logic high, the input power
path is disabled and the ideal diode from BAT to OUT will
supply power to the application.
High Voltage Step Down Regulator
The power delivered from HVIN to HVOUT is controlled
by a 750kHz constant frequency, current mode step down
regulator. An external P-channel MOSFET directs this
power to OUT and prevents reverse conduction from OUT
to HVOUT (and ultimately HVIN).
A 750kHz oscillator enables an RS flip-flop, turning on
the internal 1.95A power switch Q1. An amplifier and
comparator monitor the current flowing between the HVIN
and SW pins, turning the switch off when this current
reaches a level determined by the voltage at VC. An error
amplifier servos the VC node to maintain approximately
300mV between OUT and BAT. By keeping the voltage
across the battery charger low, efficiency is optimized
because power lost to the battery charger is minimized
and power available to the external load is maximized. If
the BAT pin voltage is less than approximately 3.3V, then
the error amplifier will servo the VC node to provide a
constant HVOUT output voltage of about 3.6V. An active
clamp on the VC node provides current limit. The VC node
is also clamped to the voltage on the HVEN pin; soft-start
is implemented by a voltage ramp at the HVEN pin using
an external resistor and capacitor.
An internal regulator provides power to the control circuitry.
This regulator includes an undervoltage lockout to prevent
switching when HVIN is less than about 4.7V. The HVEN
pin is used to disable the high voltage regulator. HVIN
input current is reduced to less than 2µA and the external
P-channel MOSFET disconnects HVOUT from OUT when
the high voltage regulator is disabled.
The switch driver operates from either the high voltage
input or from the BOOST pin. An external capacitor and
diode are used to generate a voltage at the BOOST pin that
is higher than the input supply. This allows the driver to
fully saturate the internal bipolar NPN power switch for
efficient operation.
When HVOUT is below 3.95V the operating frequency
is reduced. This frequency foldback helps to control the
regulator output current during start-up and overload.
Ideal Diode from BAT to OUT
The LTC4089-3 has an internal ideal diode as well as a
controller for an optional external ideal diode. If a battery
is the only power supply available, or if the load current
exceeds the programmed input current limit, then the
battery will automatically deliver power to the load via an
ideal diode circuit between the BAT and OUT pins. The
ideal diode circuit (along with the recommended 4.7µF
capacitor on the OUT pin) allows the LTC4089-3 to handle
large transient loads and wall adapter or USB VBUS connect/disconnect scenarios without the need for large bulk
capacitors. The ideal diode responds within a few microseconds and prevents the OUT pin voltage from dropping
significantly below the BAT pin voltage. A comparison of
the I-V curve of the ideal diode and a Schottky diode can
be seen in Figure 3.
If the input current increases beyond the programmed
input current limit additional current will be drawn from
the battery via the internal ideal diode. Furthermore, if
power to IN (USB VBUS) or HVIN (high voltage input) is
removed, then all of the application power will be provided
by the battery via the ideal diode. A 4.7µF capacitor at
40893f
For more information www.linear.com/4089-3
13
LTC4089-3
OPERATION
LTC4089
CONSTANT
I0N
SLOPE: 1/RDIO(ON)
CONSTANT
R0N
CURRENT (A)
IMAX
IFWD
SLOPE: 1/RFWD
0
VFWD
SCHOTTKY
DIODE
CONSTANT
V0N
FORWARD VOLTAGE (V)
40893 F03
Figure 3. LTC4089-3 Versus Schottky
Diode Forward Voltage Drop
OUT is sufficient to keep a transition from input power
to battery power from causing significant output voltage
droop. The ideal diode consists of a precision amplifier that
enables a large P-channel MOSFET transistor whenever
the voltage at OUT is approximately 20mV (VFWD) below
the voltage at BAT. The resistance of the internal ideal
diode is approximately 200m . If this is sufficient for the
application then no external components are necessary.
However, if more conductance is needed, an external
P-channel MOSFET can be added from BAT to OUT. The
GATE pin of the LTC4089-3 drives the gate of the PFET for
automatic ideal diode control. The source of the external
MOSFET should be connected to OUT and the drain should
be connected to BAT. In order to help protect the external
MOSFET in over-current situations, it should be placed in
close thermal contact to the LTC4089-3.
Battery Charger
The battery charger circuits of the LTC4089-3 are designed
for charging single-cell lithium-ion batteries. Featuring
an internal P-channel power MOSFET, the charger uses a
constant-current/constant-voltage charge algorithm with
programmable current and a programmable timer for
charge termination. Charge current can be programmed
up to 1.2A. The final float voltage accuracy is ±0.8%
typical. No blocking diode or sense resistor is required
when powering either the IN or the HVIN pins. The CHRG
open-drain status output provides information regarding
the charging status of the LTC4089-3 at all times. An NTC
input provides the option of charge qualification using
battery temperature.
An internal thermal limit reduces the programmed charge
current if the die temperature attempts to rise above a
preset value of approximately 105°C. This feature protects
the LTC4089-3 from excessive temperature, and allows
the user to push the limits of the power handling capability of a given circuit board without risk of damaging the
LTC4089-3. Another benefit of the LTC4089-3 thermal limit
is that charge current can be set according to typical, not
worst-case, ambient temperatures for a given application
with the assurance that the charger will automatically
reduce the current in worst-case conditions.
The charge cycle begins when the voltage at the OUT
pin rises above the battery voltage and the battery voltage is below the recharge threshold. No charge current
actually flows until the OUT voltage is 100mV above
the BAT voltage. At the beginning of the charge cycle, if
the battery voltage is below 2.8V, the charger goes into
trickle charge mode to bring the cell voltage up to a safe
level for charging. The charger goes into the fast charge
constant-current mode once the voltage on the BAT pin
rises above 2.8V. In constant-current mode, the charge
current is set by RPROG. When the battery approaches the
final float voltage, the charge current begins to decrease as
the LTC4089-3 switches to constant-voltage mode. When
the charge current drops below 10% of the programmed
charge current while in constant-voltage mode the CHRG
pin assumes a high impedance state.
40893f
14
For more information www.linear.com/4089-3
LTC4089-3
OPERATION
An external capacitor on the TIMER pin sets the total
minimum charge time. When this time elapses the
charge cycle terminates and the CHRG pin assumes a
high impedance state, if it has not already done so. While
charging in constant-current mode, if the charge current
is decreased by thermal regulation or in order to maintain
the programmed input current limit the charge time is
automatically increased. In other words, the charge time
is extended inversely proportional to the actual charge
current delivered to the battery. For Li-Ion and similar
batteries that require accurate final float potential, the
internal bandgap reference, voltage amplifier and the
resistor divider provide regulation with ±0.8% accuracy.
Trickle Charge and Defective Battery Detection
At the beginning of a charge cycle, if the battery voltage is low (below 2.8V) the charger goes into trickle
charge reducing the charge current to 10% of the fullscale current. If the low battery voltage persists for one
quarter of the total charge time, the battery is assumed
to be defective, the charge cycle is terminated and the
CHRG pin output assumes a high impedance state. If
for any reason the battery voltage rises above ~2.8V the
charge cycle will be restarted. To restart the charge cycle
(i.e., when the dead battery is replaced with a discharged
battery), simply remove the input voltage and reapply it
or cycle the TIMER pin to 0V.
Programming Charge Current
The formula for the battery charge current is:
ICHG = IPROG • 50,000 =
VPROG
• 50,000
RPROG
where VPROG is the PROG pin voltage and RPROG is the
total resistance from the PROG pin to ground. Keep in
mind that when the LTC4089-3 is powered from the IN
pin, the programmed input current limit takes precedent
over the charge current. In such a scenario, the charge
current cannot exceed the programmed input current limit.
For example, if typical 500mA charge current is required,
calculate:
RPROG =
1V
• 50,000 = 100k
500mA
For best stability over temperature and time, 1% metal film
resistors are recommended. Under trickle charge conditions, this current is reduced to 10% of the full-scale value.
The Charge Timer
The programmable charge timer is used to terminate the
charge cycle. The timer duration is programmed by an
external capacitor at the TIMER pin. The charge time is
typically:
t TIMER (hours) =
C TIMER • R PROG • 3hours
0.1µF • 100k
The timer starts when an input voltage greater than the
undervoltage lockout threshold level is applied or when
leaving shutdown and the voltage on the battery is less than
the recharge threshold. At power-up or exiting shutdown
with the battery voltage less than the recharge threshold
the charge time is a full cycle. If the battery is greater than
the recharge threshold the timer will not start and charging
is prevented. If after power-up the battery voltage drops
below the recharge threshold, or if after a charge cycle
the battery voltage is still below the recharge threshold,
the charge time is set to one-half of a full cycle.
The LTC4089-3 has a feature that extends charge time
automatically. Charge time is extended if the charge
current in constant-current mode is reduced due to load
current or thermal regulation. This change in charge time
is inversely proportional to the change in charge current.
As the LTC4089-3 approaches constant-voltage mode
the charge current begins to drop. This change in charge
current is due to normal charging operation and does not
affect the timer duration.
40893f
For more information www.linear.com/4089-3
15
LTC4089-3
OPERATION
Consider, for example, a USB charge condition where
RCLPROG = 2k, RPROG = 100k and CTIMER = 0.1µF. This
corresponds to a three hour charge cycle. However, if the
HPWR input is set to a logic low, then the input current
limit will be reduced from 500mA to 100mA. With no additional system load, this means the charge current will
be reduced to 100mA. Therefore, the termination timer
will automatically slow down by a factor of five until the
charger reaches constant-voltage mode (i.e., VBAT = 4.2V)
or HPWR is returned to a logic high. The charge cycle is
automatically lengthened to account for the reduced charge
current. The exact time of the charge cycle will depend on
how long the charger remains in constant-current mode
and/or how long the HPWR pin remains a logic low.
Once a timeout occurs and the voltage on the battery is
greater than the recharge threshold, the charge current
stops, and the CHRG output assumes a high impedance
state if it has not already done so.
Connecting the TIMER pin to ground disables the battery
charger.
CHRG Status Output Pin
When the charge cycle starts, the CHRG pin is pulled to
ground by an internal N-channel MOSFET capable of driving
an LED. When the charge current drops below 10% of the
programmed full charge current while in constant-voltage
mode, the pin assumes a high impedance state, but charge
current continues to flow until the charge time elapses. If
this state is not reached before the end of the programmable charge time, the pin will assume a high impedance
state when a timeout occurs. The CHRG current detection
threshold can be calculated by the following equation:
IDETECT =
programmed full charge current while in constant-voltage
mode, it will toggle CHRG to a high impedance state. If,
for some reason the charge current rises back above the
threshold, the CHRG pin will not resume the strong pulldown state. The EOC latch can be reset by a recharge
cycle (i.e., VBAT drops below the recharge threshold) or
toggling the input power to the part.
NTC Thermistor—Battery Temperature Charge
Qualification
The battery temperature is measured by placing a negative temperature coefficient (NTC) thermistor close to the
battery pack. The NTC circuitry is shown in Figure 4.
To use this feature, connect the NTC thermistor (RNTC)
between the NTC pin and ground and a resistor (RNOM) from
the NTC pin to VNTC. RNOM should be a 1% resistor with
a value equal to the value of the chosen NTC thermistor at
25°C (this value is 10k for a Vishay NTHS0603N02N1002J
thermistor). The LTC4089-3 goes into hold mode when
the resistance (RHOT) of the NTC thermistor drops to 0.48
times the value of RNOM, or approximately 4.8k, which
should be at 45°C. The hold mode freezes the timer and
stops the charge cycle until the thermistor indicates a return to a valid temperature. As the temperature drops, the
VNTC
LTC4089-3
6
RNOM
10k
NTC
0.74 • VNTC
–
TOO_COLD
5
+
RNTC
10k
–
0.1V
5000V
•50,000 =
RPROG
RPROG
0.326 • VNTC
For example, if the full charge current is programmed
to 500mA with a 100k PROG resistor the CHRG pin will
change state at a battery charge current of 50mA.
Note: The end-of-charge (EOC) comparator that monitors the charge current latches its decision. Therefore,
the first time the charge current drops below 10% of the
TOO_HOT
+
+
NTC_ENABLE
0.1V
–
40893 F04
Figure 4. NTC Circuit
40893f
16
For more information www.linear.com/4089-3
LTC4089-3
OPERATION
resistance of the NTC thermistor rises. The LTC4089-3 is
designed to go into hold mode when the value of the NTC
thermistor increases to 2.82 times the value of RNOM. This
resistance is RCOLD. For a Vishay NTHS0603N02N1002J
thermistor, this value is 28.2k which corresponds to approximately 0°C. The hot and cold comparators each have
approximately 2°C of hysteresis to prevent oscillation
about the trip point. Grounding the NTC pin will disable
the NTC function.
Current Limit Undervoltage Lockout
An internal undervoltage lockout circuit monitors the
input voltage and disables the input current limit circuits
until VIN rises above the undervoltage lockout threshold.
The current limit UVLO circuit has a built-in hysteresis of
125mV. Furthermore, to protect against reverse current in
the power MOSFET, the current limit UVLO circuit disables
the current limit (i.e., forces the input power path to a high
impedance state) if VOUT exceeds VIN. If the current limit
UVLO comparator is tripped, the current limit circuits will
not come out of shutdown until VOUT falls 50mV below
the VIN voltage.
Charger Undervoltage Lockout
An internal undervoltage lockout circuit monitors the VOUT
voltage and disables the battery charger circuits until
VOUT rises above the undervoltage lockout threshold. The
battery charger UVLO circuit has a built-in hysteresis of
125mV. Furthermore, to protect against reverse current
in the power MOSFET, the charger UVLO circuit keeps the
charger shut down if VBAT exceeds VOUT. If the charger
UVLO comparator is tripped, the charger circuits will
not come out of shutdown until VOUT exceeds VBAT
by 50mV.
Suspend
The LTC4089-3 can be put in suspend mode by forcing
the SUSP pin greater than 2.3V. In suspend mode, the
ideal diode function from BAT to OUT is kept alive. If
power is applied to the HVIN pin, then charging will be
unaffected. Current drawn from the IN pin is reduced to
50µA. Suspend mode is intended to comply with the USB
power specification mode of the same name.
40893f
For more information www.linear.com/4089-3
17
LTC4089-3
APPLICATIONS INFORMATION
USB and 5V Wall Adapter Power
Although the LTC4089-3 is designed to draw power from
a USB port, a higher power 5V wall adapter can also be
used to power the application and charge the battery
(higher voltage wall adapters can be connected directly to
HVIN). Figure 5 shows an example of combining a 5V wall
adapter and a USB power input. With its gate grounded
by 1k, P-channel MOSFET MP1 provides USB power to
the LTC4089-3 when 5V wall power is not available. When
5V wall power is available, D1 both supplies power to the
LTC4089-3, pulls the gate of MN1 high to increase the
charge current (by increasing the input current limit),
and pulls the gate of MP1 high to disable it and prevent
conduction back to the USB port.
5V WALL
ADAPTER
850mA ICHG
USB POWER
500mA ICHG
ICHG
BAT
D1
LTC4089-3
MP1
1k
IN
+
PROG
CLPROG
MN1
2.87k
2k
Li-Ion
BATTERY
59k
40893 F05
Figure 5. USB or 5V Wall Adapter Power
Inductor Selection and Maximum Output Current
A good choice for the inductor value is L = 10µH. With
this value the maximum load current will be 1A. The RMS
current rating of the inductor must be greater than the
maximum load current and its saturation current should
be about 30% higher. Note that the maximum load current
will be the programmed charge current plus the largest
expected application load current. For robust operation in
fault conditions, the saturation current should be ~2.3A. To
keep efficiency high, the series resistance (DCR) should
be less than 0.1 . Table 1 lists several vendors and types
that are suitable.
Table 1: Inductor Vendors
VENDOR
Sumida
URL
PART
SERIES
www.sumida.com CDRH5D28
INDUCTANCE
(µH)
SIZE
(mm)
8.2, 10
6 6 3
CDRH6D38
10
7 7 4
TDK
www.tdk.com
SLF6028T
10
6 6 2.8
Toko
www.toko.com
D63LCB
10
6.3 6.3 3
Catch Diode
Depending on load current, a 1A to 2A Schottky diode is
recommended for the D1 catch diode. The diode must
have a reverse voltage rating equal to, or greater than,
the maximum input voltage. The ON Semiconductor
MBRM140 and the Diodes Inc. DFLS140/160/240 are
good choices.
High Voltage Regulator Capacitor Selection
Bypass the HVIN pin of the LTC4089-3 circuit with a 1µF,
or higher value ceramic capacitor of X7R or X5R type. Y5V
types have poor performance over temperature and applied
voltage and should not be used. A 1µF ceramic is adequate
to bypass the high voltage input and will easily handle the
ripple current. However, if the input power source has
high impedance, or there is significant inductance due to
long wires or cables, additional bulk capacitance may be
necessary. This can be provided with a low performance
electrolytic capacitor.
40893f
18
For more information www.linear.com/4089-3
LTC4089-3
APPLICATIONS INFORMATION
The high voltage regulator output capacitor controls output
ripple, supplies transient load currents, and stabilizes the
regulator control loop. Ceramic capacitors have very low
equivalent series resistance (ESR) and provide the best
ripple performance. A good value is 10µF. Use X5R or
X7R types, and note that a ceramic capacitor biased with
VHVOUT will have less than its nominal capacitance. Table 2
lists several capacitor vendors.
Table 2: Capacitor Vendors
VENDOR
PHONE
URL
PART
SERIES COMMENTS
Panasonic
(714) 373-7366 www.panasonic.com Ceramic,
Polymer,
Tantalum
Kemet
(864) 963-6300
Sanyo
(408) 749-9714 www.sanyovideo.com Ceramic,
Polymer,
Tantalum
Murata
(404) 436-1300
AVX
www.kemet.com
Ceramic,
Tantalum
www.murata.com
Ceramic
www.avxcorp.com
Ceramic,
Tantalum
EEF Series
T494,
T495
POSCAP
TPS
Series
Taiyo Yuden (864) 963-6300 www.taiyo-yuden.com Ceramic
BOOST Pin Considerations
Capacitor C3 and diode D2 (see Block Diagram) are used
to generate a boost voltage that is higher than the input
voltage. In most cases, a 0.1µF capacitor and fast-switching diode (such as the 1N4148 or 1N914) will work well.
The BOOST pin must be at least 2.2V above the SW pin
for proper operation.
High Voltage Regulator Soft-Start
The HVEN pin can be used to soft-start the high voltage
regulator and reduce the maximum input current during
start-up. A voltage ramp at the HVEN pin can be created by
driving the pin through an external RC filter (see Figure 6).
By choosing a large RC time constant, the peak start-up
current will not overshoot the current that is required to
regulate the output. Choose the value of the resistor so that
it can supply 20µA when the HVEN pin reaches 2.3V.
RUN
15k
LTC4089-3
HVEN
0.1µF
GND
40893 F06
Figure 6. Using the HVEN Pin to Soft-Start the
High Voltage Regulator.
Alternate NTC Thermistors
The LTC4089-3 NTC trip points were designed to work
with thermistors whose resistance-temperature characteristics follow Vishay Dale’s “R-T Curve 2.” The Vishay
NTHS0603N02N1002J is an example of such a thermistor. However, Vishay Dale has many thermistor products
that follow the “R-T Curve 2” characteristic in a variety of
sizes. Furthermore, any thermistor whose ratio of RCOLD to
RHOT is about 6.0 will also work (Vishay Dale R-T Curve 2
shows a ratio of 2.815/0.4839 = 5.82).
Power conscious designs may want to use thermistors
whose room temperature value is greater than 10k. Vishay
Dale has a number of values of thermistor from 10k to 100k
that follow the “R-T Curve 2.” Using these as indicated
in the NTC Thermistor section will give temperature trip
points of approximately 3°C and 42°C, a delta of 39°C.
This delta in temperature can be moved in either direction by changing the value of RNOM with respect to RNTC.
Increasing RNOM will move both trip points to lower
temperatures. Likewise, a decrease in RNOM with respect
to RNTC will move the trip points to higher temperatures.
To calculate RNOM for a shift to lower temperature, for
example, use the following equation:
RNOM =
R COLD
•RNTC at 25°C
2.816
40893f
For more information www.linear.com/4089-3
19
LTC4089-3
APPLICATIONS INFORMATION
where RCOLD is the resistance ratio of RNTC at the desired
cold temperature trip point. To shift the trip points to higher
temperatures use the following equation:
RNOM =
RHOT
•RNTC at 25°C
0.484
trip points. Continuing the forementioned example with
a desired hot trip point of 50°C:
RNOM =
=
where RHOT is the resistance ratio of RNTC at the desired
hot temperature trip point.
The following example uses a 100K R-T Curve 1 Thermistor
from Vishay Dale. The difference between the trip points is
39°C, from before—and the desired cold trip point of 0°C,
would put the hot trip point at 39°C. The RNOM needed is
calculated as follows:
RCOLD
•R
at 25°C
2.816 NTC
3.266
•100kΩ = 116kΩ
=
2.816
100k • (3.266 − 0.3602)
2.816 − 0.484
= 124.6k,124k nearest 1%
0.484




 •


R1= 100k •  2.816 − 0.484

( 3.266 − 0.3602) − 0.3602 
= 24.3k
RNOM =
The final solution is shown in Figure 7, where
RNOM = 124k, R1 = 24.3k and RNTC = 100k at 25°C
The nearest 1% value for RNOM is 115k. This is the value
used to bias the NTC thermistor to get cold and hot trip
points of approximately 0°C and 44°C, respectively. To
extend the delta between the cold and hot trip points,
a resistor (R1) can be added in series with RNTC (see
Figure 7). The values of the resistors are calculated as
follows:
RNOM
R COLD − R HOT
2.816 − 0.484
− RHOT
R
= COLD
2.816 − 0.484
VNTC
LTC4089-3
15
RNOM
124k
NTC
0.738 • VNTC
TOO_COLD
14
+
R1
24.3k
–
0.326 • VNTC
0.484


R1= 
• [RCOLD − RHOT ] − RHOT
 2.816 − 0.484 
–
RNTC
100k
where RNOM is the value of the bias resistor, RHOT and
RCOLD are the values of RNTC at the desired temperature
TOO_HOT
+
+
NTC_ENABLE
0.1V
–
4089 F07
Figure 7. Modified NTC Circuit
40893f
20
For more information www.linear.com/4089-3
LTC4089-3
APPLICATIONS INFORMATION
Power Dissipation and High Temperature
Considerations
The die temperature of the LTC4089-3 must be lower than
the maximum rating of 110°C. This is generally not a concern unless the ambient temperature is above 85°C. The
total power dissipated inside the LTC4089-3 depends on
many factors, including input voltage (IN or HVIN), battery
voltage, programmed charge current, programmed input
current limit, and load current.
In general, if the LTC4089-3 is being powered from IN the
power dissipation can be calculated as follows:
PD = (VIN – VBAT) • IBAT + (VIN –VOUT) • IOUT
where PD is the power dissipated, IBAT is the battery
charge current, and IOUT is the application load current.
For a typical application, an example of this calculation
would be:
PD = (5V – 3.7V) • 0.4A + (5V – 4.75V) • 0.1A = 545mW
This example assumes VIN = 5V, VOUT = 4.75V, VBAT = 3.7V,
IBAT = 400mA, and IOUT = 100mA resulting in slightly more
than 0.5W total dissipation.
If the LTC4089-3 is being powered from HVIN, the power
dissipation can be estimated by calculating the regulator
power loss from an efficiency measurement, and subtracting the catch diode loss.
PD = (1− η) • (VHVOUT • (IBAT + IOUT )) − VD •

VHVOUT 
 1− V
 • (IBAT + IOUT ) + 0.3V • IBAT
HVIN 
where is the efficiency of the high voltage regulator and
VD is the forward voltage of the catch diode at I = IBAT
+ IOUT. The first term corresponds to the power lost in
converting VHVIN to VHVOUT, the second term subtracts
the catch diode loss, and the third term is the power
dissipated in the battery charger. For a typical application,
an example of this calculation would be:
This example assumes 87% efficiency, VHVIN = 12V, VBAT =
3.7V (VHVOUT is about 4V), IBAT = 700mA, IOUT = 300mA
resulting in less than 0.5W total dissipation.
To prevent power dissipation of this magnitude from
causing high die temperature, it is important to solder the
exposed backside of the package to a ground plane. This
ground should be tied to other copper layers below with
thermal vias; these layers will spread the heat dissipated by
the LTC4089-3v. Additional vias should be placed near the
catch diodes. Adding more copper to the top and bottom
layers, and tying this copper to the internal planes with
vias, can reduce thermal resistance further. With these
steps, the thermal resistance from die (i.e., junction) to
ambient can be reduced to JA = 40°C/W.
The power dissipation in the other power components—catch diodes, MOSFETs, boost diodes and inductors—causes additional copper heating and can further
increase the “ambient” temperature of the IC.
Board Layout Considerations
As discussed in the previous section, it is critical that
the exposed metal pad on the backside of the LTC4089-3
package be soldered to the PC board ground. Furthermore, proper operation and minimum EMI requires a
careful printed circuit board (PCB) layout. Note that large,
switched currents flow in the power switch (between the
HVIN and SW pins), the catch diode and the HVIN input
capacitor. These components, along with the inductor and
output capacitor, should be placed on the same side of
the circuit board, and their connections should be made
on that layer. Place a local, unbroken ground plane below
these components. The loop formed by these components
should be as small as possible. Additionally, the SW and
BOOST nodes should be kept as small as possible. Figure 8
shows the recommended component placement with trace
and via locations.
PD = (1− 0.87) • [ 4V • (0.7A + 0.3A)] − 0.4V •
4V 

 1−
 • (0.7A + 0.3A) + 0.3V • 0.7A
12V 
= 463mW
40893f
For more information www.linear.com/4089-3
21
LTC4089-3
APPLICATIONS INFORMATION
C1 AND D1
GND PADS
SIDE-BY-SIDE
AND SEPERATED
WITH C3 GND PAD
MINIMIZE D1, L1,
C3, U1, SW PIN LOOP
40893 F09
Figure 9. Ground Currents Follow Their Incident Path
at High Speed. Slices in the Ground Plane Cause High
Voltage and Increased Emissions.
VIN and VHVIN Bypass Capacitor
U1 THERMAL PAD
SOLDERED TO PCB.
VIAS CONNECTED TO ALL
GND PLANES WITHOUT
THERMAL RELIEF.
MINIMIZE TRACE LENGTH
Figure 8. Suggested Board Layout
High frequency currents, such as the high voltage input
current of the LTC4089, tend to find their way along
the ground plane on a mirror path directly beneath the
incident path on the top of the board. If there are slits or
cuts in the ground plane due to other traces on that layer,
the current will be forced to go around the slits. If high
frequency currents are not allowed to flow back through
their natural least-area path, excessive voltage will build
up and radiated emissions will occur. See Figure 9.
Many types of capacitors can be used for input bypassing,
however, caution must be exercised when using multilayer
ceramic capacitors. Because of the self-resonant and high
Q characteristics of some types of ceramic capacitors,
high voltage transients can be generated under some
start-up conditions, such as from connecting the charger
input to a hot power source. For more information, refer
to Application Note 88.
Battery Charger Stability Considerations
The constant-voltage mode feedback loop is stable without
any compensation when a battery is connected with low
impedance leads. Excessive lead length, however, may add
enough series inductance to require a bypass capacitor
of at least 1µF from BAT to GND. Furthermore, a 4.7µF
capacitor with a 0.2 to 1 series resistor to GND is
recommended at the BAT pin to keep ripple voltage low
when the battery is disconnected.
40893f
22
For more information www.linear.com/4089-3
LTC4089-3
PACKAGE DESCRIPTION
Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.
DJC Package
22-Lead Plastic DFN (6mm × 3mm)
(Reference LTC DWG # 05-08-1714 Rev Ø)
0.889
0.70 ±0.05
R = 0.10
0.889
3.60 ±0.05
1.65 ±0.05
2.20 ±0.05 (2 SIDES)
PACKAGE
OUTLINE
0.25 ±0.05
0.50 BSC
5.35 ±0.05
(2 SIDES)
RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS
NOTE:
1. DIMENSIONS ARE IN MILLIMETERS
2. APPLY SOLDER MASK TO AREAS THAT
ARE NOT SOLDERED
3. DRAWING IS NOT TO SCALE
6.00 ±0.10
(2 SIDES)
0.889
R = 0.10
TYP
PIN 1
TOP MARK
(NOTE 6)
3.00 ±0.10
(2 SIDES)
R = 0.115
TYP
22
0.889
1.65 ±0.10
(2 SIDES)
11
0.200 REF
0.75 ±0.05
0.00 – 0.05
0.40 ±0.05
12
5.35 ±0.10
(2 SIDES)
0.25 ±0.05
0.50 BSC
1
PIN #1 NOTCH
R0.30 TYP OR
0.25mm × 45°
CHAMFER
(DJC) DFN 0605
BOTTOM VIEW—EXPOSED PAD
NOTE:
1. DRAWING PROPOSED TO BE MADE VARIATION OF VERSION (WXXX)
IN JEDEC PACKAGE OUTLINE M0-229
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE
MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION
ON TOP AND BOTTOM OF PACKAGE
40893f
Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation
that the interconnectionFor
of its
circuits
as describedwww.linear.com/4089-3
herein will not infringe on existing patent rights.
more
information
23
LTC4089-3
APPLICATIONS INFORMATION
D2
SD101AWS
VIN
6V
TO 36V
VIN
E1
+
E2
GND
21
C9
22µF
50V
R1
1M
1%
C1
1µF
50V
20
HVIN
BOOST
SW
19
L1
C2
10µH
0.1µF
6.3V SLF6028T-100M1R3
E16
HVOUT
C3
22µF
6.3V
D1
DLFS160
JP1
VIN
1
ON
22
2
C7
1000pF
50V
3
OFF
USB E3
4.35V
TO 5.5V
JP2
CURRENT
USB
500mA
100mA
1
2
3
15
16
C4
0.1µF
10%
17
R3
2.1k
1%
JP3
USB ON/OFF
1
OFF
HVEN
HVPR
IN
OUT
HPWR
SUSP
GATE
BAT
TIMER
CHRG
14
R4
71.5k
1%
9
2
ON
HVOUT
HVOUT
12
C5
4.7µF
6.3V
R2
1Ω
LTC4089-3
CLPROG
VNTC
NTC
PROG
3
VC
4
10pF
GND
GND
2
1
3
R7
680
18
7
13
Q1
Si2333DS
R6
1k
1%
10
D3
HVPR
RED
E4
OUT
C6
4.7µF
6.3V
Q2
Si2333DS
GND
11
8
R8
680
6
5
D4
CHGR
GRN
E6
LI-ION+
C8
4.7µF
6.3V
R9
1Ω
E7
GND
R5
10k
1%
R10
10k
1%
40893 F10
E9
CHGR
Figure 10. Typical Application Diagram
RELATED PARTS
PART NUMBER
DESCRIPTION
COMMENTS
LTC3455
Dual DC/DC Converter with USB Power
Manager and Li-Ion Battery Charger
Seamless Transition Between Power Sources: USB, Wall Adapter and Battery; 95%
Efficient DC/DC Conversion
LTC4055
USB Power Controller and Battery
Charger
Charges Single Cell Li-Ion Batteries Directly from a USB Port, Thermal Regulation,
200m Ideal Diode, 4mm 4mm QFN16 Package
LTC4066
USB Power Controller and Li-Ion Battery Charges Single Cell Li-Ion Batteries Directly from a USB Port, Thermal Regulation, 50m
Ideal Diode, 4mm 4mm QFN24 Package
Charger with Low-Loss Ideal Diode
LTC4085
USB Power Manager with Ideal Diode
Controller and Li-Ion Charger
Power Management
Charges Single Cell Li-Ion Batteries Directly from a USB Port, Thermal Regulation,
200m Ideal Diode with <50m Option, 4mm 3mm DFN14 Package
40893f
24
Linear Technology Corporation
1630 McCarthy Blvd., Milpitas, CA 95035-7417
For more information www.linear.com/4089-3
(408) 432-1900 ● FAX: (408) 434-0507
●
www.linear.com/4089-3
LT 0313 • PRINTED IN USA
 LINEAR TECHNOLOGY CORPORATION 2013
Similar pages