Samsung M312L2920BTS-A2 Ddr sdram registered module Datasheet

512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
DDR SDRAM Registered Module
( TSOP-II )
184pin Registered Module based on 512Mb B-die
with 1,700 / 1,200mil Height & 72-bit ECC
Revision 1.0
December. 2003
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
Revision History
Revision 0.0 (February, 2003)
- First release
Revision 0.1 (July, 2003)
- Deleted speed B3
Revision 0.2 (August, 2003)
- Corrected typo.
Revision 1.0 (December, 2003)
- IDD current revision.
- Finalized
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
184Pin Registered DIMM based on 512Mb B-die (x4, x8)
Ordering Information
Part Number
Density
Organization
M383L6523BTS-CAA/A2/B0/A0
512MB
64M x 72
Component Composition
Heihgt
64Mx8( K4H510838B) * 9EA
1,700mil
M383L2923BTS-CAA/A2/B0/A0
1GB
M383L2920BTS-CAA/A2/B0/A0
1GB
128M x 72
64Mx8( K4H510838B) * 18EA
1,700mil
128M x 72
128Mx4( K4H510438B) * 18EA
1,700mil
M383L5628BT1-CAA/A2/B0/A0
2GB
256M x 72
st.256Mx4( K4H1G0638B) * 18EA
1,700mil
M312L6523BTS-CAA/A2/B0/A0
512MB
64M x 72
64Mx8( K4H510838B) * 9EA
1,200mil
M312L2923BTS-CAA/A2/B0/A0
1GB
128M x 72
64Mx8( K4H510838B) * 18EA
1,200mil
M312L2920BTS-CAA/A2/B0/A0
1GB
128M x 72
128Mx4( K4H510438B) * 18EA
1,200mil
M312L5628BT0-CAA/A2/B0/A0
2GB
256M x 72
st.256Mx4( K4H1G0638B) * 18EA
1,200mil
Operating Frequencies
AA(DDR266@CL=2)
A2(DDR266@CL=2)
B0(DDR266@CL=2.5)
A0(DDR200@CL=2)
Speed @CL2
133MHz
133MHz
100MHz
100MHz
Speed @CL2.5
133MHz
133MHz
133MHz
-
CL-tRCD-tRP
2-2-2
2-3-3
2.5-3-3
2-2-2
Feature
• Power supply : Vdd: 2.5V ± 0.2V, Vddq: 2.5V ± 0.2V
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• Programmable Read latency 2, 2.5 (clock)
• Programmable Burst length (2, 4, 8)
• Programmable Burst type (sequential & interleave)
• Edge aligned data output, center aligned data input
• Auto & Self refresh, 7.8us refresh interval(8K/64ms refresh)
• Serial presence detect with EEPROM
• 1,700mil / 1,200mil height & double sided
SAMSUNG ELECTRONICS CO., Ltd. reserves the right to change products and specifications without notice.
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
Pin Configuration (Front side/back side)
Pin
Front
Pin
Front
Pin
Front
Pin
Back
Pin
Back
Pin
Back
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
VREF
DQ0
VSS
DQ1
DQS0
DQ2
VDD
DQ3
NC
/RESET
VSS
DQ8
DQ9
DQS1
VDDQ
*CK1
*/CK1
VSS
DQ10
DQ11
CKE0
VDDQ
DQ16
DQ17
DQS2
VSS
A9
DQ18
A7
VDDQ
DQ19
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
A5
DQ24
VSS
DQ25
DQS3
A4
VDD
DQ26
DQ27
A2
VSS
A1
CB0
CB1
VDD
DQS8
A0
CB2
VSS
CB3
BA1
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
VDDQ
/WE
DQ41
/CAS
VSS
DQS5
DQ42
DQ43
VDD
*/CS2
DQ48
DQ49
VSS
*CK2
*/CK2
VDDQ
DQS6
DQ50
DQ51
VSS
VDDID
DQ56
DQ57
VDD
DQS7
DQ58
DQ59
VSS
NC
SDA
SCL
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
VSS
DQ4
DQ5
VDDQ
DM0/DQS9
DQ6
DQ7
VSS
NC
NC
NC
VDDQ
DQ12
DQ13
DM1/DQS10
VDD
DQ14
DQ15
CKE1
VDDQ
*BA2
DQ20
A12
VSS
DQ21
A11
DM2/DQS11
VDD
DQ22
A8
DQ23
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
VSS
A6
DQ28
DQ29
VDDQ
DM3/DQS12
A3
DQ30
VSS
DQ31
CB4
CB5
VDDQ
CK0
/CK0
VSS
DM8/DQS17
A10
CB6
VDDQ
CB7
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
/RAS
DQ45
VDDQ
/CS0
/CS1
DM5/DQS14
VSS
DQ46
DQ47
*/CS3
VDDQ
DQ52
DQ53
*A13
VDD
DM6/DQS15
DQ54
DQ55
VDDQ
NC
DQ60
DQ61
VSS
DM7/DQS16
DQ62
DQ63
VDDQ
SA0
SA1
SA2
VDDSPD
KEY
53
54
55
56
57
58
59
60
61
DQ32
VDDQ
DQ33
DQS4
DQ34
VSS
BA0
DQ35
DQ40
KEY
145
146
147
148
149
150
151
152
153
VSS
DQ36
DQ37
VDD
DM4/DQS13
DQ38
DQ39
VSS
DQ44
Note :
1. * : These pins are not used in this module.
2. Pins 111, 158 are NC for 1row module [ M383(12)L6523BTS, M383(12)L2920BTS ] & used for 2row module [ M383(12)L2923BTS,
M383(12)L5628BT1(0) ]
3. Pins 97, 107, 119, 129, 140, 149, 159, 169, 177 : DM (x8 base module) or DQS (x4 base module).
Pin Description
Pin Name
Function
Pin Name
Function
A0 ~ A12
Address input (Multiplexed)
DM0 ~ DM8
Data - in mask
BA0 ~ BA1
Bank Select Address
VDD
Power supply (2.5V)
DQ0 ~ DQ63
Data input/output
VDDQ
Power Supply for DQS(2.5V)
DQS0 ~ DQS17
Data Strobe input/output
VSS
Ground
CK0, CK0
Clock input
VREF
Power supply for reference
CKE0, CKE1(for 2 Row)
Clock enable input
VDDSPD
Serial EEPROM Power/Supply ( 2.3V to 3.6V )
CS0, CS1(for 2 Row)
Chip select input
SDA
Serial data I/O
RAS
Row address strobe
SCL
Serial clock
CAS
Column address strobe
SA0 ~ 2
Address in EEPROM
WE
Write enable
NC
No connection
CB0 ~ CB7
Check bit(Data-in/data-out)
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
512MB, 64M x 72 ECC Module (M383(12)L6523BTS)
DDR SDRAM
(Populated as 1 bank of x8 DDR SDRAM Module)
Functional Block Diagram
RCS0
DQS0
DM0
DQS4
DM4
DM/
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
CS
7
6
1
0
5
4
3
2
DQS
DM/
DQ32
DQ33
DQ34
DQ35
DQ36
DQ37
DQ38
DQ39
D0
DQS1
DM1
I/O 7
I/O 6
I/O 1
I/O 0
I/O 5
I/O 4
I/O 3
I/O 2
CS
DQS
D4
DQS5
DM5
DM/
DQ8
DQ9
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
CS
7
6
1
0
5
4
3
2
DQS
DM/
DQ40
DQ41
DQ42
DQ43
DQ44
DQ45
DQ46
DQ47
D1
DQS2
DM2
I/O 7
I/O 6
I/O 1
I/O 0
I/O 5
I/O 4
I/O 3
I/O 2
CS
DQS
D5
DQS6
DM6
DM/
DQ16
DQ17
DQ18
DQ19
DQ20
DQ21
DQ22
DQ23
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
CS
7
6
1
0
5
4
3
2
DQS
DM/
DQ48
DQ49
DQ50
DQ51
DQ52
DQ53
DQ54
DQ55
D2
DQS3
DM3
I/O 7
I/O 6
I/O 1
I/O 0
I/O 5
I/O 4
I/O 3
I/O 2
CS
DQS
D6
DQS7
DM7
DM/
DQ24
DQ25
DQ26
DQ27
DQ28
DQ29
DQ30
DQ31
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
CS
7
6
1
0
5
4
3
2
DQS
DM/
DQ56
DQ57
DQ58
DQ59
DQ60
DQ61
DQ62
DQ63
D3
I/O 7
I/O 6
I/O 1
I/O 0
I/O 5
I/O 4
I/O 3
I/O 2
CS
DQS
Serial PD
SCL
D7
DQS8
DM8
DM/
CB0
CB1
CB2
CB3
CB4
CB5
CB6
CB7
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
CS
7
6
1
0
5
4
3
2
SDA
WP
A0
A1
A2
SA0
SA1
SA2
V DDSPD
SPD
V DD /VDDQ
D0 - D8
DQS
D8
D0 - D8
VREF
D0 - D8
VS S
D0 - D8
PLL*
CK0,CK0
* Wire per Clock Loading table/wiring Diagrams
CS0
BA0-BA1
A0-A12
RAS
CAS
CKE0
WE
PCK
R
E
G
I
S
T
E
R
RCS0
RBA0 - RBA1
RA0 - RA12
RRAS
RCAS
RCKE0
RWE
BA0 -BA1 : SDRAMs DQ0 - D8
A0 -A12 : SDRAMs D0 - D8
RAS : SDRAMs D0 - D8
CAS : SDRAMs D0 - D8
CKE : SDRAMs D0 - D8
WE: SDRAMs D0 - D8
Notes:
1. DQ-to-I/O wiring is shown as recommended but may be changed.
2. DQ/DQS/DM/CKE/CS relationships
must be maintained as shown.
3. DQ, DQS, DM/DQS resistors: 22 Ohms.
RESET
PCK
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
1GB, 128M x 72 ECC Module (M383(12)L2923BTS)
DDR SDRAM
(Populated as 2 bank of x8 DDR SDRAM Module)
Functional Block Diagram
R C S1
R C S0
DQS0
DM0
DQS4
DM4
DM/
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
CS
7
6
1
0
5
4
3
2
DQS
DM/
I/O 0
I/O 1
I/O 6
I/O 7
I/O 2
I/O 3
I/O 4
I/O 5
D0
CS
DQS
DM/
DQ32
DQ33
DQ34
DQ35
DQ36
DQ37
DQ38
DQ39
D9
DQS1
DM1
I/O 7
I/O 6
I/O 1
I/O 0
I/O 5
I/O 4
I/O 3
I/O 2
CS
DQS
DM/
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
D4
CS
0
1
6
7
2
3
4
5
DQS
D13
DQS5
DM5
DM/
DQ8
DQ9
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
CS
7
6
1
0
5
4
3
2
DQS
DM/
I/O 0
I/O 1
I/O 6
I/O 7
I/O 2
I/O 3
I/O 4
I/O 5
D1
CS
DQS
DM/
DQ40
DQ41
DQ42
DQ43
DQ44
DQ45
DQ46
DQ47
D10
DQS2
DM2
I/O 7
I/O 6
I/O 1
I/O 0
I/O 5
I/O 4
I/O 3
I/O 2
CS
DQS
DM/
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
D5
CS
0
1
6
7
2
3
4
5
DQS
D14
DQS6
DM6
DM/
DQ16
DQ17
DQ18
DQ19
DQ20
DQ21
DQ22
DQ23
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
CS
7
6
1
0
5
4
3
2
DQS
DM/
I/O 0
I/O 1
I/O 6
I/O 7
I/O 2
I/O 3
I/O 4
I/O 5
D2
CS
DQS
DM/
DQ48
DQ49
DQ50
DQ51
DQ52
DQ53
DQ54
DQ55
D11
DQS3
DM3
I/O 7
I/O 6
I/O 1
I/O 0
I/O 5
I/O 4
I/O 3
I/O 2
CS
DQS
DM/
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
D6
CS
0
1
6
7
2
3
4
5
DQS
D15
DQS7
DM7
DM/
DQ24
DQ25
DQ26
DQ27
DQ28
DQ29
DQ30
DQ31
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
CS
7
6
1
0
5
4
3
2
DQS
DM/
I/O 0
I/O 1
I/O 6
I/O 7
I/O 2
I/O 3
I/O 4
I/O 5
D3
CS
DQS
D12
DM/
DQ56
DQ57
DQ58
DQ59
DQ60
DQ61
DQ62
DQ63
I/O 7
I/O 6
I/O 1
I/O 0
I/O 5
I/O 4
I/O 3
I/O 2
CS
DQS
DM/
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
D7
CS
0
1
6
7
2
3
4
5
DQS
D16
DQS8
DM8
DM/
CB0
CB1
CB2
CB3
CB4
CB5
CB6
CB7
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
CS
7
6
1
0
5
4
3
2
DQS
DM/
I/O 0
I/O 1
I/O 6
I/O 7
I/O 2
I/O 3
I/O 4
I/O 5
D8
CS
DQS
D17
Serial PD
SCL
SDA
WP
A0
A1
SA0
CS0
CS1
BA0-BA1
A0-A12
RAS
CAS
CKE0
CKE1
WE
PCK
R
E
G
I
S
T
E
R
SA1
V DDSPD
SPD
V DD /VDDQ
D0 - D17
D0 - D17
A2
VREF
D0 - D17
VS S
D0 - D17
SA2
RCS0
RCS1
RBA0 - RBA1
RA0 - RA12
RRAS
RCAS
RCKE0
RCKE1
RWE
RESET
BA0 -BA1 : SDRAMs DQ0 - D17
A0 -A12 : SDRAMs D0 - D17
RAS : SDRAMs D0 - D17
CAS : SDRAMs DQ0 - D17
CKE : SDRAMs D0 - D8
CKE : SDRAMs D9 - D17
WE: SDRAMs D0 - D17
PLL*
CK0,CK0
* Wire per Clock Loading table/wiring Diagrams
Notes:
1. DQ-to-I/O wiring is shown as recommended but may be changed.
2. DQ/DQS/DM/CKE/ CS relationships
must be maintained as shown.
3. DQ, DQS, DM/DQS resistors: 22 Ohms.
PCK
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
1GB, 128M x 72 ECC Module (M383(12)L2920BTS)
DDR SDRAM
(Populated as 1 bank of x4 DDR SDRAM Module)
Functional Block Diagram
VSS
RCS0
DQS0
DQ0
DQ1
DQ2
DQ3
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQ8
DQ9
DQ10
DQ11
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQ16
DQ17
DQ18
DQ19
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQ24
DQ25
DQ26
DQ27
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQ32
DQ33
DQ34
DQ35
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQ40
DQ41
DQ42
DQ43
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQ48
DQ49
DQ50
DQ51
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQ56
DQ57
DQ58
DQ59
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS
DM
DQ4
DQ5
DQ6
DQ7
D0
DQS1
CS
DM
DQS2
DM
DQS3
DM
DQS4
DM
DQ36
DQ37
DQ38
DQ39
CS
DM
D5
CS
DQS14
(DM5)
DQ44
DQ45
DQ46
DQ47
DQS6
DM
DQS15
(DM6)
DQ52
DQ53
DQ54
DQ55
D6
DQS7
CS
DM
DQS16
(DM7)
DQ60
DQ61
DQ62
DQ63
D7
DQS8
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQS13
(DM4)
D4
DQS5
CB0
CB1
CB2
CB3
DQS12
(DM3)
DQ28
DQ29
DQ30
DQ31
D3
CS
DQS11
(DM2)
DQ20
DQ21
DQ22
DQ23
D2
CS
DQS10
(DM1)
DQ12
DQ13
DQ14
DQ15
D1
CS
DQS9
(DM0)
CS
D8
DM
DQS17
(DM8)
DQS
I/O 3
I/O 2
I/O 1
I/O 0
D9
DQS
I/O 3
I/O 2
I/O 1
I/O 0
D10
DQS
I/O 3
I/O 2
I/O 1
I/O 0
D11
CS
CS
CS
DQS
I/O 3
I/O 2
I/O 1
I/O 0
D12
DQS
I/O 3
I/O 2
I/O 1
I/O 0
D13
DQS
I/O 3
I/O 2
I/O 1
I/O 0
D14
DQS
I/O 3
I/O 2
I/O 1
I/O 0
D15
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS
CS
CS
CS
DM
DM
DM
DM
DM
DM
Serial PD
DM
SCL
CS
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
A0
A1
A2
SA0
SA1
SA2
D16
VDDSPD
V DD /VDDQ
CB4
CB5
CB6
CB7
SDA
WP
CS
SPD
D0 - D17
DM
D0 - D17
D17
VREF
D0 - D17
VS S
D0 - D17
Strap: see Note 4
PLL*
CK0,CK0
* Wire per Clock Loading table/wiring Diagrams
RS0_1
S0
BA0-BA1
A0-A12
RAS
CAS
CKE0
WE
PCK
PCK
R
E
G
I
S
T
E
R
RS0_2
RBA0 - RBA1
RA0 - RA12
RRAS
RCAS
RCKE0A
RCKE0B
RWE
BA0 -BA1 : SDRAMs DQ0 - D17
A0 -A12 : SDRAMs D0 - D17
RAS : SDRAMs D0 - D17
CAS : SDRAMs DQ0 - D17
CKE : SDRAMs D0 - D8
CKE : SDRAMs D9 - D17
WE: SDRAMs D0 - D17
Notes:
1. DQ-to-I/O wiring is shown as recommended but may be changed.
2. DQ/DQS/DM/CKE/S relationships must
be maintained as shown.
3. DQ, DQS, DM resistors: 22 Ohms.
RESET
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
2GB, 256M x 72 ECC Module [ M383(12)L5628BT1(0) ]
DDR SDRAM
(Populated as 2 bank of x4 DDR SDRAM Module)
Functional Block Diagram
VSS
RCS1
RCS0
DQS0
DM0/DQS9
CS
DQ0
DQ1
DQ2
DQ3
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS
DQ8
DQ9
DQ10
DQ11
CS
DQ16
DQ17
DQ18
DQ19
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS
DQ24
DQ25
DQ26
DQ27
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS
DQ32
DQ33
DQ34
DQ35
CS
DQ40
DQ41
DQ42
DQ43
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS
DQ48
DQ49
DQ50
DQ51
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS
DQ56
DQ57
DQ58
DQ59
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS
CB0
CB1
CB2
CB3
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
D0
CS
DM
DQ4
DQ5
DQ6
DQ7
D18
DQS1
DQS
I/O 3
I/O 2
I/O 1
I/O 0
D1
CS
DM
DQ12
DQ13
DQ14
DQ15
D19
DQS
I/O 3
I/O 2
I/O 1
I/O 0
D2
CS
DM
DQ20
DQ21
DQ22
DQ23
D20
DQS
I/O 3
I/O 2
I/O 1
I/O 0
D3
CS
DM
DQ28
DQ29
DQ30
DQ31
D21
CS
DM
D27
DQS
I/O 0
I/O 1
I/O 2
I/O 3
D10
DQS
I/O 0
I/O 1
I/O 2
I/O 3
D11
CS
DM
DQS
I/O 0
I/O 1
I/O 2
I/O 3
D28
DQS
I/O 0
I/O 1
I/O 2
I/O 3
D29
CS
DM
CS
DM
CS
DM
DQS
I/O 0
I/O 1
I/O 2
I/O 3
D12
DQS
I/O 0
I/O 1
I/O 2
I/O 3
D13
DQS
I/O 0
I/O 1
I/O 2
I/O 3
D14
CS
DM
DQS
I/O 0
I/O 1
I/O 2
I/O 3
D30
DQS
I/O 0
I/O 1
I/O 2
I/O 3
D31
DQS
I/O 0
I/O 1
I/O 2
I/O 3
D32
CS
DM
DM4/DQS13
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
D4
CS
DM
DQ36
DQ37
DQ38
DQ39
D22
DQS5
CS
DM
CS
DM
DM5/DQS14
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
D5
CS
DM
DQ44
DQ45
DQ46
DQ47
D23
DQS6
CS
DM
CS
DM
DM6/DQS15
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
D6
CS
DM
DQ52
DQ53
DQ54
DQ55
D24
DQS7
DQS
I/O 0
I/O 1
I/O 2
I/O 3
D15
DQS
I/O 0
I/O 1
I/O 2
I/O 3
D16
CS
DM
DQS
I/O 0
I/O 1
I/O 2
I/O 3
D33
DQS
I/O 0
I/O 1
I/O 2
I/O 3
D34
CS
DM
DM7/DQS16
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
D7
CS
DM
DQ60
DQ61
DQ62
DQ63
D25
DQS8
CS
DM
CS
DM
DM8/DQS17
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
D8
CS
DM
CB4
CB5
CB6
CB7
D26
V DDSPD
Serial PD
V D D /V DDQ
SCL
SDA
WP
PCK
D9
DQS
I/O 0
I/O 1
I/O 2
I/O 3
DM3/DQS12
DM
DQS4
WE
DM
DM2/DQS11
DM
DQS3
CS1
BA0-BA1
A0-A12
RAS
CAS
CKE0
CKE1
CS
DM1/DQS10
DM
DQS2
CS0
DQS
I/O 0
I/O 1
I/O 2
I/O 3
R
E
G
I
S
T
E
R
RCS0
RCS1
A0
A1
A2
SA0
SA1
SA2
RBA0 - RBA1
BA0-BAn: SDRAMs D0 - D35
RA0 - RA12
A0-An: SDRAMs D0 - D35
RRAS
RAS: SDRAMs D0 - D35
RCAS
CAS: SDRAMs D0 - D35
RCKE0
CKE: SDRAMs D0 - D17
RCKE1
CKE: SDRAMs D18 - D35
RWE
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS
D17
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS
DM
D35
SPD
D0 - D35
D0 - D35
VREF
D0 - D35
V SS
D0 - D35
CK0, CK0
PLL
Notes:
1. DQ-to-I/O wiring is shown as recommended but may be changed.
2. DQ/DQS/DM/CKE/ CS relationships must be maintained as shown.
3. DQ, DQS, DM/DQS resistors: 22 Ohms.
WE: SDRAMs D0 - D35
RESET
PCK
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
Absolute Maximum Ratings
Parameter
Symbol
Value
Unit
Voltage on any pin relative to Vss
V IN, VOUT
-0.5 ~ 3.6
V
Voltage on V DD supply relative to Vss
V DD, V DDQ
-1.0 ~ 3.6
V
TSTG
-55 ~ +150
?C
Power dissipation
PD
1.5 * # of component
W
Short circuit current
IOS
50
mA
Storage temperature
Note : Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.
Functional operation should be restricted to recommended operating condition.
Exposure to higher than recommended voltage for extended periods of time could affect device reliability.
Power & DC Operating Conditions (SSTL_2 In/Out)
Recommended operating conditions (Voltage referenced to V SS =0V, T A=0 to 70?C)
Parameter
Symbol
Min
Max
Supply voltage(for device with a nominal V DD of 2.5V)
V DD
2.3
2.7
I/O Supply voltage
V DDQ
2.3
2.7
V
I/O Reference voltage
V REF
VDDQ/2-50mV
VDDQ/2+50mV
V
1
V TT
V REF-0.04
V REF+0.04
V
2
Input logic high voltage
V I H(DC)
V REF+0.15
V DDQ +0.3
V
4
Input logic low voltage
V IL (DC)
-0.3
V REF-0.15
V
4
Input Voltage Level, CK and CK inputs
V I N(DC)
-0.3
V DDQ +0.3
V
Input Differential Voltage, CK and CK inputs
V I D(DC)
0.3
V DDQ +0.6
V
II
-2
2
uA
Output leakage current
IO Z
-5
5
uA
Output High Current(Normal strengh driver)
;V OUT = VT T + 0.84V
IOH
-16.8
mA
Output High Current(Normal strengh driver)
;V OUT = VT T - 0.84V
IOL
16.8
mA
Output High Current(Half strengh driver)
;V OUT = V T T + 0.45V
IOH
-9
mA
Output High Current(Half strengh driver)
;V OUT = VT T - 0.45V
IOL
9
mA
I/O Termination voltage(system)
Input leakage current
Unit
Note
3
Notes : 1. Includes ? ?25mV margin for DC offset on V REF, and a combined total of ??50mV margin for all AC noise and DC offset on
V REF, bandwidth limited to 20MHz. The DRAM must accommodate DRAM current spikes on V REF and internal DRAM noise
coupled to V REF , both of which may result in V REF noise. V REF should be de-coupled with an inductance of ? ?3nH.
2. V TT is not applied directly to the device. V T T is a system supply for signal termination resistors, is expected to be set equal to
V REF, and must track variations in the DC level of V REF
3. V I D is the magnitude of the difference between the input level on CK and the input level on CK.
4. These parameters should be tested at the pin on actual components and may be checked at either the pin or the pad in
simulation. The AC and DC input specifications are relative to a VREF envelop that has been bandwidth limited to 200MHz.
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
DDR SDRAM IDD spec table
M383(12)L6523BTS [ (64M x 8) * 9 , 512MB Module ]
(V DD =2.7V, T = 10?C)
IDD6
Symbol
AA(DDR266@CL=2)
A2(DDR266@CL=2)
B0(DDR266@CL=2.5)
A0(DDR200@CL=2)
Unit
IDD0
1,620
1,490
1,490
1,490
mA
IDD1
1,840
1,720
1,720
1,720
mA
IDD2P
370
350
350
350
mA
IDD2F
895
770
770
770
mA
IDD2Q
505
480
480
480
mA
IDD3P
595
570
570
570
mA
IDD3N
1,080
950
950
950
mA
IDD4R
1,980
1,850
1,850
1,850
mA
IDD4W
2,020
1,900
1,900
1,900
mA
IDD5
2,790
2,660
2,660
2,660
mA
Normal
370
350
350
350
mA
Low power
350
330
330
330
mA
3,670
3,560
3,560
3,560
mA
IDD7A
Notes
Optional
* Module IDD was calculated on the basis of component IDD and can be differently measured according to DQ loading cap.
M383(12)L2923BTS [ (64M x 8) * 18 , 1GB Module ]
(V DD =2.7V, T = 10?C)
IDD6
Symbol
AA(DDR266@CL=2)
A2(DDR266@CL=2)
B0(DDR266@CL=2.5)
A0(DDR200@CL=2)
Unit
IDD0
2,190
2,190
2,190
2,190
mA
IDD1
2,420
2,420
2,420
2,420
mA
IDD2P
540
540
540
540
mA
IDD2F
1,290
1,290
1,290
1,290
mA
IDD2Q
810
810
810
810
mA
IDD3P
990
990
990
990
mA
IDD3N
1,650
1,650
1,650
1,650
mA
IDD4R
2,550
2,550
2,550
2,550
mA
IDD4W
2,600
2,600
2,600
2,600
mA
IDD5
3,360
3,360
3,360
3,360
mA
Normal
540
540
540
540
mA
Low power
500
500
500
500
mA
4,260
4,260
4,260
4,260
mA
IDD7A
Notes
Optional
* Module IDD was calculated on the basis of component IDD and can be differently measured according to DQ loading cap.
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
DDR SDRAM IDD spec table
M383(12)L2920BTS [ (128M x 4) * 18 , 1GB Module ]
(V DD=2.7V, T = 10?C)
IDD6
Symbol
AA(DDR266@CL=2)
A2(DDR266@CL=2)
B0(DDR266@CL=2.5)
A0(DDR200@CL=2)
Unit
IDD0
2,610
2,610
2,610
2,610
mA
IDD1
3,010
3,010
3,010
3,010
mA
IDD2P
420
420
420
420
mA
IDD2F
1,170
1,170
1,170
1,170
mA
IDD2Q
690
690
690
690
mA
IDD3P
870
870
870
870
mA
IDD3N
1,530
1,530
1,530
1,530
mA
IDD4R
3,330
3,330
3,330
3,330
mA
IDD4W
3,420
3,420
3,420
3,420
mA
IDD5
4,950
4,950
4,950
4,950
mA
Normal
420
420
420
420
mA
Low power
380
380
380
380
mA
6,750
6,750
6,750
6,750
mA
IDD7A
Notes
Optional
* Module IDD was calculated on the basis of component IDD and can be differently measured according to DQ loading cap.
M383(12)L5628BT1(0) [ (st.256M x 4) * 18 , 2GB Module ]
(V DD=2.7V, T = 10?C)
IDD6
Symbol
AA(DDR266@CL=2)
A2(DDR266@CL=2)
B0(DDR266@CL=2.5)
A0(DDR200@CL=2)
Unit
IDD0
3,760
3,760
3,760
3,760
mA
IDD1
4,210
4,210
4,210
4,210
mA
IDD2P
760
760
760
760
mA
IDD2F
1,960
1,960
1,960
1,960
mA
IDD2Q
1,300
1,300
1,300
1,300
mA
IDD3P
1,660
1,660
1,660
1,660
mA
IDD3N
2,680
2,680
2,680
2,680
mA
IDD4R
4,480
4,480
4,480
4,480
mA
IDD4W
4,570
4,570
4,570
4,570
mA
IDD5
6,100
6,100
6,100
6,100
mA
Normal
760
760
760
760
mA
Low power
680
680
680
680
mA
7,900
7,900
7,900
7,900
mA
IDD7A
Notes
Optional
* Module IDD was calculated on the basis of component IDD and can be differently measured according to DQ loading cap.
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
AC Operating Conditions
Parameter/Condition
Max
Symbol
Min
Input High (Logic 1) Voltage, DQ, DQS and DM signals
VIH(AC)
VREF + 0.31
Input Low (Logic 0) Voltage, DQ, DQS and DM signals.
VIL(AC)
Input Differential Voltage, CK and CK inputs
VID(AC)
0.7
Input Crossing Point Voltage, CK and CK inputs
VIX(AC)
0.5*VDDQ-0.2
Unit
Note
V
3
VREF - 0.31
V
3
VDDQ+0.6
V
1
0.5*VDDQ+0.2
V
2
Note : 1. VID is the magnitude of the difference between the input level on CK and the input on CK.
2. The value of V IX is expected to equal 0.5*V DDQ of the transmitting device and must track variations in the DC level of the same.
3. These parameters should be tested at the pim on actual components and may be checked at either the pin or the pad in
simulation. the AC and DC input specificatims are refation to a Vref envelope that has been bandwidth limited 20MHz.
V tt =0.5*V DDQ
RT =50?
Output
Z0=50?
V REF
=0.5*V DDQ
CLOAD =30pF
Output Load Circuit (SSTL_2)
Input/Output Capacitance
(VDD=2.5V, VDDQ=2.5V, TA= 25?C, f=1MHz)
M383(12)L6523BTS, M383(12)L2920BTS
Parameter
Symbol
Unit
Min
Max
Input capacitance(A0 ~ A12, BA0 ~ BA1,RAS,CAS,W E )
CIN1
9
11
pF
Input capacitance(CKE0)
CIN2
9
11
pF
Input capacitance( CS0)
CIN3
9
11
pF
Input capacitance( CLK0, CLK0 )
CIN4
11
12
pF
Input capacitance(DM0~DM8)
CIN5
10
11
pF
Data & DQS input/output capacitance(DQ0~DQ63)
Cout1
10
11
pF
Data input/output capacitance (CB0~CB7)
Cout2
10
11
pF
Parameter
Symbol
M383(12)L2923BTS, M383(12)L5628BT1(0)
Min
Max
Unit
Input capacitance(A0 ~ A12, BA0 ~ BA1,RAS,CAS,WE )
CIN1
9
11
pF
Input capacitance(CKE0,CKE1)
CIN2
9
11
pF
Input capacitance( CS0, CS1)
CIN3
9
11
pF
Input capacitance( CLK0, CLK0 )
CIN4
11
12
pF
Input capacitance(DM0~DM8)
CIN5
14
16
pF
Data & DQS input/output capacitance(DQ0~DQ63)
Cout1
14
16
pF
Data input/output capacitance (CB0~CB7)
Cout2
14
16
pF
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
AC Timming Parameters & Specifications
Parameter
Symbol
AA
(DDR266@CL=2)
Min
Max
A2
(DDR266@CL=2)
Min
Max
B0
(DDR266@CL=2.5)
Min
Max
A0
(DDR200@CL=2)
Min
Unit
Row cycle time
tRC
60
65
65
70
Refresh row cycle time
tRFC
75
75
75
80
Row active time
tRAS
45
RAS to CAS delay
tRCD
15
20
20
20
ns
tRP
15
20
20
20
ns
tRRD
15
15
15
15
ns
Write recovery time
tWR
15
15
15
15
ns
Last data in to Read command
tWTR
1
1
1
1
tCK
Row precharge time
Row active to Row active delay
Col. address to Col. address delay
Clock cycle time
CL=2.0
CL=2.5
Clock high level width
Clock low level width
tCCD
tCK
tCH
120K
1
45
120K
1
45
120K
1
48
ns
ns
120K
1
7.5
12
7.5
12
10
12
7.5
12
7.5
12
7.5
12
0.45
0.55
0.45
0.55
0.45
Note
Max
ns
tCK
10
12
ns
0.55
0.45
0.55
tCK
ns
tCL
0.45
0.55
0.45
0.55
0.45
0.55
0.45
0.55
tCK
tDQSCK
-0.75
+0.75
-0.75
+0.75
-0.75
+0.75
-0.8
+0.8
ns
Output data access time from CK/CK
tAC
-0.75
+0.75
-0.75
+0.75
-0.75
+0.75
-0.8
+0.8
ns
Data strobe edge to ouput data edge
tDQSQ
-
0.5
-
0.5
-
0.5
-
0.6
ns
Read Preamble
tRPRE
0.9
1.1
0.9
1.1
0.9
1.1
0.9
1.1
tCK
Read Postamble
tRPST
0.4
0.6
0.4
0.6
0.4
0.6
0.4
0.6
tCK
CK to valid DQS-in
tDQSS
0.75
1.25
0.75
1.25
0.75
1.25
0.75
1.25
tCK
DQS-in setup time
tWPRES
0
0
0
0
ns
DQS-in hold time
tWPRE
0.25
0.25
0.25
0.25
tCK
DQS falling edge to CK rising-setup time
tDSS
0.2
0.2
0.2
0.2
tCK
DQS falling edge from CK rising-hold time
tDSH
0.2
0.2
0.2
0.2
tCK
DQS-in high level width
tDQSH
0.35
0.35
0.35
0.35
tCK
DQS-in low level width
tDQSL
0.35
0.35
0.35
0.35
tDSC
0.9
Address and Control Input setup time(fast)
tIS
0.9
0.9
0.9
1.1
ns
i,5.7~9
Address and Control Input hold time(fast)
tIH
0.9
0.9
0.9
1.1
ns
i,5.7~9
Address and Control Input setup time(slow)
tIS
1.0
1.0
1.0
1.1
ns
i, 6~9
Address and Control Input hold time(slow)
tIH
1.0
1.0
1.0
1.1
ns
i, 6~9
Data-out high impedence time from CK/CK
tHZ
-0.75
+0.75
-0.75
+0.75
-0.75
+0.75
-0.8
+0.8
ns
1
Data-out low impedence time from CK/CK
tLZ
-0.75
+0.75
-0.75
+0.75
-0.75
+0.75
-0.8
+0.8
ns
1
DQS-out access time from CK/ CK
DQS-in cycle time
Input Slew Rate(for input only pins)
1.1
0.9
1.1
0.9
1.1
0.9
12
3
tCK
1.1
tSL(I)
0.5
0.5
0.5
0.5
Input Slew Rate(for I/O pins)
tSL(IO)
0.5
0.5
0.5
0.5
Output Slew Rate(x4,x8)
tSL(O)
1.0
4.5
1.0
4.5
1.0
4.5
1.0
4.5
Output Slew Rate Matching Ratio(rise to
fall)
tSLMR
0.67
1.5
0.67
1.5
0.67
1.5
0.67
1.5
tCK
V/ns
V/ns
V/ns
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
Parameter
AA
(DDR266@CL=2)
Symbol
Min
Max
A2
(DDR266@CL=2)
Min
DDR SDRAM
B0
(DDR266@CL=2.5)
Max
Min
A0
(DDR200@CL=2)
Max
Min
Unit
Mode register set cycle time
tMRD
15
15
15
16
ns
DQ & DM setup time to DQS
tDS
0.5
0.5
0.5
0.6
ns
DQ & DM hold time to DQS
tDH
Control & Address input pulse width
0.5
0.5
0.5
0.6
Note
Max
ns
j, k
j, k
tIPW
2.2
2.2
2.2
2.5
ns
8
DQ & DM input pulse width
tDIPW
1.75
1.75
1.75
2
ns
8
Power down exit time
tPDEX
7.5
7.5
7.5
10
ns
Exit self refresh to non-Read command
tXSNR
75
75
75
80
ns
Exit self refresh to read command
tXSRD
200
200
200
200
tCK
Refresh interval time
tREFI
7.8
7.8
7.8
7.8
us
4
Output DQS valid window
tQH
tHP
-tQHS
-
tHP
-tQHS
-
tHP
-tQHS
-
tHP
-tQHS
-
ns
11
Clock half period
tHP
tCLmin
or tCHmin
-
tCLmin
or tCHmin
-
tCLmin
or tCHmin
-
tCLmin
or tCHmin
-
ns
10, 11
0.8
ns
11
0.6
tCK
2
tCK
13
Data hold skew factor
tQHS
DQS write postamble time
tWPST
0.4
0.75
Active to Read with Auto precharge
command
tRAP
20
20
20
20
Autoprecharge write recovery +
Precharge time
tDAL
(tWR/tCK)
+
(tWR/tCK)
+
(tWR/tCK)
+
(tWR/tCK)
+
0.6
0.75
0.4
0.75
0.6
0.4
0.6
0.4
System Characteristics for DDR SDRAM
The following specification parameters are required in systems using DDR266 & DDR200 devices to ensure proper system performance. these characteristics are for system simulation purposes and are guaranteed by design.
Table 1 : Input Slew Rate for DQ, DQS, and DM
AC CHARACTERISTICS
DDR266
DDR200
PARAMETER
SYMBOL
MIN
MAX
MIN
MAX
Units
Notes
DQ/DM/DQS input slew rate measured between
VIH(DC), VIL(DC) and VIL(DC), VIH(DC)
DCSLEW
TBD
TBD
0.5
4.0
V/ns
a, m
Table 2 : Input Setup & Hold Time Derating for Slew Rate
Input Slew Rate
tIS
tIH
Units
Notes
0.5 V/ns
0
0
ps
i
0.4 V/ns
+50
0
ps
i
0.3 V/ns
+100
0
ps
i
Table 3 : Input/Output Setup & Hold Time Derating for Slew Rate
Input Slew Rate
tDS
tDH
Units
Notes
0.5 V/ns
0
0
ps
k
0.4 V/ns
+75
+75
ps
k
0.3 V/ns
+150
+150
ps
k
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
Table 4 : Input/Output Setup & Hold Derating for Rise/Fall Delta Slew Rate
Delta Slew Rate
tDS
tDH
Units
Notes
+/- 0.0 V/ns
0
0
ps
j
+/- 0.25 V/ns
+50
+50
ps
j
+/- 0.5 V/ns
+100
+100
ps
j
Table 5 : Output Slew Rate Characteristice (X4, X8 Devices only)
Slew Rate Characteristic
Typical Range
(V/ns)
Minimum
(V/ns)
Maximum
(V/ns)
Notes
Pullup Slew Rate
1.2 ~ 2.5
1.0
4.5
a,c,d,f,g,h
Pulldown slew
1.2 ~ 2.5
1.0
4.5
b,c,d,f,g,h
Table 6 : Output Slew Rate Characteristice (X16 Devices only)
Slew Rate Characteristic
Typical Range
(V/ns)
Minimum
(V/ns)
Maximum
(V/ns)
Notes
Pullup Slew Rate
1.2 ~ 2.5
0.7
5.0
a,c,d,f,g,h
Pulldown slew
1.2 ~ 2.5
0.7
5.0
b,c,d,f,g,h
Table 7 : Output Slew Rate Matching Ratio Characteristics
AC CHARACTERISTICS
DDR266
DDR200
PARAMETER
MIN
MAX
MIN
MAX
NOTES
Output Slew Rate Matching Ratio (Pullup to Pulldown)
TBD
TBD
0.67
1.5
e,m
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
System Notes :
a. Pullup slew rate is characteristized under the test conditions as shown in Figure 1.
Test point
Output
50 ?
VSSQ
Figure 1 : Pullup slew rate test load
b. Pulldown slew rate is measured under the test conditions shown in Figure 2.
VDDQ
50 ?
Output
Test point
Figure 2 : Pulldown slew rate test load
c. Pullup slew rate is measured between (VDDQ/2 - 320 mV +/- 250 mV)
Pulldown slew rate is measured between (VDDQ/2 + 320 mV +/- 250 mV)
Pullup and Pulldown slew rate conditions are to be met for any pattern of data, including all outputs switching and only one output
switching.
Example : For typical slew rate, DQ0 is switching
For minmum slew rate, all DQ bits are switching from either high to low, or low to high.
The remaining DQ bits remain the same as for previous state.
d. Evaluation conditions
Typical : 25 ?C (T Ambient), VDDQ = 2.5V, typical process
Minimum : 70 ?C (T Ambient), VDDQ = 2.3V, slow - slow process
Maximum : 0 ?C (T Ambient), VDDQ = 2.7V, fast - fast process
e. The ratio of pullup slew rate to pulldown slew rate is specified for the same temperature and voltage, over the entire temperature and
voltage range. For a given output, it represents the maximum difference between pullup and pulldown drivers due to process v ariation.
f. Verified under typical conditions for qualification purposes.
g. TSOPII package divices only.
h. Only intended for operation up to 266 Mbps per pin.
i. A derating factor will be used to increase tIS and tIH in the case where the input slew rate is below 0.5V/ns
as shown in Table 2. The Input slew rate is based on the lesser of the slew rates detemined by either VIH(AC) to VIL(AC) or
VIH(DC) to VIL(DC), similarly for rising transitions.
j. A derating factor will be used to increase tDS and tDH in the case where DQ, DM, and DQS slew rates differ, as shown in Table s 3 & 4.
Input slew rate is based on the larger of AC-AC delta rise, fall rate and DC-DC delta rise, Input slew rate is based on the lesser of the
slew rates determined by either VIH(AC) to VIL(AC) or VIH(DC) to VIL(DC), similarly for rising transitions.
The delta rise/fall rate is calculated as: {1/(Slew Rate1)} - {1/(Slew Rate2)}
For example : If Slew Rate 1 is 0.5 V/ns and slew Rate 2 is 0.4 V/ns, then the delta rise, fall rate is - 0.5ns/V . Using the table given, this
would result in the need for an increase in tDS and tDH of 100 ps.
k. Table 3 is used to increase tDS and tDH in the case where the I/O slew rate is below 0.5 V/ns. The I/O slew rate is based on the lesser
on the lesser of the AC - AC slew rate and the DC- DC slew rate. The inut slew rate is based on the lesser of the slew rates deter
mined by either VIH(ac) to VIL(ac) or VIH(DC) to VIL(DC), and similarly for rising transitions.
m. DQS, DM, and DQ input slew rate is specified to prevent double clocking of data and preserve setup and hold times. Signal tra nsi
tions through the DC region must be monotony.
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
Command Truth Table
DDR SDRAM
(V=Valid, X=Don?t Care, H=Logic High, L=Logic Low)
COMMAND
CKEn-1
CKEn
CS
RAS
CAS
WE
BA0,1
A10/AP
A0 ~ A9
A11, A12
Note
Register
Extended MRS
H
X
L
L
L
L
OP CODE
1, 2
Register
Mode Register Set
H
X
L
L
L
L
OP CODE
1, 2
L
L
L
H
X
L
H
H
H
Auto Refresh
Refresh
Entry
Self
Refresh
Exit
H
H
L
L
H
H
X
X
X
Bank Active & Row Addr.
H
X
L
L
H
H
V
Read &
Column Address
Auto Precharge Disable
H
X
L
H
L
H
V
Write &
Column Address
Auto Precharge Disable
H
X
L
H
L
L
V
H
X
L
H
H
L
Auto Precharge Enable
Auto Precharge Enable
Burst Stop
Precharge
Bank Selection
H
X
Entry
H
L
Exit
L
H
Entry
H
L
Exit
L
H
All Banks
Active Power Down
Precharge Power Down Mode
DM
H
No operation (NOP) : Not defined
H
L
L
H
L
H
X
X
X
L
V
V
V
X
X
X
X
H
X
X
X
L
H
H
H
H
X
X
X
V
V
V
L
X
X
X
X
X
L
H
H
H
3
3
X
3
Row Address
(A0~A9, A11,A12)
L
Column
Address
H
L
Column
Address
H
X
V
L
X
H
4
4
4
4, 6
7
X
5
X
X
X
H
3
X
8
9
9
Note : 1. OP Code : Operand Code. A 0 ~ A12 & BA 0 ~ BA 1 : Program keys. (@EMRS/MRS)
2. EMRS/ MRS can be issued only at all banks precharge state.
A new command can be issued 2 clock cycles after EMRS or MRS.
3. Auto refresh functions are same as the CBR refresh of DRAM.
The automatical precharge without row precharge command is meant by "Auto".
Auto/self refresh can be issued only at all banks precharge state.
4. BA 0 ~ BA1 : Bank select addresses.
If both BA 0 and BA 1 are "Low" at read, write, row active and precharge, bank A is selected.
If BA0 is "High" and BA 1 is "Low" at read, write, row active and precharge, bank B is selected.
If BA0 is "Low" and BA 1 is "High" at read, write, row active and precharge, bank C is selected.
If both BA 0 and BA 1 are "High" at read, write, row active and precharge, bank D is selected.
5. If A10 /AP is "High" at row precharge, BA0 and BA1 are ignored and all banks are selected.
6. During burst write with auto precharge, new read/write command can not be issued.
Another bank read/write command can be issued after the end of burst.
New row active of the associated bank can be issued at t RP after the end of burst.
7. Burst stop command is valid at every burst length.
8. DM sampled at the rising and falling edges of the DQS and Data-in are masked at the both edges (Write DM latency is 0).
9. This combination is not defined for any function, which means "No Operation(NOP)" in DDR SDRAM.
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
Physical Dimensions : 64M x 72 (M383L6523BTS)
Units : Inches (Millimeters)
5.25 ± 0.005
(133.350 ± 0.13)
0.118
(3.00)
5.171
(131.350)
A
B
0.7
0.39 3
REG
(10 .0 0)
PLL
(2.30 Mi n)
REG
0 .1 00 Min
0.78
(19.80)
(17 .8 0)
1.7
0.0787
R (2.00)
(43 .3 3)
5.077
(128.950)
2.500
A
0.10 M
B
C
B A
0.157 Max
(4 .2 4)
(0.167 )
(3.99 Max)
0.050 ± 0.0039
0.157
(4.00)
0.10 0
0.26
(6.62)
0.250
(6.350)
( 2.50 )
(1.270 ± 0.10)
0.118
(3.00)
0.039 ± 0.002
(1.000 ± 0.050)
0.0787
R (2.00)
0.1496
(3.80)
0.0078 ±0.006
(0.20 ± 0.15)
2.175
0.071
(1.80)
Detail A
0.050
(1.270)
Detail B
0.1575
(4.00)
0.10 M
C
AM B
Tolerances : ± 0.005(.13) unless otherwise specified.
The used device is 64Mx8 DDR SDRAM, TSOPII.
DDR SDRAM Part No : K4H510838B
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
Physical Dimensions: 128Mx72 (M383L2923BTS), 128Mx72 (M383L2920BTS)
Units : Inches (Millimeters)
5.25 ± 0.005
(133.350 ± 0.13)
5.171
(131.350)
A
B
A
B
0.7
0.393
REG
( 10.00 )
PLL
(2.30 Min )
REG
0.10 0 Min
0.78
(19.80)
(17.80 )
1.7
0.0787
R (2.00)
(43.33 )
0.118
(3.00)
5.077
(128.950)
2.500
0.10 M
C
B
A
( 4.24)
(0.16 7)
0.157 Max
(3.99 Max)
0.050 ± 0.0039
0.157
(4.00 )
0.100
0.26
(6.62)
0.250
(6.350 )
(2 .5 0 )
(1.270 ± 0.10)
0.118
(3.00)
0.039 ± 0.002
(1.000 ± 0.050)
0.0787
R (2.00)
0.1496
(3.80)
0.0078 ±0.006
(0.20 ± 0.15)
2.175
0.071
(1.80)
Detail A
0.050
(1.270)
Detail B
0.1575
(4.00)
0.10 M C
AM
B
Tolerances : ± 0.005(.13) unless otherwise specified.
The used device is 64Mx8, 128Mx4, DDR SDRAM, TSOPII.
DDR SDRAM Part No : K4H510838B, K4H510438B
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
Physical Dimensions: st.256Mx72 (M383L5628BT1)
Units : Inches (Millimeters)
5.25 ± 0.005
(133.350 ± 0.13)
0.118
(3.00)
5.171
(131.350)
A
B
0.7
0.393
REG
( 10.00 )
PLL
(2.30 Min )
REG
0.10 0 Min
0.78
(19.80)
(17.80 )
1.7
0.0787
R (2.00)
(43.33 )
5.077
(128.950)
2.500
A
0.10 M
B
REG
C
B A
(4 .2 4)
(0.16 7)
0.268 Max
(6.81 Max)
0.050 ± 0.0039
0.250
(6.350 )
0.157
(4.00 )
0.100
0.26
(6.62)
(2 .5 0 )
(1.270 ± 0.10)
0.118
(3.00)
0.039 ± 0.002
(1.000 ± 0.050)
0.0787
R (2.00)
0.1496
(3.80)
0.0078 ± 0.006
(0.20 ± 0.15)
2.175
0.071
(1.80 )
Detail A
0.050
(1.270)
Detail B
0.1575
(4.00)
0.10 M C A M B
Tolerances : ± 0.005(.13) unless otherwise specified
The used device is st.256Mx4 SDRAM, 66TSOPII
SDRAM Part No. : K4H1G0638B
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
Physical Dimensions : 64M x 72 (M312L6523BTS)
Units : Inches (Millimeters)
5.25 ± 0.005
(133.350 ± 0.13)
0.118
(3.00)
5.171
(131.350)
5.077
(128.950)
1.2
0.7
(10 .0 0)
0.39 3
(2.50 Mi n)
B
0 .1 00 Min
A
(2.30 Mi n)
0.78
(19.80)
(17 .8 0)
PLL
(30 .4 8)
REG
0.0787
R (2.00)
2.500
A
0.10 M
B
C
B
A
0.157 Max
(4.00 )
( 0.157 )
( 3.99 Max)
REG
0.050 ± 0.0039
0.157
(4.00)
0.10 0
0.26
(6.62)
0.250
(6.350)
( 2.50 )
(1.270 ± 0.10)
0.118
(3.00)
0.039 ± 0.002
(1.000 ± 0.050)
0.0787
R (2.00)
0.1496
(3.80)
0.0078 ± 0.006
(0.20 ± 0.15)
2.175
0.071
(1.8 0)
Detail A
0.050
(1.270 )
Detail B
0.1575
(4.00)
0.10 M C
AM B
Tolerances : ± 0.005(.13) unless otherwise specified
The used device is 64Mx8 DDR SDRAM, TSOPII
SDRAM Part No : K4H510838B
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
Physical Dimensions: 128Mx72 (M312L2923BTS), 128Mx72 (M312L2920BTS)
Units : Inches (Millimeters)
5.25 ± 0.005
(133.350 ± 0.13)
0.118
(3.00)
5.171
(131.350)
5.077
(128.950)
1.2
0.7
(10 .0 0)
0.39 3
(2.50 Mi n)
B
0 .1 00 Min
A
(2 .3 0 Min)
0.78
(19.80)
(17 .8 0)
PLL
(30 .4 8)
REG
0.0787
R (2.00)
2.500
A
0.10 M
B
C
B
A
0.157 Max
(4.00 )
( 0.157 )
( 3.99 Max)
REG
0.050 ± 0.0039
0.250
(6.350)
0.157
(4.00)
0.10 0
0.26
(6.62)
( 2.50 )
(1.270 ± 0.10)
0.118
(3.00)
0.039 ± 0.002
(1.000 ± 0.050)
0.0787
R (2.00)
0.1496
(3.80)
0.0078 ± 0.006
(0.20 ± 0.15)
2.175
0.071
(1.8 0)
Detail A
0.050
(1.270 )
Detail B
0.1575
(4.00)
0.10 M
C A M B
Tolerances : ± 0.005(.13) unless otherwise specified
The used device is 64Mx8, 128Mx4 DDRSDRAM, TSOPII
SDRAM Part No. : K4H510838B, K4H510438B
Revison 1.0 December, 2003
512MB, 1GB, 2GB TSOP Registered DIMM
DDR SDRAM
Physical Dimensions: st.256Mx72 (M312L5628BT0)
Units : Inches (Millimeters)
5.25 ± 0.005
(133.350 ± 0.13)
0.118
(3.00)
5.171
(131.350)
5.077
(128.950)
1.2
0.7
(17 .8 0)
0.39 3
(2.50 Mi n)
(2.30 Min )
B
0 .1 00 Min
A
(10 .0 0)
0.78
(19.80)
(30 .4 8)
Reg.
0.0787
R (2.00)
2.500
A
0.10 M
B
C
B
A
0.268 Max
PLL
(4.00 )
( 0.157 )
(6.81 Max)
0.050 ± 0.0039
0.250
(6.350 )
0.157
(4.00 )
0.10 0
0.26
(6.62)
( 2.50 )
(1.270 ± 0.10)
0.118
(3.00)
0.039 ± 0.002
(1.000 ± 0.050)
0.0787
R (2.00)
0.1496
(3.80)
0.0078 ± 0.006
(0.20 ± 0.15)
2.175
0.071
(1.80 )
Detail A
0.050
(1.270)
Detail B
0.1575
(4.00)
0.10 M C
AM B
Tolerances : ± 0.005(.13) unless otherwise specified
The used device is st.256Mx4 SDRAM, 66TSOPII
SDRAM Part NO : K4H1G0638B
Revison 1.0 December, 2003
Similar pages