Fairchild ML4800CS Power factor correction and pwm controller combo Datasheet

www.fairchildsemi.com
ML4800
Power Factor Correction and PWM Controller
Combo
Features
General Description
• Internally synchronized leading-edge PFC and trailingedge PWM in one IC
• TriFault Detect™ for UL1950 compliance and enhanced
safety
• Slew rate enhanced transconductance error amplifier for
ultra-fast PFC response
• Low power: 200µA startup current, 5.5mA operating
current
• Low total harmonic distortion, high PF
• Reduced ripple current in storage capacitor between PFC
and PWM sections
• Average current, continuous boost leading edge PFC
• PWM configurable for current-mode or voltage mode
operation
• Current fed gain modulator for improved noise immunity
• Overvoltage and brown-out protection, UVLO, and soft
start
The ML4800 is a controller for power factor corrected,
switched mode power supplies. Power Factor Correction
(PFC) allows the use of smaller, lower cost bulk capacitors,
reduces power line loading and stress on the switching FETs,
and results in a power supply that fully complies with
IEC1000-3-2 specification. Intended as a BiCMOS version
of the industry-standard ML4824, the ML4800 includes
circuits for the implementation of leading edge, average
current, “boost” type power factor correction and a trailing
edge, pulse width modulator (PWM). It also includes a
TriFault Detect™ function to help ensure that no unsafe
conditions will result from single component failure in the
PFC. Gate-drivers with 1A capabilities minimize the need
for external driver circuits. Low power requirements improve
efficiency and reduce component costs.
An over-voltage comparator shuts down the PFC section in
the event of a sudden decrease in load. The PFC section also
includes peak current limiting and input voltage brownout
protection. The PWM section can be operated in current or
voltage mode, at up to 250kHz, and includes an accurate
50% duty cycle limit to prevent transformer saturation.
Block Diagram
16
VFB
VEA
-
15
2.5V
13
1
POWER FACTOR CORRECTOR
IEAO
VEAO
0.5V
1.6kΩ
+
IAC
IEA
+
VCC
+
-
2.75V
-
-1V
+
-
GAIN
MODULATOR
VRMS
-
7.5V
REFERENCE
S
Q
R
Q
S
Q
R
Q
S
Q
R
Q
VREF
14
PFC OUT
1.6kΩ
ISENSE
17V
+
-
2
4
VCC
OVP
+
TRI-FAULT
PFC ILIMIT
12
3
RAMP 1
OSCILLATOR
7
RAMP 2
DUTY CYCLE
LIMIT
8
VDC
6
1.25V
VCC
SS
PWM OUT
-
25µA
5
DC ILIMIT
9
+
+
VFB
-
2.45V
+
VIN OK
1.0V
+
11
DC ILIMIT
VREF
PULSE WIDTH MODULATOR
VCC
UVLO
REV. 1.0.5 9/25/01
ML4800
PRODUCT SPECIFICATION
Pin Configuration
ML4800
16-Pin PDIP (P16)
16-Pin Narrow SOIC (S16N)
IEAO 1
IAC 2
ISENSE 3
VRMS 4
SS 5
VDC 6
16 VEAO
15 VFB
14 VREF
13 VCC
12 PFC OUT
11 PWM OUT
RAMP 1 7
10 GND
RAMP 2 8
9
DC ILIMIT
TOP VIEW
Pin Description
2
Pin
Name
Function
1
IEAO
2
IAC
PFC AC line reference input to Gain Modulator
3
ISENSE
Current sense input to the PFC Gain Modulator
4
VRMS
PFC Gain Modulator RMS line voltage compensation input
5
SS
Connection point for the PWM soft start capacitor
6
VDC
PWM voltage feedback input
7
RAMP 1
Oscillator timing node; timing set by RTCT
8
RAMP 2
When in current mode, this pin functions as the current sense input; when in voltage mode,
it is the PWM modulation ramp input.
PWM cycle-by-cycle current limit comparator input
Slew rate enhanced PFC transconductance error amplifier output
9
DC ILIMIT
10
GND
11
PWM OUT
PWM driver output
12
PFC OUT
PFC driver output
13
VCC
Positive supply
14
VREF
Buffered output for the internal 7.5V reference
15
VFB
PFC transconductance voltage error amplifier input
16
VEAO
Ground
PFC transconductance voltage error amplifier output
REV. 1.0.5 9/25/01
PRODUCT SPECIFICATION
ML4800
Abolute Maximum Ratings
Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.
Parameter
Min.
Max.
Units
18
V
VCC
ISENSE Voltage
-5
0.7
V
GND - 0.3
VCCZ + 0.3
V
IREF
10
mA
IAC Input Current
10
mA
Peak PFC OUT Current, Source or Sink
1
A
Voltage on Any Other Pin
Peak PWM OUT Current, Source or Sink
1
A
PFC OUT, PWM OUT Energy Per Cycle
1.5
µJ
Junction Temperature
150
°C
150
°C
Lead Temperature (Soldering, 10 sec)
260
°C
Thermal Resistance (θJA)
Plastic DIP
Plastic SOIC
80
105
°C/W
°C/W
Min
.Max.
Units
ML4800CX
0
70
°C
ML4800IX
-40
85
°C
Storage Temperature Range
-65
Operating Conditions
Temperature Range
Electrical Characteristics
Unless otherwise specified, VCC = 15V, RT = 52.3kΩ, CT = 470pF, TA = Operating Temperature Range (Note 1)
Symbol
Parameter
Conditions
Min.
Typ.
Max. Units
Voltage Error Amplifier
Transconductance
0
VNON INV = VINV, VEAO = 3.75V
Feedback Reference Voltage
Input Bias Current
30
2.43
Note 2
Output High Voltage
6.0
Output Low Voltage
5
V
65
90
µΩ
2.5
2.57
V
-0.5
-1.0
µA
6.7
0.1
Ω
Input Voltage Range
V
0.4
V
Source Current
VIN = ±0.5V, VOUT = 6V
-40
-140
µA
Sink Current
VIN = ±0.5V, VOUT = 1.5V
40
140
µA
50
60
dB
50
60
dB
Open Loop Gain
Power Supply Rejection Ratio
11V < VCC < 16.5V
Current Error Amplifier
Transconductance
Input Offset Voltage
REV. 1.0.5 9/25/01
-1.5
VNON INV = VINV, VEAO = 3.75V
2
V
50
100
150
µΩ
0
4
15
mV
Ω
Input Voltage Range
3
ML4800
PRODUCT SPECIFICATION
Electrical Characteristics (Continued)
Unless otherwise specified, VCC = 15V, RT = 52.3kΩ, CT = 470pF, TA = Operating Temperature Range (Note 1)
Symbol
Parameter
Conditions
Min.
Input Bias Current
Output High Voltage
Typ.
Max. Units
-0.5
-1.0
6.0
6.7
Output Low Voltage
0.65
µA
V
1.0
V
Source Current
VIN = ±0.5V, VOUT = 6V
-40
-104
µA
Sink Current
VIN = ±0.5V, VOUT = 1.5V
40
160
µA
60
70
dB
60
75
dB
Threshold Voltage
2.65
2.75
2.85
V
Hysteresis
175
250
325
mV
2.65
2.75
2.85
V
2
4
ms
0.4
0.5
0.6
V
Threshold Voltage
-0.9
-1.0
-1.1
V
(PFC ILIMIT VTH - Gain
Modulator Output)
120
220
Open Loop Gain
Power Supply Rejection Ratio
11V < VCC < 16.5V
OVP Comparator
Tri-Fault Detect
Fault Detect HIGH
Time to Fault Detect HIGH
VFB = VFAULT DETECT LOW to
VFB = OPEN. 470pF from VFB to
GND
Fault Detect LOW
PFC ILIMIT Comparator
Delay to Output
mV
150
300
ns
1.0
1.05
V
Input Bias Current
±0.3
±1
µA
Delay to Output
150
300
ns
DC ILIMIT Comparator
Threshold Voltage
0.95
VIN OK Comparator
Threshold Voltage
2.35
2.45
2.55
V
Hysteresis
0.8
1.0
1.2
V
0.60
0.80
1.05
GAIN Modulator
Gain (Note 3)
IAC = 100µA, VRMS = VFB = 0V
IAC = 50µA, VRMS = 1.2V, VFB = 0V
1.8
2.0
2.40
IAC = 50µA, VRMS = 1.8V, VFB = 0V
0.85
1.0
1.25
IAC = 100µA, VRMS = 3.3V, VFB = 0V
0.20
0.30
0.40
Bandwidth
IAC = 100µA
Output Voltage
IAC = 350µA, VRMS = 1V, VFB = 0V
10
MHz
0.60
0.75
0.9
V
71
76
81
kHz
Oscillator
Initial Accuracy
TA = 25°C
Voltage Stability
11V < VCC < 16.5V
Temperature Stability
Total Variation
Ramp Valley to Peak Voltage
4
Line, Temp
1
%
2
%
68
84
2.5
kHz
V
REV. 1.0.5 9/25/01
PRODUCT SPECIFICATION
ML4800
Electrical Characteristics (Continued)
Unless otherwise specified, VCC = 15V, RT = 52.3kΩ, CT = 470pF, TA = Operating Temperature Range (Note 1)
Symbol
Parameter
Conditions
PFC Dead Time
CT Discharge Current
Min.
Typ.
350
Max. Units
650
ns
VRAMP 2 = 0V, VRAMP 1 = 2.5V
3.5
5.5
7.5
mA
Output Voltage
TA = 25°C, I(VREF) = 1mA
7.4
7.5
7.6
V
Line Regulation
11V <VCC <16.5V
10
25
mV
Load Regulation
0mA <I(VREF) < 10mA;
TA = 0°C to 70°C
10
20
mV
0mA < I(VREF) < 5mA;
TA = –40°C to 85°C
10
20
mV
Reference
Temperature Stability
0.4
Total Variation
Line, Load, Temp
Long Term Stability
TJ = 125°C, 1000 Hours
Minimum Duty Cycle
VIEAO > 4.0V
Maximum Duty Cycle
VIEAO < 1.2V
Output Low Voltage
IOUT = -20mA
7.35
5
%
7.65
V
25
mV
0
%
PFC
Output High Voltage
Rise/Fall Time
90
95
0.4
%
0.8
V
IOUT = -100mA
0.7
2.0
V
IOUT = 10mA, VCC = 9V
0.4
0.8
V
IOUT = 20mA
VCC - 0.8V
V
IOUT = 100mA
VCC - 2V
V
CL = 1000pF
50
ns
PWM
Duty Cycle Range
Output Low Voltage
Output High Voltage
0-44
0-47
0-49
%
IOUT = -20mA
0.4
0.8
V
IOUT = -100mA
0.7
2.0
V
IOUT = 10mA, VCC = 9V
0.4
0.8
V
IOUT = 20mA
VCC - 0.8V
V
IOUT = 100mA
VCC - 2V
V
Rise/Fall Time
CL = 1000pF
50
Start-up Current
VCC = 12V, CL = 0
200
Operating Current
14V, CL = 0
ns
Supply
350
µA
5.5
7
mA
Undervoltage Lockout
Threshold
12.4
13
13.6
V
Undervoltage Lockout
Hysteresis
2.5
2.8
3.1
V
Notes
1. Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.
2. Includes all bias currents to other circuits connected to the VFB pin.
3. Gain = K x 5.3V; K = (IGAINMOD - IOFFSET) x [IAC (VEAO - 0.625)]-1; VEAOMAX=5V.
REV. 1.0.5 9/25/01
5
ML4800
PRODUCT SPECIFICATION
Typical Performance Characteristics
180
Ω
TRANSCONDUCTANCE (µ )
160
140
120
100
80
60
40
20
0
0
1
2
3
4
5
VFB (V)
Voltage Error Amplifier (VEA) Transconductance (gm)
480
VARIABLE GAIN BLOCK CONSTANT (K)
180
Ω
TRANSCONDUCTANCE (µ )
160
140
120
100
80
60
40
20
0
–500
420
360
300
240
180
120
60
0
0
500
IEA INPUT VOLTAGE (mV)
Current Error Amplifier (IEA) Transconductance (gm)
0
1
2
3
4
5
VRMS(V)
Gain Modulator Transfer Characteristic (K)
( I GAINMOD – 84µA )
–1
K = ----------------------------------------------------- mV
IAC × ( 5 – 0.625 )
6
REV. 1.0.5 9/25/01
PRODUCT SPECIFICATION
Functional Description
The ML4800 consists of an average current controlled,
continuous boost Power Factor Corrector (PFC) front end
and a synchronized Pulse Width Modulator (PWM) back
end. The PWM can be used in either current or voltage
mode. In voltage mode, feedforward from the PFC output
buss can be used to improve the PWM’s line regulation.
In either mode, the PWM stage uses conventional trailingedge duty cycle modulation, while the PFC uses leadingedge modulation. This patented leading/trailing edge modulation technique results in a higher usable PFC error amplifier bandwidth, and can significantly reduce the size of the
PFC DC buss capacitor.
The synchronization of the PWM with the PFC simplifies the
PWM compensation due to the controlled ripple on the PFC
output capacitor (the PWM input capacitor). The PWM section of the ML4800 runs at the same frequency as the PFC.
In addition to power factor correction, a number of protection features have been built into the ML4800. These include
soft-start, PFC overvoltage protection, peak current limiting,
brownout protection, duty cycle limiting, and under-voltage
lockout.
Power Factor Correction
Power factor correction makes a nonlinear load look like a
resistive load to the AC line. For a resistor, the current drawn
from the line is in phase with and proportional to the line
voltage, so the power factor is unity (one). A common class
of nonlinear load is the input of most power supplies, which
use a bridge rectifier and capacitive input filter fed from the
line. The peak-charging effect, which occurs on the input filter capacitor in these supplies, causes brief high-amplitude
pulses of current to flow from the power line, rather than a
sinusoidal current inphase with the line voltage. Such supplies present a power factor to the line of less than one (i.e.
they cause significant current harmonics of the power line
frequency to appear at their input). If the input current drawn
by such a supply (or any other nonlinear load) can be made
to follow the input voltage in instantaneous amplitude, it will
appear resistive to the AC line and a unity power factor will
be achieved.
To hold the input current draw of a device drawing power
from the AC line in phase with and proportional to the input
voltage, a way must be found to prevent that device from
loading the line except in proportion to the instantaneous line
voltage. The PFC section of the ML4800 uses a boost-mode
DC-DC converter to accomplish this. The input to the converter is the full wave rectified AC line voltage. No bulk filtering is applied following the bridge rectifier, so the input
voltage to the boost converter ranges (at twice line frequency) from zero volts to the peak value of the AC input
and back to zero. By forcing the boost converter to meet two
simultaneous conditions, it is possible to ensure that the current drawn from the power line is proportional to the input
REV. 1.0.5 9/25/01
ML4800
line voltage. One of these conditions is that the output voltage of the boost converter must be set higher than the peak
value of the line voltage. A commonly used value is
385VDC, to allow for a high line of 270VACrms. The other
condition is that the current drawn from the line at any given
instant must be proportional to the line voltage. Establishing
a suitable voltage control loop for the converter, which in
turn drives a current error amplifier and switching output
driver satisfies the first of these requirements. The second
requirement is met by using the rectified AC line voltage to
modulate the output of the voltage control loop. Such
modulation causes the current error amplifier to command a
power stage current that varies directly with the input
voltage. In order to prevent ripple, which will necessarily
appear at the output of the boost circuit (typically about
10VAC on a 385V DC level), from introducing distortion
back through the voltage error amplifier, the bandwidth of
the voltage loop is deliberately kept low. A final refinement
is to adjust the overall gain of the PFC such to be proportional to 1/VIN2, which linearizes the transfer function of the
system as the AC input voltage varies.
Since the boost converter topology in the ML4800 PFC is of
the current-averaging type, no slope compensation is
required.
PFC Section
Gain Modulator
Figure 1 shows a block diagram of the PFC section of the
ML4800. The gain modulator is the heart of the PFC, as it is
this circuit block which controls the response of the current
loop to line voltage waveform and frequency, rms line voltage, and PFC output voltage. There are three inputs to the
gain modulator. These are:
1.
A current representing the instantaneous input voltage
(amplitude and waveshape) to the PFC. The rectified
AC input sine wave is converted to a proportional
current via a resistor and is then fed into the gain
modulator at IAC. Sampling current in this way
minimizes ground noise, as is required in high power
switching power conversion environments. The gain
modulator responds linearly to this current.
2.
A voltage proportional to the long-term RMS AC line
voltage, derived from the rectified line voltage after
scaling and filtering. This signal is presented to the gain
modulator at VRMS. The gain modulator s output is
inversely proportional to VRMS2 (except at unusually
low values of VRMS where special gain contouring takes
over, to limit power dissipation of the circuit
components under heavy brownout conditions). The
relationship between VRMS and gain is called K, and is
illustrated in the Typical Performance Characteristics.
3.
The output of the voltage error amplifier, VEAO. The
gain modulator responds linearly to variations in this
voltage.
7
ML4800
PRODUCT SPECIFICATION
The output of the gain modulator is a current signal, in the
form of a full wave rectified sinusoid at twice the line frequency. This current is applied to the virtual-ground (negative) input of the current error amplifier. In this way the gain
modulator forms the reference for the current error loop, and
ultimately controls the instantaneous current draw of the
PFC from the power line. The general form for the output of
the gain modulator is:
I AC × VEAO
I GAINMOD = −−−−−−−−−−−−−−2−−−−− × 1V
V RMS
(1)
More exactly, the output current of the gain modulator is
given by:
Note that the output current of the gain modulator is limited
to 500µA.
Current Error Amplier
The current error amplifier’s output controls the PFC duty
cycle to keep the average current through the boost inductor
a linear function of the line voltage. At the inverting input to
the current error amplifier, the output current of the gain
modulator is summed with a current which results from a
negative voltage being impressed upon the ISENSE pin. The
negative voltage on ISENSE represents the sum of all currents
flowing in the PFC circuit, and is typically derived from a
current sense resistor in series with the negative terminal of
the input bridge rectifier. In higher power applications, two
current transformers are sometimes used, one to monitor the
ID of the boost MOSFET(s) and one to monitor the IF of the
boost diode. As stated above, the inverting input of the current error amplifier is a virtual ground. Given this fact, and
the arrangement of the duty cycle modulator polarities internal to the PFC, an increase in positive current from the gain
modulator will cause the output stage to increase its duty
15
2.5V
0.5V
1.6kΩ
ISENSE
Overvoltage Protection
The OVP comparator serves to protect the power circuit
from being subjected to excessive voltages if the load should
suddenly change. A resistor divider from the high voltage
DC output of the PFC is fed to VFB. When the voltage on
VFB exceeds 2.75V, the PFC output driver is shut down.
The PWM section will continue to operate. The OVP
comparator has 250mV of hysteresis, and the PFC will not
restart until the voltage at VFB drops below 2.50V. The VFB
should be set at a level where the active and passive external
power components and the ML4800 are within their safe
operating voltages, but not so low as to interfere with the
boost voltage regulation loop.
IEA
+
–
OVP
+
TRI-FAULT
2.75V
+
+
–
+
IAC
VRMS
TriFault detect is an entirely internal circuit. It requires no
external components to serve its protective function.
1
–
–1V
GAIN
MODULATOR
Q
+
R
Q
S
Q
R
Q
–
1.6kΩ
PFC ILIMIT
3
RAMP 1
7
S
–
2
4
In the case of a feedback path failure, the output of the PFC
could go out of safe operating limits. With such a failure,
VFB will go outside of its normal operating area. Should
VFB go too low, too high, or open, TriFault Detect senses the
error and terminates the PFC output drive.
IEAO
VEAO
VEA
–
The ISENSE pin, as well as being a part of the current feedback loop, is a direct input to the cycle-by-cycle current
limiter for the PFC section. Should the input voltage at this
pin ever be more negative than -1V, the output of the PFC
will be disabled until the protection flip-flop is reset by the
clock pulse at the start of the next PFC power cycle.
To improve power supply reliability, reduce system component count, and simplify compliance to UL 1950 safety
standards, the ML4800 includes TriFault Detect. This feature
monitors VFB (Pin 15) for certain PFC fault conditions.
where K is in units of V-1.
VFB
Cycle-By-Cycle Current Limiter
TriFault DetectTM
I GAINMOD = K × ( VEAO – 0.625V ) × I AC
16
cycle until the voltage on ISENSE is adequately negative to
cancel this increased current. Similarly, if the gain modulator’s output decreases, the output duty cycle will decrease, to
achieve a less negative voltage on the ISENSE pin.
PFC OUT
12
OSCILLATOR
Figure 1. PFC Section Block Diagram
8
REV. 1.0.5 9/25/01
PRODUCT SPECIFICATION
ML4800
Error Amplier Compensation
The PWM loading of the PFC can be modeled as a negative
resistor; an increase in input voltage to the PWM causes a
decrease in the input current. This response dictates the
proper compensation of the two transconductance error
amplifiers. Figure 2 shows the types of compensation
networks most commonly used for the voltage and current
error amplifiers, along with their respective return points.
The current loop compensation is returned to VREF to
produce a soft-start characteristic on the PFC: as the
reference voltage comes up from zero volts, it creates a
differentiated voltage on IEAO which prevents the PFC
from immediately demanding a full duty cycle on its boost
converter.
There are two major concerns when compensating the
voltage loop error amplifier; stability and transient response.
Optimizing interaction between transient response and
stability requires that the error amplifier’s open-loop crossover frequency should be 1/2 that of the line frequency, or
23Hz for a 47Hz line (lowest anticipated international power
frequency). The gain vs. input voltage of the ML4800’s
voltage error amplifier has a specially shaped non-linearity
such that under steady-state operating conditions the
transconductance of the error amplifier is at a local
minimum. Rapid perturbations in line or load conditions
will cause the input to the voltage error amplifier (VFB) to
deviate from its 2.5V (nominal) value. If this happens, the
transconductance of the voltage error amplifier will increase
significantly, as shown in the Typical Performance Characteristics. This raises the gain-bandwidth product of the
voltage loop, resulting in a much more rapid voltage loop
response to such perturbations than would occur with a
conventional linear gain characteristic.
The current amplifier compensation is similar to that of the
voltage error amplifier with the exception of the choice of
crossover frequency. The crossover frequency of the current
amplifier should be at least 10 times that of the voltage
amplifier, to prevent interaction with the voltage loop.
It should also be limited to less than 1/6th that of the
switching frequency, e.g. 16.7kHz for a 100kHz switching
frequency.
There is a modest degree of gain contouring applied to the
transfer characteristic of the current error amplifier, to
increase its speed of response to current-loop perturbations.
However, the boost inductor will usually be the dominant
factor in overall current loop response. Therefore, this
contouring is significantly less marked than that of the
voltage error amplifier. This is illustrated in the Typical
Performance Characteristics.
For more information on compensating the current and
voltage control loops, see Application Notes 33 and 34.
Application Note 16 also contains valuable information for
the design of this class of PFC.
VREF
VBIAS
RBIAS
PFC
OUTPUT
16
1
IEAO
VEAO
VFB
VEA
–
2.5V
+
15
VCC
ML4800
IEA
+
+
0.22µF
CERAMIC
15V
ZENER
GND
–
IAC
–
2
VRMS
4
GAIN
MODULATOR
ISENSE
3
Figure 2. Compensation Network Connections for the
Voltage and Current Error Amplifiers
REV. 1.0.5 9/25/01
Figure 3. External Component Connections to VCC
9
ML4800
PRODUCT SPECIFICATION
Oscillator (RAMP 1)
The oscillator frequency is determined by the values of RT
and CT, which determine the ramp and off-time of the
oscillator output clock:
1
f OSC = ---------------------------------------------------t RAMP + t DEADTIME
(2)
The dead time of the oscillator is derived from the following
equation:
V REF – 1.25
t RAMP = C T × R T × In -----------------------------V REF – 3.75
(3)
at VREF = 7.5V:
t RAMP = C T × R T × 0.51
output stage, and is thereby representative of the current
flowing in the converter’s output stage. DC ILIMIT, which
provides cycle-by-cycle current limiting, is typically connected to RAMP 2 in such applications. For voltage-mode
operation or certain specialized applications, RAMP 2 can
be connected to a separate RC timing network to generate a
voltage ramp against which VDC will be compared. Under
these conditions, the use of voltage feedforward from the
PFC buss can assist in line regulation accuracy and response.
As in current mode operation, the DC ILIMIT input is used
for output stage overcurrent protection.
No voltage error amplifier is included in the PWM stage of
the ML4800, as this function is generally performed on the
output side of the PWM’s isolation boundary. To facilitate
the design of optocoupler feedback circuitry, an offset has
been built into the PWM’s RAMP 2 input which allows VDC
to command a zero percent duty cycle for input voltages
below 1.25V.
The dead time of the oscillator may be determined using:
2.5V
t DEADTIME = ----------------- × C T = 450 × C T
5.5mA
PWM Current Limit
(4)
The dead time is so small (tRAMP >> tDEADTIME) that the
operating frequency can typically be approximated by:
1
f OSC = ---------------t RAMP
(5)
EXAMPLE:
For the application circuit shown in the data sheet, with the
oscillator running at:
1
f OSC = 100kHz = ---------------t RAMP
The DC ILIMIT pin is a direct input to the cycle-by-cycle
current limiter for the PWM section. Should the input
voltage at this pin ever exceed 1V, the output of the PWM
will be disabled until the output flip-flop is reset by the clock
pulse at the start of the next PWM power cycle.
VIN OK Comparator
The VIN OK comparator monitors the DC output of the PFC
and inhibits the PWM if this voltage on VFB is less than its
nominal 2.45V. Once this voltage reaches 2.45V, which
corresponds to the PFC output capacitor being charged to its
rated boost voltage, the soft-start begins.
PWM Control (RAMP 2)
The dead time of the oscillator adds to the Maximum PWM
Duty Cycle (it is an input to the Duty Cycle Limiter). With
zero oscillator dead time, the Maximum PWM Duty Cycle is
typically 45%. In many applications, care should be taken
that CT not be made so large as to extend the Maximum Duty
Cycle beyond 50%. This can be accomplished by using a
stable 390pF capacitor for CT.
When the PWM section is used in current mode, RAMP 2
is generally used as the sampling point for a voltage
representing the current in the primary of the PWM’s output
transformer, derived either by a current sensing resistor or a
current transformer. In voltage mode, it is the input for a
ramp voltage generated by a second set of timing components (RRAMP2, CRAMP2), that will have a minimum value of
zero volts and should have a peak value of approximately 5V.
In voltage mode operation, feedforward from the PFC output
buss is an excellent way to derive the timing ramp for the
PWM stage.
PWM SECTION
Soft Start
Solving for RT x CT yields 1.96 x 10-4. Selecting standard
components values, CT = 390pF, and RT = 51.1kΩ.
Pulse Width Modulator
The PWM section of the ML4800 is straightforward, but
there are several points which should be noted. Foremost
among these is its inherent synchronization to the PFC
section of the device, from which it also derives its basic
timing. The PWM is capable of current-mode or voltage
mode operation. In current-mode applications, the PWM
ramp (RAMP 2) is usually derived directly from a current
sensing resistor or current transformer in the primary of the
10
Start-up of the PWM is controlled by the selection of the
external capacitor at SS. A current source of 25µA supplies
the charging current for the capacitor, and start-up of the
PWM begins at 1.25V. Start-up delay can be programmed by
the following equation:
25µA
C SS = t DELAY × --------------1.25V
(6)
REV. 1.0.5 9/25/01
PRODUCT SPECIFICATION
ML4800
function, it is important to limit the current through the
Zener to avoid overheating or destroying it. This can be
easily done with a single resistor in series with the Vcc pin,
returned to a bias supply of typically 18V to 20V. The
resistor’s value must be chosen to meet the operating current
requirement of the ML4800 itself (8.5mA, max.) plus the
current required by the two gate driver outputs.
where CSS is the required soft start capacitance, and tDELAY
is the desired start-up delay.
It is important that the time constant of the PWM soft-start
allow the PFC time to generate sufficient output power for
the PWM section. The PWM start-up delay should be at least
5ms.
Solving for the minimum value of CSS:
25µA
Css = 5ms × --------------- = 100nF
1.25V
EXAMPLE:
With a VBIAS of 20V, a VCC of 15V and the ML4800 driving
a total gate charge of 90nC at 100kHz (e.g., 1 IRF840
MOSFET and 2 IRF820 MOSFETs), the gate driver current
required is:
(6a)
Caution should be exercised when using this minimum soft
start capacitance value because premature charging of the SS
capacitor and activation of the PWM section can result if
VFB is in the hysteresis band of the VIN OK comparator at
start-up. The magnitude of VFB at start-up is related both to
line voltage and nominal PFC output voltage. Typically, a
1.0µF soft start capacitor will allow time for V FB and PFC
out to reach their nominal values prior to activation of the
PWM section at line voltages between 90Vrms and
265Vrms.
I2
I1
+
V BIAS – V CC
R BIAS = --------------------------------I CC + I G + I Z
(8)
Choose RBIAS = 240Ω.
The ML4800 should be locally bypassed with a 1.0µF
ceramic capacitor. In most applications, an electrolytic
capacitor of between 47µF and 220µF is also required across
the part, both for filtering and as part of the start-up bootstrap
circuitry.
The ML4800 is a voltage-fed part. It requires an external
15V, ±10% (or better) shunt voltage regulator, or some other
VCC regulator, to regulate the voltage supplied to the part at
15V nominal. This allows low power dissipation while at the
same time delivering 13V nominal gate drive at the PWM
OUT and PFC OUT outputs. If using a Zener diode for this
SW2
(7)
20V – 15V
R BIAS = -------------------------------------------------- = 250Ω
6mA + 9mA + 5mA
Generating VCC
L1
I GATEDRIVE = 100kHz × 90nC = 9mA
I3
I4
VIN
RL
SW1
DC
C1
RAMP
VEAO
REF
U3
+
–EA
TIME
DFF
RAMP
OSC
U4
CLK
+
–
U1
R
Q
D U2
Q
CLK
VSW1
TIME
Figure 4. Typical Trailing Edge Control Scheme
REV. 1.0.5 9/25/01
11
ML4800
PRODUCT SPECIFICATION
Leading/Trailing Modulation
One of the advantages of this control technique is that it
requires only one system clock. Switch 1 (SW1) turns off
and switch 2 (SW2) turns on at the same instant to minimize
the momentary “no-load” period, thus lowering ripple voltage generated by the switching action. With such synchronized switching, the ripple voltage of the first stage is
reduced. Calculation and evaluation have shown that the
120Hz component of the PFC’s output ripple voltage can be
reduced by as much as 30% using this method.
Conventional Pulse Width Modulation (PWM) techniques
employ trailing edge modulation in which the switch will
turn on right after the trailing edge of the system clock. The
error amplifier output voltage is then compared with the
modulating ramp. When the modulating ramp reaches the
level of the error amplifier output voltage, the switch will be
turned OFF. When the switch is ON, the inductor current will
ramp up. The effective duty cycle of the trailing edge modulation is determined during the ON time of the switch. Figure
4 shows a typical trailing edge control scheme.
Typical Applications
Figure 6 is the application circuit for a complete 100W
power factor corrected power supply, designed using the
methods and general topology detailed in Application Note
33.
In the case of leading edge modulation, the switch is turned
OFF right at the leading edge of the system clock. When the
modulating ramp reaches the level of the error amplifier output voltage, the switch will be turned ON. The effective
duty-cycle of the leading edge modulation is determined during the OFF time of the switch. Figure 5 shows a leading
edge control scheme.
SW2
L1
I2
I1
+
I3
I4
VIN
RL
SW1
DC
C1
RAMP
VEAO
REF
U3
+
EA
–
RAMP
OSC
U4
CLK
VEAO
+
–
CMP
U1
TIME
DFF
R
Q
D U2
Q
CLK
VSW1
TIME
Figure 5. Typical Leading Edge Control Scheme
12
REV. 1.0.5 9/25/01
REV. 1.0.5 9/25/01
R39
33Ω
R7
1.2Ω
C1
0.47µF
D15
1N914
D13
1N914
D14
1N914
C19
1.0µF
R4
13.2kΩ
C3
R3
0.22µF 100kΩ
C2
0.47µF
R8
1.2Ω
R2
357kΩ
R1
357kΩ
BR1
4A, 600V
KBL06
R10
249kΩ
C26
47µF
R9
249kΩ
R27
82kΩ
C18
470pF
R20
22Ω
R38
42.2kΩ
8
7
6
5
4
3
2
1
RAMP 2
RAMP1
VDC
SS
VRMS
ISENSE
IAC
IEAO
VFB
VCC
VREF
DC ILMIT
GND
PWM OUT
PFC OUT
U1
VDC
C6 1.5nF
ML4800
R12 68.1k
C5
100µF
9
10
11
12
13
14
15
16
C28
220pF
C12
10µF
35V
C4
4.7nF
C7 150pF
R28
240Ω
IRF840A
Q1
IRF840A
D2
15V
1N4744A
R16 10kΩ
C11
220pF
Q1G
D1
8A
FES16JT
D7, D8, D10; 1N966B
D3, D5, D6, D12; UF4005
D4; 1N4733A
D2; 1N4744A
D11; MBR2545CT
L1; PREMIER MAGNETICS TSD-1047
L2; PREMIER MAGNETICS VTP-05007
L3; PREMIER MAGNETICS TSD-904
T1; PREMIER MAGNETICS PMGD-03
T2; PREMIER MAGNETICS TSD-735
UNUSED DESIGNATORS; C14, C16, C17, C27, C29, C33, D3, D9, R42, R43, R36, R35
RT/CT
R6
1.2Ω
NOTE:
R5
1.2Ω
ISENSE
AC INPUT
85 TO 260V
F1
3.15A
L1
D8
R14
383kΩ
R13
383kΩ
R17
3Ω
R15
4.99kΩ
C31
330pF
C13
0.22µF
REF
1N4733A
D4
5.1V
R22
2.2Ω
C8
150µF
R11
412kΩ
D11A
J8
PRI GND
C9
15nF
R26
10kΩ
R25
10kΩ
2N3904
Q4
D11B
L2
C10
10µF
R30
1.5kΩ
R29
1.2kΩ
C21
1500µF
U3
TL431A
VDC
R40
470Ω
U2
MOC8112
C24
0.47µF
VBUSS
MBR2545CT
T2C
D6
600V
D5
600V
PWM
ILIMIT
IRF820A
Q3
Q2
IRF820A
R37 1kΩ
C15
1.0µF
VCC
R23
220Ω
R21
2.2Ω
Q3G
D7
16V
R24
10kΩ
R19
33Ω
D10
C20
0.47µF
R18
33Ω
T1A
VFB
T1B
C25
0.1µF
Q2G
D12
R32
8.66kΩ
C30
1000µF
R33
2.26kΩ
C23
10nF
R31
10kΩ
R44
10kΩ
C22
10µF
C32
0.47µF
L3
12V
RETURN
12V RET
R34
240Ω
12V, 100W
12V
PRODUCT SPECIFICATION
ML4800
Figure 6. 100W Power Factor Corrected Power Supply, Designed Using Micro Linear Application Note 33
13
ML4800
PRODUCT SPECIFICATION
Ordering Information
Part Number
Temperature Range
Package
ML4800CP
0°C to 70°C
16-Pin PDIP (P16)
ML4800CS
0°C to 70°C
16-Pin Narrow SOIC (S16N)
ML4800IP
-40°C to 85°C
16-Pin PDIP (P16)
ML4800IS
-40°C to 85°C
16-Pin Narrow SOIC (S16N)
DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY
PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY
LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER
DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.
LIFE SUPPORT POLICY
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES
OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR
CORPORATION. As used herein:
1. Life support devices or systems are devices or systems
which, (a) are intended for surgical implant into the body,
or (b) support or sustain life, or (c) whose failure to perform
when properly used in accordance with instructions for use
provided in the labeling, can be reasonably expected to
result in significant injury of the user.
2. A critical component is any component of a life support
device or system whose failure to perform can be
reasonably expected to cause the failure of the life support
device or system, or to affect its safety or effectiveness.
www.fairchildsemi.com
9/25/01 0.0m 001
Stock#DS30004800
 2001 Fairchild Semiconductor Corporation
Similar pages