Micron MT48LC64M8A2TG Synchronous dram Datasheet

ADVANCE‡
512Mb: x4, x8, x16
SDRAM
SYNCHRONOUS
DRAM
MT48LC128M4A2 – 32 Meg x 4 x 4 banks
MT48LC64M8A2 – 16 Meg x 8 x 4 banks
MT48LC32M16A2 – 8 Meg x 16 x 4 banks
For the latest data sheet, please refer to the Micron Web site:
www.micron.com/dramds
FEATURES
Pin Assignment (Top View)
• PC100- and PC133-compliant
• Fully synchronous; all signals registered on positive
edge of system clock
• Internal pipelined operation; column address can be
changed every clock cycle
• Internal banks for hiding row access/precharge
• Programmable burst lengths: 1, 2, 4, 8, or full page
• Auto Precharge, includes CONCURRENT AUTO
PRECHARGE, and Auto Refresh Modes
• Self Refresh Mode
• 64ms, 8,192-cycle refresh
• LVTTL-compatible inputs and outputs
• Single +3.3V ±0.3V power supply
OPTIONS
54-Pin TSOP
x4 x8 x16
-
VDD
DQ0
VDDQ
DQ1
DQ2
VssQ
DQ3
DQ4
VDDQ
DQ5
DQ6
VssQ
DQ7
VDD
DQML
WE#
CAS#
RAS#
CS#
BA0
BA1
A10
A0
A1
A2
A3
VDD
NC DQ0
-
-
NC NC
DQ0 DQ1
-
-
NC NC
NC DQ2
-
-
NC NC
DQ1 DQ3
MARKING
• Configurations
128 Meg x 4 (32 Meg x 4 x 4 banks)
64 Meg x 8 (16 Meg x 8 x 4 banks)
32 Meg x 16 (8 Meg x 16 x 4 banks)
• WRITE Recovery (tWR)
tWR = “2 CLK”1
• Plastic Package – OCPL2
54-pin TSOP II (400 mil)
• Timing (Cycle Time)
7.5ns @ CL = 2 (PC133)
7.5ns @ CL = 3 (PC133)
• Self Refresh
Standard
Low power
• Operating Temperature
Commercial (0oC to +70oC)
-
128M4
64M8
32M16
A2
TG
-
-
NC
NC
-
-
NC
NC
-
-
x16 x8 x4
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
Vss
DQ15 DQ7
VssQ DQ14 NC
DQ13 DQ6
VDDQ DQ12 NC
DQ11 DQ5
VssQ DQ10 NC
DQ9 DQ4
VDDQ DQ8 NC
Vss
NC
DQMH DQM
CLK
CKE A12 A11 A9
A8
A7
A6
A5
A4
Vss
-
NC
NC
DQ3
NC
NC
NC
DQ2
NC
DQM
-
NOTE: The # symbol indicates signal is active LOW. A dash
(–) indicates x8 and x4 pin function is same as x16
pin function.
-7E
-75
None
L
Configuration
Refresh Count
128 Meg x 4
64 Meg x 8
32 Meg x 16
32 Meg x 4 x 4 banks 16 Meg x 8 x 4 banks 8 Meg x 16 x 4 banks
8K
8K
8K
Row Addressing
8K (A0–A12)
Bank Addressing
4 (BA0, BA1)
Column Addressing 4K (A0–A9, A11, A12)
None
NOTE: 1. Refer to Micron Technical Note TN-48-05.
2. Off-center parting line.
8K (A0–A12)
4 (BA0, BA1)
2K (A0–A9, A11)
8K (A0–A12)
4 (BA0, BA1)
1K (A0–A9)
KEY TIMING PARAMETERS
Part Number Example:
MT48LC32M16A2TG-75
SPEED
GRADE
-7E
-75
-7E
-75
512Mb SDRAM PART NUMBERS
PART NUMBER
MT48LC128M4A2TG
MT48LC64M8A2TG
MT48LC32M16A2TG
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
ARCHITECTURE
128 Meg x 4
64 Meg x 8
32 Meg x 16
CLOCK
ACCESS TIME SETUP
FREQUENCY CL = 2* CL = 3* TIME
143 MHz
133 MHz
133 MHz
100 MHz
–
–
5.4ns
6ns
5.4ns
5.4ns
–
–
1.5ns
1.5ns
1.5ns
1.5ns
HOLD
TIME
0.8ns
0.8ns
0.8ns
0.8ns
*CL = CAS (READ) latency
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
‡ PRODUCTS AND SPECIFICATIONS DISCUSSED HEREIN ARE FOR EVALUATION AND REFERENCE PURPOSES ONLY AND ARE SUBJECT TO CHANGE
BY MICRON WITHOUT NOTICE. PRODUCTS ARE ONLY WARRANTED BY MICRON TO MEET MICRON’S PRODUCTION DATA SHEET SPECIFICATIONS.
ADVANCE
512Mb: x4, x8, x16
SDRAM
GENERAL DESCRIPTION
page, with a burst terminate option. An auto precharge
function may be enabled to provide a self-timed row
precharge that is initiated at the end of the burst sequence.
The 512Mb SDRAM uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed
on every clock cycle to achieve a high-speed, fully random access. Precharging one bank while accessing one of
the other three banks will hide the precharge cycles and
provide seamless, high-speed, random-access operation.
The 512Mb SDRAM is designed to operate at 3.3V. An
auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTLcompatible.
SDRAMs offer substantial advances in DRAM operating performance, including the ability to synchronously
burst data at a high data rate with automatic columnaddress generation, the ability to interleave between internal banks to hide precharge time and the capability to
randomly change column addresses on each clock cycle
during a burst access.
The 512Mb SDRAM is a high-speed CMOS, dynamic
random-access memory containing 536,870,912 bits. It is
internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s
134,217,728-bit banks is organized as 8,192 rows by 4,096
columns by 4 bits. Each of the x8’s 134,217,728-bit banks
is organized as 8,192 rows by 2,048 columns by 8 bits.
Each of the x16’s 134,217,728-bit banks is organized as
8,192 rows by 1,024 columns by 16 bits.
Read and write accesses to the SDRAM are burst oriented; accesses start at a selected location and continue
for a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or
WRITE command. The address bits registered coincident
with the ACTIVE command are used to select the bank
and row to be accessed (BA0, BA1 select the bank; A0-A12
select the row). The address bits registered coincident
with the READ or WRITE command are used to select the
starting column location for the burst access.
The SDRAM provides for programmable READ or
WRITE burst lengths of 1, 2, 4, or 8 locations, or the full
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
2
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
TABLE OF CONTENTS
Functional Block Diagram – 128 Meg x 4 ....................
Functional Block Diagram – 64 Meg x 8 ...................
Functional Block Diagram – 32 Meg x 16 .................
Pin Descriptions ...........................................................
4
5
6
7
Functional Description ...............................................
Initialization ............................................................
Register Definition ..................................................
Mode Register ....................................................
Burst Length .................................................
Burst Type ....................................................
CAS Latency .................................................
Operating Mode ...........................................
Write Burst Mode .........................................
Commands ....................................................................
Truth Table 1 (Commands and DQM Operation) ............
Command Inhibit ...................................................
No Operation (NOP) ...............................................
Load Mode Register ................................................
Active .......................................................................
Read .......................................................................
Write .......................................................................
Precharge .................................................................
Auto Precharge ........................................................
Burst Terminate ......................................................
Auto Refresh ............................................................
Self Refresh ..............................................................
Operation ......................................................................
Bank/Row Activation ..............................................
Reads .......................................................................
Writes .......................................................................
Precharge .................................................................
Power-Down ............................................................
Clock Suspend .........................................................
8
8
8
8
8
9
10
10
10
11
11
12
12
12
12
12
12
12
12
13
13
13
14
14
16
21
23
23
24
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
Burst Read/Single Write .........................................
Concurrent Auto Precharge ...................................
Truth Table 2 (CKE) .....................................................
Truth Table 3 (Current State, Same Bank) ......................
Truth Table 4 (Current State, Different Bank) .................
Absolute Maximum Ratings ........................................
DC Electrical Characteristics and Operating
Conditions ................................................................
IDD Specifications and Conditions ..............................
Capacitance ...................................................................
24
25
27
28
30
32
32
32
33
AC Electrical Characteristics (Timing Table) ............ 33
Timing Waveforms
Initialize and Load Mode Register .........................
Power-Down Mode .................................................
Clock Suspend Mode ..............................................
Auto Refresh Mode .................................................
Self Refresh Mode ...................................................
Reads
Read – Without Auto Precharge .......................
Read – With Auto Precharge .............................
Single Read – Without Auto Precharge ............
Single Read – With Auto Precharge .................
Alternating Bank Read Accesses ......................
Read – Full-Page Burst ......................................
Read – DQM Operation ....................................
Writes
Write – Without Auto Precharge ......................
Write – With Auto Precharge ............................
Single Write – Without Auto Precharge ...........
Single Write – With Auto Precharge .................
Alternating Bank Write Accesses .....................
Write – Full-Page Burst .....................................
Write – DQM Operation ....................................
3
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
FUNCTIONAL BLOCK DIAGRAM
128 Meg x 4 SDRAM
CKE
CLK
COMMAND
DECODE
CS#
WE#
CAS#
RAS#
CONTROL
LOGIC
BANK3
BANK2
BANK1
MODE REGISTER
REFRESH 13
COUNTER
12
ROWADDRESS
MUX
13
13
BANK0
ROWADDRESS
LATCH
&
DECODER
8192
BANK0
MEMORY
ARRAY
(8,192 x 4,096 x 4)
1
DQM
SENSE AMPLIFIERS
4
8192
15
ADDRESS
REGISTER
2
DATA
OUTPUT
REGISTER
I/O GATING
DQM MASK LOGIC
READ DATA LATCH
WRITE DRIVERS
2
A0-A12,
BA0, BA1
1
BANK
CONTROL
LOGIC
4
4
4096
(x4)
DQ0DQ3
DATA
INPUT
REGISTER
COLUMN
DECODER
12
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
COLUMNADDRESS
COUNTER/
LATCH
12
4
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
FUNCTIONAL BLOCK DIAGRAM
64 Meg x 8 SDRAM
CKE
CLK
COMMAND
DECODE
CS#
WE#
CAS#
RAS#
CONTROL
LOGIC
BANK3
BANK2
BANK1
MODE REGISTER
REFRESH 13
COUNTER
12
ROWADDRESS
MUX
13
13
BANK0
ROWADDRESS
LATCH
&
DECODER
8192
BANK0
MEMORY
ARRAY
(8,192 x 2,048 x 8)
1
DQM
SENSE AMPLIFIERS
8
8192
15
ADDRESS
REGISTER
2
DATA
OUTPUT
REGISTER
I/O GATING
DQM MASK LOGIC
READ DATA LATCH
WRITE DRIVERS
2
A0-A12,
BA0, BA1
1
BANK
CONTROL
LOGIC
8
8
2048
(x8)
DQ0DQ7
DATA
INPUT
REGISTER
COLUMN
DECODER
11
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
COLUMNADDRESS
COUNTER/
LATCH
11
5
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
FUNCTIONAL BLOCK DIAGRAM
32 Meg x 16 SDRAM
CKE
CLK
COMMAND
DECODE
CS#
WE#
CAS#
RAS#
CONTROL
LOGIC
BANK3
BANK2
BANK1
MODE REGISTER
REFRESH 13
COUNTER
12
ROWADDRESS
MUX
13
13
BANK0
ROWADDRESS
LATCH
&
DECODER
8192
BANK0
MEMORY
ARRAY
(8,192 x 1,024 x 16)
2
DQML,
DQMH
SENSE AMPLIFIERS
16
8192
15
ADDRESS
REGISTER
2
DATA
OUTPUT
REGISTER
I/O GATING
DQM MASK LOGIC
READ DATA LATCH
WRITE DRIVERS
2
A0-A12,
BA0, BA1
2
BANK
CONTROL
LOGIC
16
16
1024
(x16)
DQ0DQ15
DATA
INPUT
REGISTER
COLUMN
DECODER
10
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
COLUMNADDRESS
COUNTER/
LATCH
10
6
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
PIN DESCRIPTIONS
PIN NUMBERS
SYMBOL
TYPE
38
CLK
Input
Clock: CLK is driven by the system clock. All SDRAM input signals are
sampled on the positive edge of CLK. CLK also increments the internal
burst counter and controls the output registers.
37
CKE
Input
Clock Enable: CKE activates (HIGH) and deactivates (LOW) the CLK signal.
Deactivating the clock provides PRECHARGE POWER-DOWN and SELF
REFRESH operation (all banks idle), ACTIVE POWER-DOWN (row active in
any bank) or CLOCK SUSPEND operation (burst/access in progress). CKE is
synchronous except after the device enters power-down and self refresh
modes, where CKE becomes asynchronous until after exiting the same
mode. The input buffers, including CLK, are disabled during power-down
and self refresh modes, providing low standby power. CKE may be tied
HIGH.
19
CS#
Input
Chip Select: CS# enables (registered LOW) and disables (registered HIGH)
the command decoder. All commands are masked when CS# is registered
HIGH. CS# provides for external bank selection on systems with multiple
banks. CS# is considered part of the command code.
18, 17, 16
RAS#, CAS#,
WE#
Input
Command Inputs: RAS#, CAS#, and WE# (along with CS#) define the
command being entered.
39
x4, x8: DQM
Input
15, 39
x16: DQML,
DQMH
Input/Output Mask: DQM is an input mask signal for write accesses and
an output enable signal for read accesses. Input data is masked when
DQM is sampled HIGH during a WRITE cycle. The output buffers are
placed in a High-Z state (two-clock latency) when DQM is sampled HIGH
during a READ cycle. On the x4 and x8, DQML (Pin 15) is a NC and DQMH
is DQM. On the x16, DQML corresponds to DQ0-DQ7 and DQMH
corresponds to DQ8-DQ15. DQML and DQMH are considered same state
when referenced as DQM.
20, 21
BA0, BA1
Input
Bank Address Inputs: BA0 and BA1 define to which bank the ACTIVE,
READ, WRITE, or PRECHARGE command is being applied.
23-26, 29-34, 22, 35, 36
A0–A12
Input
Address Inputs: A0-A12 are sampled during the ACTIVE command (rowaddress A0-A12) and READ/WRITE command (column-address A0-A9, A11,
A12 [x4]; A0-A9, A11 [x8]; A0-A9 [x16]; with A10 defining auto precharge)
to select one location out of the memory array in the respective bank.
A10 is sampled during a PRECHARGE command to determine if all banks
are to be precharged (A10 [HIGH]) or bank selected by (A10 [LOW]). The
address inputs also provide the op-code during a LOAD MODE REGISTER
command.
2, 4, 5, 7, 8, 10, 11, 13, 42,
44, 45, 47, 48, 50, 51, 53
2, 5, 8, 11, 44, 47, 50, 53
5, 11, 44, 50
40
DQ0–DQ15
DQ0–DQ7
DQ0–DQ3
NC
x16: I/O Data Input/Output: Data bus for x16 (4, 7, 10, 13, 15, 42, 45, 48, and 51 are
NCs for x8; and 2, 4, 7, 8, 10, 13, 15, 42, 45, 47, 48, 51, and 53 are NCs for x4).
x8: I/O Data Input/Output: Data bus for x8 (2, 8, 47, and 53 are NCs for x4).
x4: I/O Data Input/Output: Data bus for x4.
–
No Connect: This pin should be left unconnected.
3, 9, 43, 49
6, 12, 46, 52
VDDQ
VSSQ
Supply DQ Power: Isolated DQ power to the die for improved noise immunity.
Supply DQ Ground: Isolated DQ ground to the die for improved noise immunity.
1, 14, 27
VDD
Supply Power Supply: +3.3V ±0.3V.
28, 41, 54
VSS
Supply Ground.
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
DESCRIPTION
7
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
FUNCTIONAL DESCRIPTION
Register Definition
In general, the 512Mb SDRAMs (32 Meg x 4 x 4 banks,
16 Meg x 8 x 4 banks, and 8 Meg x 16 x 4 banks) are quadbank DRAMs that operate at 3.3V and include a synchronous interface (all signals are registered on the positive
edge of the clock signal, CLK). Each of the x4’s 134,217,728bit banks is organized as 8,192 rows by 4,096 columns by
4 bits. Each of the x8’s 134,217,728-bit banks is organized
as 8,192 rows by 2,048 columns by 8 bits. Each of the x16’s
134,217,728-bit banks is organized as 8,192 rows by 1,024
columns by 16 bits.
Read and write accesses to the SDRAM are burst oriented; accesses start at a selected location and continue
for a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or
WRITE command. The address bits registered coincident
with the ACTIVE command are used to select the bank
and row to be accessed (BA0 and BA1 select the bank, A0A12 select the row). The address bits (x4: A0-A9, A11, A12;
x8: A0-A9, A11; x16: A0-A9) registered coincident with the
READ or WRITE command are used to select the starting
column location for the burst access.
Prior to normal operation, the SDRAM must be initialized. The following sections provide detailed information covering device initialization, register definition,
command descriptions and device operation.
MODE REGISTER
The Mode Register is used to define the specific mode
of operation of the SDRAM. This definition includes the
selection of a burst length, a burst type, a CAS latency, an
operating mode and a write burst mode, as shown in
Figure 1. The Mode Register is programmed via the LOAD
MODE REGISTER command and will retain the stored
information until it is programmed again or the device
loses power.
Mode Register bits M0-M2 specify the burst length,
M3 specifies the type of burst (sequential or interleaved),
M4-M6 specify the CAS latency, M7 and M8 specify the
operating mode, M9 specifies the write burst mode, and
M10 and M11 are reserved for future use. Address A12
(M12) is undefined but should be driven LOW during
loading of the Mode Register.
The Mode Register must be loaded when all banks are
idle, and the controller must wait the specified time
before initiating the subsequent operation. Violating either of these requirements will result in unspecified operation.
Burst Length
Read and write accesses to the SDRAM are burst oriented, with the burst length being programmable, as
shown in Figure 1. The burst length determines the maximum number of column locations that can be accessed
for a given READ or WRITE command. Burst lengths of 1,
2, 4 or 8 locations are available for both the sequential
and the interleaved burst types, and a full-page burst is
available for the sequential type. The full-page burst is
used in conjunction with the BURST TERMINATE command to generate arbitrary burst lengths.
Reserved states should not be used, as unknown operation or incompatibility with future versions may result.
When a READ or WRITE command is issued, a block of
columns equal to the burst length is effectively selected.
All accesses for that burst take place within this block,
meaning that the burst will wrap within the block if a
boundary is reached. The block is uniquely selected by
A1-A9, A11, A12 (x4); A1-A9, A11 (x8); or A1-A9 (x16) when
the burst length is set to two; by A2-A9, A11, A12 (x4); A2A9, A11 (x8) or A2-A9 (x16) when the burst length is set to
four; and by A3-A9, A11, A12 (x4); A3-A9, A11 (x8) or A3-A9
(x16) when the burst length is set to eight. The remaining
(least significant) address bit(s) is (are) used to select the
starting location within the block. Full-page bursts wrap
within the page if the boundary is reached.
Initialization
SDRAMs must be powered up and initialized in a
predefined manner. Operational procedures other than
those specified may result in undefined operation. Once
power is applied to VDD and VDDQ (simultaneously) and
the clock is stable (stable clock is defined as a signal
cycling within timing constraints specified for the clock
pin), the SDRAM requires a 100µs delay prior to issuing
any command other than a COMMAND INHIBIT or NOP.
Starting at some point during this 100µs period and continuing at least through the end of this period, COMMAND INHIBIT or NOP commands should be applied.
Once the 100µs delay has been satisfied with at least
one COMMAND INHIBIT or NOP command having been
applied, a PRECHARGE command should be applied. All
banks must then be precharged, thereby placing the
device in the all banks idle state.
Once in the idle state, two AUTO REFRESH cycles
must be performed. After the AUTO REFRESH cycles are
complete, the SDRAM is ready for Mode Register programming. Because the Mode Register will power up in
an unknown state, it should be loaded prior to applying
any operational command.
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
8
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
Burst Type
Accesses within a given burst may be programmed to
be either sequential or interleaved; this is referred to as
the burst type and is selected via bit M3.
The ordering of accesses within a burst is determined
by the burst length, the burst type and the starting column address, as shown in Table 1.
Table 1
Burst Definition
Burst
Length
A0
0
1
A1 A0
0
0
0
1
1
0
1
1
A2 A1 A0
0
0
0
0
0
1
0
1
0
0
1
1
1
0
0
1
0
1
1
1
0
1
1
1
2
A12 A11 A10
A9
A8
A6
A7
A5
A4
A3
A1
A2
Address Bus
A0
4
12
11
10
Reserved*
9
8
6
7
WB Op Mode
5
4
CAS Latency
3
1
2
BT
0
Mode Register (Mx)
Burst Length
*Should program
M12, M11, M10 = “0, 0, 0”
to ensure compatibility
with future devices.
Burst Length
M2 M1 M0
M3 = 0
M3 = 1
0
0
0
1
1
0
0
1
2
2
0
1
0
4
4
0
1
1
8
8
1
0
0
Reserved
Reserved
1
0
1
Reserved
Reserved
1
1
0
Reserved
Reserved
1
1
1
Full Page
Reserved
8
Full
Page
(y)
Burst Type
M3
0
Sequential
1
Interleaved
M6 M5 M4
0
0
Reserved
0
0
1
Reserved
0
1
0
2
0
1
1
3
1
0
0
Reserved
1
0
1
Reserved
1
1
0
Reserved
1
1
1
Reserved
M8
M7
M6-M0
Operating Mode
0
0
Defined
Standard Operation
-
-
-
M9
Write Burst Mode
0
Programmed Burst Length
1
Single Location Access
All other states reserved
Figure 1
Mode Register Definition
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
0-1
1-0
0-1
1-0
0-1-2-3
1-2-3-0
2-3-0-1
3-0-1-2
0-1-2-3
1-0-3-2
2-3-0-1
3-2-1-0
0-1-2-3-4-5-6-7
1-2-3-4-5-6-7-0
2-3-4-5-6-7-0-1
3-4-5-6-7-0-1-2
4-5-6-7-0-1-2-3
5-6-7-0-1-2-3-4
6-7-0-1-2-3-4-5
7-0-1-2-3-4-5-6
Cn, Cn + 1, Cn + 2
n = A0-A11/9/8
Cn + 3, Cn + 4...
…Cn - 1,
(location 0-y)
Cn…
0-1-2-3-4-5-6-7
1-0-3-2-5-4-7-6
2-3-0-1-6-7-4-5
3-2-1-0-7-6-5-4
4-5-6-7-0-1-2-3
5-4-7-6-1-0-3-2
6-7-4-5-2-3-0-1
7-6-5-4-3-2-1-0
Not Supported
NOTE: 1. For full-page accesses: y = 4,096 (x4); y = 2,048
(x8); y = 1,024 (x16).
2. For a burst length of two, A1-A9, A11, A12 (x4);
A1-A9, A11 (x8); or A1-A9 (x16) select the blockof-two burst; A0 selects the starting column
within the block.
3. For a burst length of four, A2-A9, A11, A12 (x4);
A2-A9, A11 (x8); or A2-A9 (x16) select the blockof-four burst; A0-A1 select the starting column
within the block.
4. For a burst length of eight, A3-A9, A11, A12 (x4);
A3-A9, A11 (x8); or A3-A9 (x16) select the blockof-eight burst; A0-A2 select the starting column
within the block.
5. For a full-page burst, the full row is selected and
A0-A9, A11, A12 (x4); A0-A9, A11 (x8); or A0-A9
(x16) select the starting column.
6. Whenever a boundary of the block is reached
within a given sequence above, the following
access wraps within the block.
7. For a burst length of one, A0-A9, A11, A12 (x4);
A0-A9, A11 (x8); or A0-A9 (x16) select the unique
column to be accessed, and Mode Register bit M3
is ignored.
CAS Latency
0
Starting Column
Order of Accesses Within a Burst
Address
Type = Sequential Type = Interleaved
9
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
CAS Latency
The CAS latency is the delay, in clock cycles, between
the registration of a READ command and the availability
of the first piece of output data. The latency can be set to
two or three clocks.
If a READ command is registered at clock edge n, and
the latency is m clocks, the data will be available by clock
edge n + m. The DQs will start driving as a result of the
clock edge one cycle earlier (n + m - 1), and provided that
the relevant access times are met, the data will be valid by
clock edge n + m. For example, assuming that the clock
cycle time is such that all relevant access times are met,
if a READ command is registered at T0 and the latency is
programmed to two clocks, the DQs will start driving
after T1 and the data will be valid by T2, as shown in
Figure 2. Table 2 below indicates the operating frequencies at which each CAS latency setting can be used.
Reserved states should not be used as unknown operation or incompatibility with future versions may result.
Operating Mode
The normal operating mode is selected by setting M7
and M8 to zero; the other combinations of values for M7
and M8 are reserved for future use and/or test modes.
The programmed burst length applies to both READ and
WRITE bursts.
Test modes and reserved states should not be used
because unknown operation or incompatibility with future versions may result.
Write Burst Mode
When M9 = 0, the burst length programmed via
M0-M2 applies to both READ and WRITE bursts; when
M9 = 1, the programmed burst length applies to READ
bursts, but write accesses are single-location (nonburst)
accesses.
Table 2
CAS Latency
ALLOWABLE OPERATING
FREQUENCY (MHz)
T0
T1
T2
T3
CLK
COMMAND
READ
NOP
NOP
tLZ
tOH
SPEED
CAS
LATENCY = 2
CAS
LATENCY = 3
-7E
≤ 133
≤ 143
-75
≤ 100
≤ 133
DOUT
DQ
tAC
CAS Latency = 2
T0
T1
T2
T3
T4
NOP
NOP
NOP
CLK
COMMAND
READ
tLZ
tOH
DOUT
DQ
tAC
CAS Latency = 3
DON’T CARE
UNDEFINED
Figure 2
CAS Latency
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
10
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
COMMANDS
Truth Table 1 provides a quick reference of available
commands. This is followed by a written description of
each command. Three additional Truth Tables appear
following the Operation section; these tables provide
current state/next state information.
TRUTH TABLE 1 – COMMANDS AND DQM OPERATION
(Note: 1)
NAME (FUNCTION)
CS# RAS# CAS# WE# DQM
ADDR
DQs
X
X
NOTES
COMMAND INHIBIT (NOP)
H
X
X
X
X
NO OPERATION (NOP)
L
H
H
H
X
X
X
ACTIVE (Select bank and activate row)
L
L
H
H
X
Bank/Row
X
3
H
L/H8
Bank/Col
X
4
Bank/Col
Valid
4
READ (Select bank and column, and start READ burst)
L
H
L
WRITE (Select bank and column, and start WRITE burst)
L
H
L
L
L/H8
BURST TERMINATE
L
H
H
L
X
X
Active
PRECHARGE (Deactivate row in bank or banks)
L
L
H
L
X
Code
X
5
AUTO REFRESH or SELF REFRESH
(Enter self refresh mode)
L
L
L
H
X
X
X
6, 7
LOAD MODE REGISTER
L
L
L
L
X
Op-Code
X
2
Write Enable/Output Enable
–
–
–
–
L
–
Active
8
Write Inhibit/Output High-Z
–
–
–
–
H
–
High-Z
8
NOTE: 1.
2.
3.
4.
5.
6.
7.
8.
CKE is HIGH for all commands shown except SELF REFRESH.
A0-A11 define the op-code written to the Mode Register, and A12 should be driven LOW.
A0-A12 provide row address, and BA0, BA1 determine which bank is made active.
A0-A9, A11, A12 (x4); A0-A9, A11 (x8); or A0-A9 (x16) provide column address; A10 HIGH enables the auto precharge
feature (nonpersistent), while A10 LOW disables the auto precharge feature; BA0, BA1 determine which bank is being
read from or written to.
A10 LOW: BA0, BA1 determine the bank being precharged. A10 HIGH: All banks precharged and BA0, BA1 are “Don’t
Care.”
This command is AUTO REFRESH if CKE is HIGH; SELF REFRESH if CKE is LOW.
Internal refresh counter controls row addressing; all inputs and I/Os are “Don’t Care” except for CKE.
Activates or deactivates the DQs during WRITEs (zero-clock delay) and READs (two-clock delay).
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
11
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
WRITE
The WRITE command is used to initiate a burst write
access to an active row. The value on the BA0, BA1 inputs
selects the bank, and the address provided on inputs A0A9, A11, A12 (x4); A0-A9, A11 (x8); or A0-A9 (x16) selects
the starting column location. The value on input A10
determines whether or not auto precharge is used. If auto
precharge is selected, the row being accessed will be
precharged at the end of the WRITE burst; if auto
precharge is not selected, the row will remain open for
subsequent accesses. Input data appearing on the DQs is
written to the memory array subject to the DQM input
logic level appearing coincident with the data. If a given
DQM signal is registered LOW, the corresponding data
will be written to memory; if the DQM signal is registered
HIGH, the corresponding data inputs will be ignored,
and a WRITE will not be executed to that byte/column
location.
COMMAND INHIBIT
The COMMAND INHIBIT function prevents new commands from being executed by the SDRAM, regardless of
whether the CLK signal is enabled. The SDRAM is effectively deselected. Operations already in progress are not
affected.
NO OPERATION (NOP)
The NO OPERATION (NOP) command is used to perform a NOP to an SDRAM which is selected (CS# is LOW).
This prevents unwanted commands from being registered during idle or wait states. Operations already in
progress are not affected.
LOAD MODE REGISTER
The Mode Register is loaded via inputs A0-A11 (A12
should be driven LOW.) See Mode Register heading in the
Register Definition section. The LOAD MODE REGISTER
command can only be issued when all banks are idle, and
a subsequent executable command cannot be issued
until tMRD is met.
PRECHARGE
The PRECHARGE command is used to deactivate the
open row in a particular bank or the open row in all banks.
The bank(s) will be available for a subsequent row access
a specified time (tRP) after the PRECHARGE command is
issued. Input A10 determines whether one or all banks
are to be precharged, and in the case where only one bank
is to be precharged, inputs BA0, BA1 select the bank.
Otherwise BA0, BA1 are treated as “Don’t Care.” Once a
bank has been precharged, it is in the idle state and must
be activated prior to any READ or WRITE commands
being issued to that bank.
ACTIVE
The ACTIVE command is used to open (or activate) a
row in a particular bank for a subsequent access. The
value on the BA0, BA1 inputs selects the bank, and the
address provided on inputs A0-A12 selects the row. This
row remains active (or open) for accesses until a
PRECHARGE command is issued to that bank. A
PRECHARGE command must be issued before opening a
different row in the same bank.
READ
The READ command is used to initiate a burst read
access to an active row. The value on the BA0, BA1 inputs
selects the bank, and the address provided on inputs A0A9, A11, A12 (x4); A0-A9, A11 (x8); or A0-A9 (x16) selects
the starting column location. The value on input A10
determines whether or not auto precharge is used. If auto
precharge is selected, the row being accessed will be
precharged at the end of the READ burst; if auto precharge
is not selected, the row will remain open for subsequent
accesses. Read data appears on the DQs subject to the
logic level on the DQM inputs two clocks earlier. If a given
DQM signal was registered HIGH, the corresponding
DQs will be High-Z two clocks later; if the DQM signal was
registered LOW, the DQs will provide valid data.
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
AUTO PRECHARGE
Auto precharge is a feature which performs the same
individual-bank PRECHARGE function described above,
without requiring an explicit command. This is accomplished by using A10 to enable auto precharge in conjunction with a specific READ or WRITE command. A
PRECHARGE of the bank/row that is addressed with the
READ or WRITE command is automatically performed
upon completion of the READ or WRITE burst, except in
the full-page burst mode, where auto precharge does not
apply. Auto precharge is nonpersistent in that it is either
enabled or disabled for each individual READ or WRITE
command.
Auto precharge ensures that the precharge is initiated
at the earliest valid stage within a burst. The user must
not issue another command to the same bank until the
precharge time (tRP) is completed. This is determined as
if an explicit PRECHARGE command was issued at the
earliest possible time, as described for each burst type in
the Operation section of this data sheet.
12
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
BURST TERMINATE
The BURST TERMINATE command is used to truncate either fixed-length or full-page bursts. The most
recently registered READ or WRITE command prior to
the BURST TERMINATE command will be truncated, as
shown in the Operation section of this data sheet.
SELF REFRESH
The SELF REFRESH command can be used to retain
data in the SDRAM, even if the rest of the system is
powered down. When in the self refresh mode, the SDRAM
retains data without external clocking. The SELF REFRESH command is initiated like an AUTO REFRESH
command except CKE is disabled (LOW). Once the SELF
REFRESH command is registered, all the inputs to the
SDRAM become “Don’t Care” with the exception of CKE,
which must remain LOW.
Once self refresh mode is engaged, the SDRAM provides its own internal clocking, causing it to perform its
own AUTO REFRESH cycles. The SDRAM must remain in
self refresh mode for a minimum period equal to tRAS
and may remain in self refresh mode for an indefinite
period beyond that.
The procedure for exiting self refresh requires a sequence of commands. First, CLK must be stable (stable
clock is defined as a signal cycling within timing constraints specified for the clock pin) prior to CKE going
back HIGH. Once CKE is HIGH, the SDRAM must have
NOP commands issued (a minimum of two clocks) for
tXSR because time is required for the completion of any
internal refresh in progress.
Upon exiting the self refresh mode, AUTO REFRESH
commands must be issued every 7.81µs or less as both
SELF REFRESH and AUTO REFRESH utilize the row refresh counter.
AUTO REFRESH
AUTO REFRESH is used during normal operation of
the SDRAM and is analogous to CAS#-BEFORE-RAS#
(CBR) REFRESH in conventional DRAMs. This command
is nonpersistent, so it must be issued each time a refresh
is required. All active banks must be PRECHARGED prior
to issuing a AUTO REFRESH comand. The AUTO REFRESH command should not be issued until the minimum tRP has been met after the PRECHARGE command
as shown in the operations section.
The addressing is generated by the internal refresh
controller. This makes the address bits “Don’t Care”
during an AUTO REFRESH command. The 512Mb SDRAM
requires 8,192 AUTO REFRESH cycles every 64ms (tREF),
regardless of width option. Providing a distributed AUTO
REFRESH command every 7.81µs will meet the refresh
requirement and ensure that each row is refreshed. Alternatively, 8,192 AUTO REFRESH commands can be issued
in a burst at the minimum cycle rate (tRC), once every
64ms.
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
13
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
Operation
CLK
BANK/ROW ACTIVATION
Before any READ or WRITE commands can be issued
to a bank within the SDRAM, a row in that bank must be
“opened.” This is accomplished via the ACTIVE command, which selects both the bank and the row to be
activated (see Figure 3).
After opening a row (issuing an ACTIVE command), a
READ or WRITE command may be issued to that row,
subject to the tRCD specification. tRCD (MIN) should be
divided by the clock period and rounded up to the next
whole number to determine the earliest clock edge after
the ACTIVE command on which a READ or WRITE command can be entered. For example, a tRCD specification
of 20ns with a 125 MHz clock (8ns period) results in 2.5
clocks, rounded to 3. This is reflected in Figure 4, which
covers any case where 2 < tRCD (MIN)/tCK - 3. (The same
procedure is used to convert other specification limits
from time units to clock cycles.)
A subsequent ACTIVE command to a different row in
the same bank can only be issued after the previous
active row has been “closed” (precharged). The minimum time interval between successive ACTIVE commands to the same bank is defined by tRC.
A subsequent ACTIVE command to another bank can
be issued while the first bank is being accessed, which
results in a reduction of total row-access overhead. The
minimum time interval between successive ACTIVE commands to different banks is defined by tRRD.
T0
CKE
HIGH
CS#
RAS#
CAS#
WE#
ROW
ADDRESS
A0-A12
BANK
ADDRESS
BA0, BA1
Figure 3
Activating a Specific Row In a
Specific Bank
T1
T2
NOP
NOP
T3
T4
CLK
COMMAND
ACTIVE
READ or
WRITE
tRCD
DON’T CARE
Example: Meeting
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
tRCD
Figure 4
(MIN) When 2 < tRCD (MIN)/tCK < 3
14
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
READs
READ bursts are initiated with a READ command, as
shown in Figure 5.
The starting column and bank addresses are provided
with the READ command, and auto precharge is either
enabled or disabled for that burst access. If auto precharge
is enabled, the row being accessed is precharged at the
completion of the burst. For the generic READ commands used in the following illustrations, auto precharge
is disabled.
During READ bursts, the valid data-out element from
the starting column address will be available following
the CAS latency after the READ command. Each subsequent data-out element will be valid by the next positive
clock edge. Figure 6 shows general timing for each possible CAS latency setting.
Upon completion of a burst, assuming no other commands have been initiated, the DQs will go High-Z. A fullpage burst will continue until terminated. (At the end of
the page, it will wrap to the start address and continue.)
Data from any READ burst may be truncated with a
subsequent READ command, and data from a fixed-length
READ burst may be immediately followed by data from a
READ command. In either case, a continuous flow of data
can be maintained. The first data element from the new
burst follows either the last element of a completed burst
or the last desired data element of a longer burst that is
being truncated. The new READ command should be
issued x cycles before the clock edge at which the last
desired data element is valid, where x equals the CAS
latency minus one. This is shown in Figure 7 for CAS
CLK
CKE
HIGH
T0
T1
T2
T3
READ
NOP
NOP
CLK
CS#
COMMAND
tLZ
DOUT
DQ
RAS#
tOH
tAC
CAS Latency = 2
CAS#
WE#
T0
T1
T2
T3
T4
READ
NOP
NOP
NOP
CLK
A0-A9, A11, A12: x4
A0-A9, A11: x8
A0-A9: x16
COLUMN
ADDRESS
COMMAND
tLZ
A12: x4
A11, A12: x8
A9, A11, A12: x16
tOH
DOUT
DQ
tAC
ENABLE AUTO PRECHARGE
A10
BA0,1
CAS Latency = 3
DISABLE AUTO PRECHARGE
DON’T CARE
BANK
ADDRESS
UNDEFINED
Figure 6
CAS Latency
Figure 5
READ Command
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
15
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
latencies of two and three; data element n + 3 is either the
last of a burst of four or the last desired of a longer burst.
The 512Mb SDRAM uses a pipelined architecture and
therefore does not require the 2n rule associated with a
prefetch architecture. A READ command can be initiated
T0
T1
T2
on any clock cycle following a previous READ command.
Full-speed random read accesses can be performed to
the same bank, as shown in Figure 8, or each subsequent
READ may be performed to a different bank.
T3
T4
T5
T6
CLK
COMMAND
READ
NOP
NOP
NOP
READ
NOP
NOP
X = 1 cycle
ADDRESS
BANK,
COL n
BANK,
COL b
DOUT
n
DQ
DOUT
n+2
DOUT
n+1
DOUT
n+3
DOUT
b
CAS Latency = 2
T0
T1
T2
T3
T4
T5
T6
T7
CLK
COMMAND
READ
NOP
NOP
NOP
READ
NOP
NOP
NOP
X = 2 cycles
ADDRESS
BANK,
COL n
BANK,
COL b
DOUT
n
DQ
DOUT
n+1
DOUT
n+2
DOUT
n+3
DOUT
b
CAS Latency = 3
NOTE: Each READ command may be to any bank. DQM is LOW.
DON’T CARE
Figure 7
Consecutive READ Bursts
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
16
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
T0
T1
T2
T3
T4
T5
CLK
COMMAND
READ
READ
READ
READ
ADDRESS
BANK,
COL n
BANK,
COL a
BANK,
COL x
BANK,
COL m
DOUT
n
DQ
NOP
NOP
DOUT
x
DOUT
a
DOUT
m
CAS Latency = 2
T0
T1
T2
T3
T4
T5
T6
CLK
COMMAND
READ
READ
READ
READ
ADDRESS
BANK,
COL n
BANK,
COL a
BANK,
COL x
BANK,
COL m
NOP
DOUT
a
DOUT
n
DQ
NOP
DOUT
x
NOP
DOUT
m
CAS Latency = 3
NOTE: Each READ command may be to any bank. DQM is LOW.
DON’T CARE
Figure 8
Random READ Accesses
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
17
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
Data from any READ burst may be truncated with a
subsequent WRITE command, and data from a fixedlength READ burst may be immediately followed by data
from a WRITE command (subject to bus turnaround
limitations). The WRITE burst may be initiated on the
clock edge immediately following the last (or last desired) data element from the READ burst, provided that I/
O contention can be avoided. In a given system design,
there may be a possibility that the device driving the
input data will go Low-Z before the SDRAM DQs go HighZ. In this case, at least a single-cycle delay should occur
between the last read data and the WRITE command.
The DQM input is used to avoid I/O contention, as
shown in Figures 9 and 10. The DQM signal must be
asserted (HIGH) at least two clocks prior to the WRITE
command (DQM latency is two clocks for output buffers)
T0
T1
T2
T3
to suppress data-out from the READ. Once the WRITE
command is registered, the DQs will go High-Z (or remain High-Z), regardless of the state of the DQM signal;
provided the DQM was active on the clock just prior to
the WRITE command that truncated the READ command. If not, the second WRITE will be an invalid WRITE.
For example, if DQM was LOW during T4 in Figure 10,
then the WRITEs at T5 and T7 would be valid, while the
WRITE at T6 would be invalid.
The DQM signal must be de-asserted prior to the
WRITE command (DQM latency is zero clocks for input
buffers) to ensure that the written data is not masked.
Figure 9 shows the case where the clock frequency allows
for bus contention to be avoided without adding a NOP
cycle, and Figure 10 shows the case where the additional
NOP is needed.
T0
T4
T2
T3
T4
T5
DQM
DQM
COMMAND
READ
ADDRESS
BANK,
COL n
NOP
NOP
NOP
WRITE
BANK,
COL b
DOUT n
DQ
READ
ADDRESS
BANK,
COL n
DQ
NOP
NOP
NOP
NOP
WRITE
BANK,
COL b
DOUT n
DIN b
tDS
DIN b
NOTE:
tDS
A CAS latency of three is used for illustration. The READ
command may be to any bank, and the WRITE command
may be to any bank. If a burst of one is used, then DQM is
not required.
A CAS latency of three is used for illustration. The READ command
may be to any bank, and the WRITE command may be to any bank.
DON’T CARE
Figure 10
READ to WRITE with Extra Clock Cycle
Figure 9
READ to WRITE
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
COMMAND
tHZ
tCK
tHZ
NOTE:
T1
CLK
CLK
18
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
A fixed-length READ burst may be followed by, or
truncated with, a PRECHARGE command to the same
bank (provided that auto precharge was not activated),
and a full-page burst may be truncated with a
PRECHARGE command to the same bank. The
PRECHARGE command should be issued x cycles before
the clock edge at which the last desired data element is
valid, where x equals the CAS latency minus one. This is
shown in Figure 11 for each possible CAS latency; data
T0
T1
T2
element n + 3 is either the last of a burst of four or the last
desired of a longer burst. Following the PRECHARGE
command, a subsequent command to the same bank
cannot be issued until tRP is met. Note that part of the row
precharge time is hidden during the access of the last
data element(s).
In the case of a fixed-length burst being executed to
completion, a PRECHARGE command issued at the optimum time (as described above) provides the same op-
T3
T4
T5
T6
T7
CLK
t RP
COMMAND
READ
NOP
NOP
NOP
PRECHARGE
NOP
NOP
ACTIVE
X = 1 cycle
ADDRESS
BANK
(a or all)
BANK a,
COL n
DOUT
n+2
DOUT
n+1
DOUT
n
DQ
BANK a,
ROW
DOUT
n+3
CAS Latency = 2
T0
T1
T2
T3
T4
T5
T6
T7
CLK
t RP
COMMAND
READ
NOP
NOP
NOP
PRECHARGE
NOP
NOP
ACTIVE
X = 2 cycles
ADDRESS
BANK
(a or all)
BANK a,
COL n
DOUT
n
DQ
DOUT
n+1
BANK a,
ROW
DOUT
n+2
DOUT
n+3
CAS Latency = 3
DON’T CARE
NOTE: DQM is LOW.
Figure 11
READ to PRECHARGE
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
19
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
eration that would result from the same fixed-length
burst with auto precharge. The disadvantage of the
PRECHARGE command is that it requires that the command and address buses be available at the appropriate
time to issue the command; the advantage of the
PRECHARGE command is that it can be used to truncate
fixed-length or full-page bursts.
T0
T1
T2
Full-page READ bursts can be truncated with the
BURST TERMINATE command, and fixed-length READ
bursts may be truncated with a BURST TERMINATE command, provided that auto precharge was not activated.
The BURST TERMINATE command should be issued x
cycles before the clock edge at which the last desired data
element is valid, where x equals the CAS latency minus
one. This is shown in Figure 12 for each possible CAS
latency; data element n + 3 is the last desired data element of a longer burst.
T3
T4
T5
T6
CLK
COMMAND
READ
ADDRESS
BANK,
COL n
NOP
NOP
NOP
BURST
TERMINATE
NOP
NOP
X = 1 cycle
DOUT
n
DQ
DOUT
n+2
DOUT
n+1
DOUT
n+3
CAS Latency = 2
T0
T1
T2
T3
T4
T5
T6
T7
CLK
COMMAND
READ
ADDRESS
BANK,
COL n
NOP
NOP
NOP
BURST
TERMINATE
NOP
NOP
NOP
X = 2 cycles
DOUT
n
DQ
DOUT
n+1
DOUT
n+2
DOUT
n+3
CAS Latency = 3
NOTE: DQM is LOW.
DON’T CARE
Figure 12
Terminating a READ Burst
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
20
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
WRITEs
WRITE bursts are initiated with a WRITE command,
as shown in Figure 13.
The starting column and bank addresses are provided
with the WRITE command, and auto precharge is either
enabled or disabled for that access. If auto precharge is
enabled, the row being accessed is precharged at the
completion of the burst. For the generic WRITE commands used in the following illustrations, auto precharge
is disabled.
During WRITE bursts, the first valid data-in element
will be registered coincident with the WRITE command.
Subsequent data elements will be registered on each
successive positive clock edge. Upon completion of a
fixed-length burst, assuming no other commands have
been initiated, the DQs will remain High-Z and any additional input data will be ignored (see Figure 14). A fullpage burst will continue until terminated. (At the end of
the page, it will wrap to the start address and continue.)
Data for any WRITE burst may be truncated with a
subsequent WRITE command, and data for a fixed-length
WRITE burst may be immediately followed by data for a
WRITE command. The new WRITE command can be
issued on any clock following the previous WRITE command, and the data provided coincident with the new
command applies to the new command. An example is
shown in Figure 15. Data n + 1 is either the last of a burst
of two or the last desired of a longer burst. The 512Mb
SDRAM uses a pipelined architecture and therefore does
not require the 2n rule associated with a prefetch architecture. A WRITE command can be initiated on any clock
cycle following a previous WRITE command. Full-speed
random write accesses within a page can be performed to
the same bank, as shown in Figure 16, or each subsequent
WRITE may be performed to a different bank.
T0
T1
T2
T3
COMMAND
WRITE
NOP
NOP
NOP
ADDRESS
BANK,
COL n
CLK
DIN
n
DQ
NOTE B
tl
th 2 DQM i LOW
Figure 14
WRITE Burst
CLK
CKE
DIN
n+1
HIGH
T0
T1
T2
COMMAND
WRITE
NOP
WRITE
ADDRESS
BANK,
COL n
CS#
CLK
RAS#
CAS#
WE#
A0-A9, A11, A12: x4
A0-A9, A11: x8
A0-A9: x16
COLUMN
ADDRESS
A12: x4
A11, A12: x8
A9, A11, A12: x16
DQ
DIN
n
BANK,
COL b
DIN
n+1
DIN
b
ENABLE AUTO PRECHARGE
A10
NOTE:
DISABLE AUTO PRECHARGE
BA0, BA, 1
BANK
ADDRESS
DON’T CARE
Figure 13
WRITE Command
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
DQM is LOW. Each WRITE
command may be to any bank.
Figure 15
WRITE to WRITE
21
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
registered. The auto precharge mode requires a tWR of at
least one clock plus time, regardless of frequency. In
addition, when truncating a WRITE burst, the DQM signal must be used to mask input data for the clock edge
prior to, and the clock edge coincident with, the
PRECHARGE command. An example is shown in Figure
18. Data n + 1 is either the last of a burst of two or the last
desired of a longer burst. Following the PRECHARGE
command, a subsequent command to the same bank
cannot be issued until tRP is met. The precharge can be
issued coincident with the first coincident clock edge (T2
in Figure 18) on an A1 Version and with the second clock
on an A2 Version (Figure 18.)
In the case of a fixed-length burst being executed to
completion, a PRECHARGE command issued at the optimum time (as described above) provides the same operation that would result from the same fixed-length
burst with auto precharge. The disadvantage of the
PRECHARGE command is that it requires that the command and address buses be available at the appropriate
time to issue the command; the advantage of the
Data for any WRITE burst may be truncated with a
subsequent READ command, and data for a fixed-length
WRITE burst may be immediately followed by a READ
command. Once the READ command is registered, the
data inputs will be ignored, and WRITEs will not be
executed. An example is shown in Figure 17. Data n + 1 is
either the last of a burst of two or the last desired of a
longer burst.
Data for a fixed-length WRITE burst may be followed
by, or truncated with, a PRECHARGE command to the
same bank (provided that auto precharge was not activated), and a full-page WRITE burst may be truncated
with a PRECHARGE command to the same bank. The
PRECHARGE command should be issued tWR after the
clock edge at which the last desired input data element is
T0
T1
T2
T3
COMMAND
WRITE
WRITE
WRITE
WRITE
ADDRESS
BANK,
COL n
BANK,
COL a
BANK,
COL x
BANK,
COL m
CLK
T0
T1
T2
T3
PRECHARGE
NOP
T4
T5
T6
NOP
ACTIVE
NOP
CLK
tWR @ tCLK ≥ 15ns
DIN
n
DQ
DIN
x
DIN
a
DQM
DIN
m
t RP
NOTE:
COMMAND
Each WRITE command may be to any bank.
DQM is LOW.
ADDRESS
WRITE
NOP
BANK
(a or all)
BANK a,
COL n
BANK a,
ROW
t WR
Figure 16
Random WRITE Cycles
DQ
DIN
n+1
DIN
n
tWR = tCLK < 15ns
T0
T1
T2
T3
T4
DQM
T5
t RP
CLK
COMMAND
COMMAND
WRITE
NOP
READ
NOP
NOP
ADDRESS
NOP
WRITE
NOP
NOP
PRECHARGE
NOP
BANK
(a or all)
BANK a,
COL n
NOP
ACTIVE
BANK a,
ROW
t WR
ADDRESS
BANK,
COL n
DQ
BANK,
COL b
DIN
n
DIN
n+1
NOTE: DQM could remain LOW in this example if the WRITE burst is a fixed length of two.
DQ
NOTE:
DIN
n
DIN
n+1
DOUT
b
DOUT
b+1
DON’T CARE
The WRITE command may be to any bank, and the READ command
may be to any bank. DQM is LOW. CAS latency = 2 for illustration.
Figure 18
WRITE To PRECHARGE
Figure 17
WRITE To READ
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
22
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
PRECHARGE command is that it can be used to truncate
fixed-length or full-page bursts.
Fixed-length or full-page WRITE bursts can be truncated with the BURST TERMINATE command. When
truncating a WRITE burst, the input data applied coincident with the BURST TERMINATE command will be
ignored. The last data written (provided that DQM is
LOW at that time) will be the input data applied one clock
previous to the BURST TERMINATE command. This is
T0
T1
COMMAND
WRITE
BURST
TERMINATE
ADDRESS
BANK,
COL n
(ADDRESS)
DIN
n
(DATA)
shown in Figure 19, where data n is the last desired data
element of a longer burst.
PRECHARGE
The PRECHARGE command (see Figure 20) is used to
deactivate the open row in a particular bank or the open
row in all banks. The bank(s) will be available for a subsequent row access some specified time (tRP) after the
precharge command is issued. Input A10 determines
whether one or all banks are to be precharged, and in the
case where only one bank is to be precharged, inputs
BA0, BA1 select the bank. When all banks are to be
precharged, inputs BA0, BA1 are treated as “Don’t Care.”
Once a bank has been precharged, it is in the idle state
and must be activated prior to any READ or WRITE commands being issued to that bank.
T2
CLK
DQ
NEXT
COMMAND
POWER-DOWN
Power-down occurs if CKE is registered low coincident with a NOP or COMMAND INHIBIT when no accesses are in progress. If power-down occurs when all
banks are idle, this mode is referred to as precharge
power-down; if power-down occurs when there is a row
active in any bank, this mode is referred to as active
power-down. Entering power-down deactivates the input and output buffers, excluding CKE, for maximum
power savings while in standby. The device may not
remain in the power-down state longer than the refresh
period (64ms) since no refresh operations are performed
in this mode.
The power-down state is exited by registering a NOP
or COMMAND INHIBIT and CKE HIGH at the desired
clock edge (meeting tCKS). (See Figure 21.)
NOTE: DQMs are LOW.
Figure 19
Terminating a WRITE Burst
CLK
CKE
HIGH
CS#
RAS#
((
))
((
))
CLK
CAS#
tCKS
CKE
WE#
((
))
COMMAND
A0-A9, A11, A12
> tCKS
((
))
((
))
NOP
NOP
All banks idle
Input buffers gated off
Enter power-down mode.
All Banks
Exit power-down mode.
ACTIVE
tRCD
tRAS
tRC
A10
DON’T CARE
Bank Selected
BA0, BA1
BANK
ADDRESS
Figure 21
Power-Down
Figure 20
PRECHARGE Command
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
23
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
CLOCK SUSPEND
The clock suspend mode occurs when a column access/burst is in progress and CKE is registered LOW. In
the clock suspend mode, the internal clock is deactivated, “freezing” the synchronous logic.
For each positive clock edge on which CKE is sampled
LOW, the next internal positive clock edge is suspended.
Any command or data present on the input pins at the
time of a suspended internal clock edge is ignored; any
data present on the DQ pins remains driven; and burst
counters are not incremented, as long as the clock is
suspended. (See examples in Figures 22 and 23.)
T0
T1
T2
T3
T4
Clock suspend mode is exited by registering CKE
HIGH; the internal clock and related operation will resume on the subsequent positive clock edge.
BURST READ/SINGLE WRITE
The burst read/single write mode is entered by programming the write burst mode bit (M9) in the Mode
Register to a logic 1. In this mode, all WRITE commands
result in the access of a single column location (burst of
one), regardless of the programmed burst length. READ
commands access columns according to the programmed
burst length and sequence, just as in the normal mode of
operation (M9 = 0).
T5
T0
NOP
WRITE
NOP
T4
T5
T6
COMMAND
READ
ADDRESS
BANK,
COL n
BANK,
COL n
DIN
n
DIN
n+1
DIN
n+2
NOP
NOP
NOP
NOP
DOUT
n
DOUT
n+1
DOUT
n+2
DOUT
n+3
NOTE: For this example, CAS latency = 2, burst length = 4 or greater, and
DQM is LOW.
NOTE: For this example, burst length = 4 or greater, and DM
is LOW.
DON’T CARE
Figure 22
Clock Suspend During WRITE Burst
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
NOP
NOP
DQ
DIN
T3
INTERNAL
CLOCK
INTERNAL
CLOCK
ADDRESS
T2
CKE
CKE
COMMAND
T1
CLK
CLK
Figure 23
Clock Suspend During READ Burst
24
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
CONCURRENT AUTO PRECHARGE
An access command to (READ or WRITE) another
bank while an access command with auto precharge
enabled is executing is not allowed by SDRAMs, unless
the SDRAM supports CONCURRENT AUTO PRECHARGE.
Micron SDRAMs support CONCURRENT AUTO
PRECHARGE. Four cases where CONCURRENT AUTO
PRECHARGE occurs are defined below.
on bank n, CAS latency later. The PRECHARGE to
bank n will begin when the READ to bank m is registered (Figure 24).
2. Interrupted by a WRITE (with or without auto
precharge): A WRITE to bank m will interrupt a READ
on bank n when registered. DQM should be used two
clocks prior to the WRITE command to prevent bus
contention. The PRECHARGE to bank n will begin
when the WRITE to bank m is registered (Figure 25).
READ with auto precharge
1. Interrupted by a READ (with or without auto
precharge): A READ to bank m will interrupt a READ
T0
T1
T2
T3
T4
T5
T6
T7
CLK
COMMAND
BANK n
Internal
States
READ - AP
BANK n
NOP
Page Active
READ - AP
BANK m
NOP
READ with Burst of 4
NOP
NOP
NOP
NOP
Idle
Interrupt Burst, Precharge
tRP - BANK m
t RP - BANK n
Page Active
BANK m
BANK n,
COL a
ADDRESS
Precharge
READ with Burst of 4
BANK m,
COL d
DOUT
a+1
DOUT
a
DQ
DOUT
d
DOUT
d+1
CAS Latency = 3 (BANK n)
CAS Latency = 3 (BANK m)
NOTE: DQM is LOW.
Figure 24
READ With Auto Precharge Interrupted by a READ
T0
T1
T2
T3
T4
T5
T6
T7
CLK
COMMAND
BANK n
Internal
States
READ - AP
BANK n
Page
Active
NOP
NOP
NOP
READ with Burst of 4
WRITE - AP
BANK m
NOP
NOP
Interrupt Burst, Precharge
Idle
tRP - BANK n
Page Active
BANK m
ADDRESS
NOP
Write-Back
WRITE with Burst of 4
BANK n,
COL a
t WR - BANK m
BANK m,
COL d
1
DQM
DOUT
a
DQ
DIN
d
DIN
d+1
DIN
d+2
DIN
d+3
CAS Latency = 3 (BANK n)
NOTE: 1. DQM is HIGH at T2 to prevent DOUT-a+1 from contending with DIN-d at T4.
DON’T CARE
Figure 25
READ With Auto Precharge Interrupted by a WRITE
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
25
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
WRITE with auto precharge
3. Interrupted by a READ (with or without AUTO
PRECHARGE): A READ to bank m will interrupt a
WRITE on bank n when registered, with the data-out
appearing CAS latency later. The PRECHARGE to bank
n will begin after tWR is met, where tWR begins when
the READ to bank m is registered. The last valid WRITE
to bank n will be data-in registered one clock prior to
the READ to bank m (Figure 26).
T0
T1
4. Interrupted by a WRITE (with or without auto
precharge): A WRITE to bank m will interrupt a WRITE
on bank n when registered. The PRECHARGE to bank
n will begin after tWR is met, where tWR begins when
the WRITE to bank m is registered. The last valid data
WRITE to bank n will be data registered one clock
prior to a WRITE to bank m (Figure 27).
T2
T3
T4
T5
T6
T7
CLK
COMMAND
BANK n
Internal
States
NOP
WRITE - AP
BANK n
Page Active
READ - AP
BANK m
NOP
WRITE with Burst of 4
DIN
a
DQ
NOP
Precharge
tWR - BANK n
tRP - BANK n
NOP
tRP - BANK m
READ with Burst of 4
BANK n,
COL a
ADDRESS
NOP
Interrupt Burst, Write-Back
Page Active
BANK m
NOP
BANK m,
COL d
DOUT
d+1
DOUT
d
DIN
a+1
CAS Latency = 3 (BANK m)
NOTE: 1. DQM is LOW.
Figure 26
WRITE With Auto Precharge Interrupted by a READ
T0
T1
T2
T3
T4
T5
T6
T7
CLK
COMMAND
BANK n
Internal
States
NOP
WRITE - AP
BANK n
Page Active
NOP
NOP
WRITE with Burst of 4
WRITE - AP
BANK m
NOP
Interrupt Burst, Write-Back
tWR - BANK n
BANK m
ADDRESS
DQ
Page Active
NOP
Precharge
tRP - BANK n
t WR - BANK m
Write-Back
WRITE with Burst of 4
BANK n,
COL a
DIN
a
NOP
BANK m,
COL d
DIN
a+1
DIN
a+2
NOTE: 1. DQM is LOW.
DIN
d
DIN
d+1
DIN
d+2
DIN
d+3
DON’T CARE
Figure 27
WRITE With Auto Precharge Interrupted by a WRITE
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
26
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
TRUTH TABLE 2 – CKE
(Notes: 1-4)
CKEn-1 CKEn
L
CURRENT STATE
COMMANDn
Power-Down
X
Maintain Power-Down
Self Refresh
X
Maintain Self Refresh
Clock Suspend
X
Maintain Clock Suspend
Power-Down
COMMAND INHIBIT or NOP
Exit Power-Down
5
Self Refresh
COMMAND INHIBIT or NOP
Exit Self Refresh
6
7
L
L
H
H
Clock Suspend
X
Exit Clock Suspend
All Banks Idle
COMMAND INHIBIT or NOP
Power-Down Entry
All Banks Idle
AUTO REFRESH
Self Refresh Entry
Reading or Writing
VALID
L
H
ACTIONn
H
NOTES
Clock Suspend Entry
See Truth Table 3 (page 28)
NOTE: 1.
2.
3.
4.
5.
CKEn is the logic state of CKE at clock edge n; CKEn-1 was the state of CKE at the previous clock edge.
Current state is the state of the SDRAM immediately prior to clock edge n.
COMMANDn is the command registered at clock edge n, and ACTIONn is a result of COMMANDn.
All states and sequences not shown are illegal or reserved.
Exiting power-down at clock edge n will put the device in the all banks idle state in time for clock edge n + 1
(provided that tCKS is met).
6. Exiting self refresh at clock edge n will put the device in the all banks idle state once tXSR is met. COMMAND INHIBIT
or NOP commands should be issued on any clock edges occurring during the tXSR period. A minimum of two NOP
commands must be provided during tXSR period.
7. After exiting clock suspend at clock edge n, the device will resume operation and recognize the next command at
clock edge n + 1.
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
27
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
TRUTH TABLE 3 – CURRENT STATE BANK n - COMMAND TO BANK n
(Notes: 1-6; notes appear below and on next page)
CURRENT STATE CS# RAS# CAS# WE#
Any
COMMAND (ACTION)
NOTES
H
X
X
X
COMMAND INHIBIT (NOP/Continue previous operation)
L
H
H
H
NO OPERATION (NOP/Continue previous operation)
L
L
H
H
ACTIVE (Select and activate row)
L
L
L
H
AUTO REFRESH
7
L
L
L
L
LOAD MODE REGISTER
7
L
L
H
L
PRECHARGE
11
L
H
L
H
READ (Select column and start READ burst)
10
L
H
L
L
WRITE (Select column and start WRITE burst)
10
Idle
Row Active
L
L
H
L
PRECHARGE (Deactivate row in bank or banks)
8
Read
L
H
L
H
READ (Select column and start new READ burst)
10
(Auto
L
H
L
L
WRITE (Select column and start WRITE burst)
10
Precharge
L
L
H
L
PRECHARGE (Truncate READ burst, start PRECHARGE)
8
Disabled)
L
H
H
L
BURST TERMINATE
9
Write
L
H
L
H
READ (Select column and start READ burst)
10
(Auto
L
H
L
L
WRITE (Select column and start new WRITE burst)
10
Precharge
L
L
H
L
PRECHARGE (Truncate WRITE burst, start PRECHARGE)
8
Disabled)
L
H
H
L
BURST TERMINATE
9
NOTE: 1. This table applies when CKEn-1 was HIGH and CKEn is HIGH (see Truth Table 2) and after tXSR has been
met (if the previous state was self refresh).
2. This table is bank-specific, except where noted, i.e., the current state is for a specific bank and the commands shown
are those allowed to be issued to that bank when in that state. Exceptions are covered in the notes below.
3. Current state definitions:
Idle: The bank has been precharged, and tRP has been met.
Row Active: A row in the bank has been activated, and tRCD has been met. No data bursts/accesses and no
register accesses are in progress.
Read: A READ burst has been initiated, with auto precharge disabled, and has not yet terminated or been
terminated.
Write: A WRITE burst has been initiated, with auto precharge disabled, and has not yet terminated or been
terminated.
4. The following states must not be interrupted by a command issued to the same bank. COMMAND INHIBIT or NOP
commands, or allowable commands to the other bank should be issued on any clock edge occurring during these
states. Allowable commands to the other bank are determined by its current state and Truth Table 3, and according to
Truth Table 4.
Precharging: Starts with registration of a PRECHARGE command and ends when tRP is met. Once tRP is met, the
bank will be in the idle state.
Row Activating: Starts with registration of an ACTIVE command and ends when tRCD is met. Once tRCD is met, the
bank will be in the row active state.
Read w/Auto
Precharge
Enabled: Starts with registration of a READ command with auto precharge enabled and ends when tRP has
been met. Once tRP is met, the bank will be in the idle state.
Write w/Auto
Precharge
Enabled: Starts with registration of a WRITE command with auto precharge enabled and ends when tRP has
been met. Once tRP is met, the bank will be in the idle state.
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
28
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
NOTE (continued):
5. The following states must not be interrupted by any executable command; COMMAND INHIBIT or NOP commands
must be applied on each positive clock edge during these states.
Refreshing: Starts with registration of an AUTO REFRESH command and ends when tRC is met. Once tRC is met,
the SDRAM will be in the all banks idle state.
Accessing Mode
Register: Starts with registration of a LOAD MODE REGISTER command and ends when tMRD has been met.
Once tMRD is met, the SDRAM will be in the all banks idle state.
Precharging All: Starts with registration of a PRECHARGE ALL command and ends when tRP is met. Once tRP is met,
all banks will be in the idle state.
6. All states and sequences not shown are illegal or reserved.
7. Not bank-specific; requires that all banks are idle.
8. May or may not be bank-specific; if all banks are to be precharged, all must be in a valid state for precharging.
9. Not bank-specific; BURST TERMINATE affects the most recent READ or WRITE burst, regardless of bank.
10. READs or WRITEs listed in the Command (Action) column include READs or WRITEs with auto precharge enabled and
READs or WRITEs with auto precharge disabled.
11. Does not affect the state of the bank and acts as a NOP to that bank.
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
29
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
TRUTH TABLE 4 – CURRENT STATE BANK n - COMMAND TO BANK m
(Notes: 1-6; notes appear below and on next page)
CURRENT STATE CS# RAS# CAS# WE#
Any
Idle
COMMAND (ACTION)
NOTES
H
X
X
X
COMMAND INHIBIT (NOP/Continue previous operation)
L
H
H
H
NO OPERATION (NOP/Continue previous operation)
X
X
X
X
Any Command Otherwise Allowed to Bank m
Row
L
L
H
H
ACTIVE (Select and activate row)
Activating,
L
H
L
H
READ (Select column and start READ burst)
7
Active, or
L
H
L
L
WRITE (Select column and start WRITE burst)
7
Precharging
L
L
H
L
PRECHARGE
Read
L
L
H
H
ACTIVE (Select and activate row)
(Auto
L
H
L
H
READ (Select column and start new READ burst)
7, 10
Precharge
L
H
L
L
WRITE (Select column and start WRITE burst)
7, 11
Disabled)
L
L
H
L
PRECHARGE
Write
L
L
H
H
ACTIVE (Select and activate row)
9
(Auto
L
H
L
H
READ (Select column and start READ burst)
7, 12
Precharge
L
H
L
L
WRITE (Select column and start new WRITE burst)
7, 13
Disabled)
L
L
H
L
PRECHARGE
Read
L
L
H
H
ACTIVE (Select and activate row)
(With Auto
L
H
L
H
READ (Select column and start new READ burst)
7, 8, 14
7, 8, 15
Precharge)
9
L
H
L
L
WRITE (Select column and start WRITE burst)
L
L
H
L
PRECHARGE
Write
L
L
H
H
ACTIVE (Select and activate row)
(With Auto
L
H
L
H
READ (Select column and start READ burst)
7, 8, 16
L
H
L
L
WRITE (Select column and start new WRITE burst)
7, 8, 17
L
L
H
L
PRECHARGE
Precharge)
9
9
NOTE: 1. This table applies when CKEn-1 was HIGH and CKEn is HIGH (see Truth Table 2) and after tXSR has been met (if the
previous state was self refresh).
2. This table describes alternate bank operation, except where noted; i.e., the current state is for bank n and the
commands shown are those allowed to be issued to bank m (assuming that bank m is in such a state that the given
command is allowable). Exceptions are covered in the notes below.
3. Current state definitions:
Idle: The bank has been precharged, and tRP has been met.
Row Active: A row in the bank has been activated, and tRCD has been met. No data bursts/accesses and no
register accesses are in progress.
Read: A READ burst has been initiated, with auto precharge disabled, and has not yet terminated or been
terminated.
Write: A WRITE burst has been initiated, with auto precharge disabled, and has not yet terminated or been
terminated.
Read w/Auto
Precharge
Enabled: Starts with registration of a READ command with auto precharge enabled, and ends when tRP has
been met. Once tRP is met, the bank will be in the idle state.
Write w/Auto
Precharge
Enabled: Starts with registration of a WRITE command with auto precharge enabled, and ends when tRP has
been met. Once tRP is met, the bank will be in the idle state.
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
30
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
NOTE (continued):
4. AUTO REFRESH, SELF REFRESH and LOAD MODE REGISTER commands may only be issued when all banks are idle.
5. A BURST TERMINATE command cannot be issued to another bank; it applies to the bank represented by the current
state only.
6. All states and sequences not shown are illegal or reserved.
7. READs or WRITEs to bank m listed in the Command (Action) column include READs or WRITEs with auto precharge
enabled and READs or WRITEs with auto precharge disabled.
8. CONCURRENT AUTO PRECHARGE: Bank n will initiate the auto precharge command when its burst has been
interrupted by bank m’s burst.
9. Burst in bank n continues as initiated.
10. For a READ without auto precharge interrupted by a READ (with or without auto precharge), the READ to bank m
will interrupt the READ on bank n, CAS latency later (Figure 7).
11. For a READ without auto precharge interrupted by a WRITE (with or without auto precharge), the WRITE to bank m
will interrupt the READ on bank n when registered (Figures 9 and 10). DQM should be used one clock prior to the
WRITE command to prevent bus contention.
12. For a WRITE without auto precharge interrupted by a READ (with or without auto precharge), the READ to bank m
will interrupt the WRITE on bank n when registered (Figure 17), with the data-out appearing CAS latency later. The
last valid WRITE to bank n will be data-in registered one clock prior to the READ to bank m.
13. For a WRITE without auto precharge interrupted by a WRITE (with or without auto precharge), the WRITE to bank m
will interrupt the WRITE on bank n when registered (Figure 15). The last valid WRITE to bank n will be data-in
registered one clock prior to the READ to bank m.
14. For a READ with auto precharge interrupted by a READ (with or without auto precharge), the READ to bank m will
interrupt the READ on bank n, CAS latency later. The PRECHARGE to bank n will begin when the READ to bank m is
registered (Figure 24).
15. For a READ with auto precharge interrupted by a WRITE (with or without auto precharge), the WRITE to bank m will
interrupt the READ on bank n when registered. DQM should be used two clocks prior to the WRITE command to
prevent bus contention. The PRECHARGE to bank n will begin when the WRITE to bank m is registered (Figure 25).
16. For a WRITE with auto precharge interrupted by a READ (with or without auto precharge), the READ to bank m will
interrupt the WRITE on bank n when registered, with the data-out appearing CAS latency later. The PRECHARGE to
bank n will begin after tWR is met, where tWR begins when the READ to bank m is registered. The last valid WRITE to
bank n will be data-in registered one clock prior to the READ to bank m (Figure 26).
17. For a WRITE with auto precharge interrupted by a WRITE (with or without auto precharge), the WRITE to bank m will
interrupt the WRITE on bank n when registered. The PRECHARGE to bank n will begin after tWR is met, where tWR
begins when the WRITE to bank m is registered. The last valid WRITE to bank n will be data registered one clock prior
to the WRITE to bank m (Figure 27).
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
31
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
ABSOLUTE MAXIMUM RATINGS*
*Stresses greater than those listed under “Absolute
Maximum Ratings” may cause permanent damage to
the device. This is a stress rating only, and functional
operation of the device at these or any other conditions
above those indicated in the operational sections of
this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may
affect reliability.
Voltage on VDD, VDDQ Supply
Relative to VSS ....................................... -1V to +4.6V
Voltage on Inputs, NC or I/O Pins
Relative to VSS ....................................... -1V to +4.6V
Operating Temperature,
TA (Commercial) ................................... 0°C to +70°C
Storage Temperature (plastic) ............ -55°C to +150°C
Power Dissipation ................................................... 1W
DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS
(Notes: 1, 5, 6; notes appear on page 35) (VDD, VDDQ = +3.3V ±0.3V)
PARAMETER/CONDITION
SYMBOL
MIN
MAX
Supply Voltage
VDD, VDDQ
3
3.6
V
Input High Voltage: Logic 1; All inputs
VIH
2
VDD + 0.3
V
22
Input Low Voltage: Logic 0; All inputs
VIL
-0.3
0.8
V
22
II
-5
5
µA
Output Leakage Current: DQs are disabled;
0V ≤ VOUT ≤ VDDQ
IOZ
-5
5
µA
Output Levels:
Output High Voltage (IOUT = -4mA)
Output Low Voltage (IOUT = 4mA)
VOH
2.4
–
V
26
VOL
–
0.4
V
26
Input Leakage Current:
Any input 0V ≤ VIN ≤ VDD
(All other pins not under test = 0V)
UNITS NOTES
IDD SPECIFICATIONS AND CONDITIONS
(Notes: 1, 5, 6, 11, 13; notes appear on page 35) (VDD, VDDQ = +3.3V ±0.3V)
PARAMETER/CONDITION
MAX
SYMBOL
-7E
-75
Operating Current: Active Mode;
Burst = 1; READ or WRITE; tRC = tRC (MIN)
IDD1
TBD
TBD
mA
3, 18,
19, 29
Standby Current: Power-Down Mode;
CKE = LOW; All banks idle
IDD2
TBD
TBD
mA
29
Standby Current: Active Mode; CS# = HIGH;
CKE = HIGH; All banks active after tRCD met;
No accesses in progress
IDD3
TBD
TBD
mA
3, 12,
19, 29
Operating Current: Burst Mode; Continuous burst;
READ or WRITE; All banks active
IDD4
TBD
TBD
mA
3, 18,
19, 29
IDD5
TBD
TBD
mA
Auto Refresh Current:
CS# = HIGH; CKE = HIGH
Self Refresh Current: CKE ≤ 0.2V
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
tRFC
= tRFC (MIN)
tRFC
= 7.81µs
UNITS NOTES
IDD6
TBD
TBD
mA
3, 12,
18, 19,
29,30
Standard
IDD7
TBD
TBD
mA
4
Low power (L)
IDD7
TBD
TBD
mA
32
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
CAPACITANCE
(Note: 2; notes appear on page 35)
PARAMETER
SYMBOL
MIN
MAX
UNITS
Input Capacitance: CLK
C I1
2.5
3.5
pF
Input Capacitance: All other input-only pins
C I2
2.5
3.8
pF
Input/Output Capacitance: DQs
CIO
4.0
6.0
pF
ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS
(Notes: 5, 6, 8, 9, 11; notes appear on page 35)
AC CHARACTERISTICS
PARAMETER
Access time from CLK (pos. edge)
Address hold time
Address setup time
CLK high-level width
CLK low-level width
Clock cycle time
CKE hold time
CKE setup time
CS#, RAS#, CAS#, WE#, DQM hold time
CS#, RAS#, CAS#, WE#, DQM setup time
Data-in hold time
Data-in setup time
Data-out high-impedance time
-7E
CL = 3
CL = 2
CL = 3
CL = 2
CL = 3
CL = 2
Data-out low-impedance time
Data-out hold time (load)
Data-out hold time (no load)
ACTIVE to PRECHARGE command
ACTIVE to ACTIVE command period
ACTIVE to READ or WRITE delay
Refresh period (8,192 rows)
AUTO REFRESH period
PRECHARGE command period
ACTIVE bank a to ACTIVE bank b command
Transition time
WRITE recovery time
Exit SELF REFRESH to ACTIVE command
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
SYMBOL
tAC(3)
tAC(2)
tAH
tAS
tCH
tCL
tCK(3)
tCK(2)
tCKH
tCKS
tCMH
tCMS
tDH
tDS
tHZ(3)
tHZ(2)
tLZ
tOH
tOH
N
tRAS
tRC
tRCD
tREF
tRFC
tRP
tRRD
tT
tWR
tXSR
MIN
-75
MAX
5.4
5.4
0.8
1.5
2.5
2.5
7
7.5
0.8
1.5
0.8
1.5
0.8
1.5
MIN
0.8
1.5
2.5
2.5
7.5
10
0.8
1.5
0.8
1.5
0.8
1.5
5.4
5.4
1
2.7
1.8
37
60
15
120,000
5.4
6
1
2.7
1.8
44
66
20
64
66
15
14
0.3
1 CLK +
7ns
14
67
33
MAX
5.4
6
1.2
120,000
64
66
20
15
0.3
1 CLK +
7.5ns
15
75
1.2
UNITS
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ms
ns
ns
ns
ns
–
ns
ns
NOTES
27
23
23
10
10
28
7
24
14
25
20
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
AC FUNCTIONAL CHARACTERISTICS
(Notes: 5, 6, 7, 8, 9, 11; notes appear on page 35)
PARAMETER
READ/WRITE command to READ/WRITE command
CKE to clock disable or power-down entry mode
CKE to clock enable or power-down exit setup mode
DQM to input data delay
DQM to data mask during WRITEs
DQM to data high-impedance during READs
WRITE command to input data delay
Data-in to ACTIVE command
Data-in to PRECHARGE command
Last data-in to burst STOP command
Last data-in to new READ/WRITE command
Last data-in to PRECHARGE command
LOAD MODE REGISTER command to ACTIVE or REFRESH command
Data-out to high-impedance from PRECHARGE command
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
34
CL = 3
CL = 2
SYMBOL
tCCD
tCKED
tPED
tDQD
tDQM
tDQZ
tDWD
tDAL
tDPL
tBDL
tCDL
tRDL
tMRD
tROH(3)
tROH(2)
-7E
1
1
1
0
0
2
0
4
2
1
1
2
2
3
2
-75
1
1
1
0
0
2
0
5
2
1
1
2
2
3
2
UNITS
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
NOTES
17
14
14
17
17
17
17
15, 21
16, 21
17
17
16, 21
26
17
17
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
NOTES
1. All voltages referenced to VSS.
2. This parameter is sampled. VDD, VDDQ = +3.3V;
f = 1 MHz, TA = 25°C; pin under test biased at 1.4V.
3. IDD is dependent on output loading and cycle
rates. Specified values are obtained with minimum
cycle time and the outputs open.
4. Enables on-chip refresh and address counters.
5. The minimum specifications are used only to
indicate cycle time at which proper operation over
the full temperature range (0°C ≤ TA ≤ 70°C) is
ensured.
6. An initial pause of 100µs is required after powerup, followed by two AUTO REFRESH commands,
before proper device operation is ensured. (VDD
and VDDQ must be powered up simultaneously. VSS
and VSSQ must be at same potential.) The two
AUTO REFRESH command wake-ups should be
repeated any time the tREF refresh requirement is
exceeded.
7. AC characteristics assume tT = 1ns.
8. In addition to meeting the transition rate specification, the clock and CKE must transit between VIH
and VIL (or between VIL and VIH) in a monotonic
manner.
9. Outputs measured at 1.5V with equivalent load:
13. IDD specifications are tested after the device is
properly initialized.
14. Timing actually specified by tCKS; clock(s)
specified as a reference only at minimum cycle
rate.
15. Timing actually specified by tWR plus tRP; clock(s)
specified as a reference only at minimum cycle
rate.
16. Timing actually specified by tWR.
17. Required clocks are specified by JEDEC functionality and are not dependent on any timing parameter.
18. The IDD current will increase or decrease in a
proportional amount by the amount the frequency
is altered for the test condition.
19. Address transitions average one transition every
two clocks.
20. CLK must be toggled a minimum of two times
during this period.
21. Based on tCK = 7.5ns for -75 and -7E.
22. VIH overshoot: VIH (MAX) = VDDQ + 2V for a pulse
width ≤ 3ns, and the pulse width cannot be greater
than one third of the cycle rate. VIL undershoot: VIL
(MIN) = -2V for a pulse width ≤ 3ns.
23. The clock frequency must remain constant (stable
clock is defined as a signal cycling within timing
constraints specified for the clock pin) during
access or precharge states (READ, WRITE, including tWR, and PRECHARGE commands). CKE may
be used to reduce the data rate.
24. Auto precharge mode only. The precharge timing
budget (tRP) begins 7.5ns/7ns after the first clock
delay, after the last WRITE is executed.
25. Precharge mode only.
26. JEDEC and PC100, PC133 specify three clocks.
27. tAC for -75/-7E at CL = 3 with no load is 4.6ns and is
guaranteed by design.
28. Parameter guaranteed by design.
29. For -75, CL = 3, tCK = 7.5ns; For -7E, CL = 2,
tCK = 7.5ns
30. CKE is HIGH during refresh command period
tRFC(MIN) else CKE is LOW. The IDD6 limit is
actually a nominal value and does not result in a
fail value.
Q
50pF
10. tHZ defines the time at which the output achieves
the open circuit condition; it is not a reference to
VOH or VOL. The last valid data element will meet
tOH before going High-Z.
11. AC timing and IDD tests have VIL = 0V and VIH = 3V,
with timing referenced to 1.5V crossover point. If
the input transition time is longer than 1 ns, then
the timing is referenced at VIL (MAX) and VIH (MIN)
and no longer at the 1.5V crossover point.
12. Other input signals are allowed to transition no
more than once every two clocks and are otherwise
at valid VIH or VIL levels.
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
35
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
INITIALIZE AND LOAD MODE REGISTER
T0
CK
((
))
CKE
((
))
((
))
COMMAND
((
))
((
))
tCK
T1
tCKH
tCKS
Tn + 1
((
))
((
))
tCH
tCMS tCMH
((
))
NOP
NOP
((
))
AUTO
REFRESH
((
))
NOP
NOP
((
))
AUTO
REFRESH
((
))
((
))
((
))
((
))
((
))
((
))
A0-A9, A11, A12
((
))
((
))
((
))
((
))
((
))
((
))
((
))
((
))
A10
((
))
((
))
((
))
((
))
((
))
((
))
((
))
((
))
((
))
((
))
((
))
((
))
((
))
((
))
BA0, BA1
DQ
ALL BANKS
SINGLE BANK
((
))
((
))
((
))
T = 100µs
MIN
ALL
BANKS
High-Z
Tp + 2
Tp + 3
((
))
((
))
((
))
DQM/
DQML, DQMH
Tp + 1
tCMS tCMH
((
))
PRECHARGE
((
))
NOP
((
))
((
))
((
))
((
))
((
))
tCMS tCMH
To + 1
tCL
((
))
((
))
2
LOAD MODE
REGISTER
tAS
NOP
tAH 5
ROW
CODE
tAS
ACTIVE
tAH
ROW
CODE
BANK
((
))
tRP
Power-up:
VDD and
CLK stable
tRFC
Precharge
all banks
tRFC
tMRD
Program Mode Register 1, 3, 4
AUTO REFRESH
AUTO REFRESH
DON’T CARE
UNDEFINED
TIMING PARAMETERS
SYMBOL*
tAH
MIN
0.8
tAS
-7E
MAX
MIN
0.8
-75
MAX
UNITS
ns
0.8
1.5
0.8
1.5
ns
ns
2
66
15
2
66
20
tCK
1.5
2.5
ns
ns
tCMH
2.5
7
7.5
2.5
7.5
10
ns
ns
ns
tMRD3
(3)
tCK (2)
tCKH
0.8
0.8
ns
tCL
tCK
tCMS
tRFC
tRP
MIN
1.5
-75
MAX
MIN
1.5
1.5
2.5
tCH
-7E
MAX
SYMBOL*
tCKS
UNITS
ns
ns
ns
*CAS latency indicated in parentheses.
NOTE: 1.
2.
3.
4.
5.
The Mode Register may be loaded prior to the AUTO REFRESH cycles if desired.
If CS is HIGH at clock high time, all commands applied are NOP, with CKE a “Don’t Care.”
JEDEC and PC100 specify three clocks.
Outputs are guaranteed High-Z after command is issued.
A12 should be a LOW at tP + 1.
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
36
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
POWER-DOWN MODE
T0
T1
T2
tCK
CLK
((
))
((
))
tCL
tCKS
tCH
CKE
tCKS
Tn + 1
Tn + 2
tCKS
((
))
tCKH
tCMS tCMH
COMMAND
1
PRECHARGE
NOP
((
))
((
))
NOP
NOP
ACTIVE
DQM/
DQML, DQMH
((
))
((
))
A0-A9, A11, A12
((
))
((
))
ROW
((
))
((
))
ROW
((
))
((
))
BANK
ALL BANKS
A10
SINGLE BANK
tAS
BA0, BA1
tAH
BANK(S)
High-Z
((
))
DQ
Two clock cycles
Input buffers gated off while in
power-down mode
Precharge all
active banks
All banks idle
All banks idle, enter
power-down mode
Exit power-down mode
DON’T CARE
TIMING PARAMETERS
SYMBOL*
tAH
tAS
tCH
tCL
tCK
(3)
MIN
-7E
MAX
MIN
-75
MAX
UNITS
SYMBOL*
MIN
-7E
MAX
MIN
-75
MAX
UNITS
0.8
1.5
0.8
1.5
ns
ns
tCK
(2)
tCKH
7.5
0.8
10
0.8
ns
ns
2.5
2.5
7
2.5
2.5
7.5
ns
ns
ns
tCKS
1.5
0.8
1.5
1.5
0.8
1.5
ns
ns
ns
tCMH
tCMS
*CAS latency indicated in parentheses.
NOTE: 1. Violating refresh requirements during power-down may result in a loss of data.
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
37
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
CLOCK SUSPEND MODE 1
T0
T1
tCK
CLK
T2
T3
T4
T5
T6
T7
T8
NOP
WRITE
T9
tCL
tCH
tCKS tCKH
CKE
tCKS
tCKH
tCMS tCMH
COMMAND
READ
NOP
NOP
NOP
NOP
NOP
tCMS tCMH
DQM/
DQML, DQMH
A0-A9, A11, A12
tAS
tAH
COLUMN m
2
tAS
tAH
tAS
tAH
COLUMN e 2
A10
BA0, BA1
BANK
BANK
tAC
tOH
tAC
DQ
tHZ
DOUT m
tLZ
tDS
DOUT m + 1
tDH
DOUT e
DOUT e + 1
DON’T CARE
TIMING PARAMETERS
SYMBOL*
tAC (3)
tAC (2)
tAH
tAS
tCH
tCL
tCK
(3)
(2)
tCKH
tCK
MIN
-7E
MAX
5.4
5.4
MIN
-75
MAX
5.4
6
0.8
1.5
0.8
1.5
UNITS
ns
ns
ns
ns
SYMBOL*
tCKS
tCMH
tCMS
tDH
2.5
2.5
2.5
2.5
ns
ns
tDS
tHZ
(3)
7
7.5
0.8
7.5
10
0.8
ns
ns
ns
tHZ
(2)
tLZ
tOH
MIN
1.5
0.8
1.5
0.8
-7E
MAX
1.5
MIN
1.5
0.8
1.5
0.8
-75
MAX
1.5
5.4
5.4
5.4
1
2.7
6
1
2.7
UNITS
ns
ns
ns
ns
ns
ns
ns
ns
ns
*CAS latency indicated in parentheses.
NOTE: 1. For this example, the burst length = 2, the CAS latency = 3, and AUTO PRECHARGE is disabled.
2. x16: A11 and A12 = “Don’t Care”
x8: A12 = “Don’t Care”
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
38
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
AUTO REFRESH MODE
T0
CLK
T1
T2
tCK
tCH
tCKS
tCKH
tCMS
tCMH
PRECHARGE
AUTO
REFRESH
NOP
NOP
A0-A9, A11, A12
ALL BANKS
A10
SINGLE BANK
tAS
BA0, BA1
DQ
((
))
((
))
( ( NOP
))
AUTO
REFRESH
NOP
((
))
((
))
DQM /
DQML, DQMH
To + 1
((
))
((
))
tCL
((
))
CKE
COMMAND
Tn + 1
((
))
((
))
((
))
( ( NOP
))
ACTIVE
((
))
((
))
((
))
((
))
((
))
((
))
ROW
((
))
((
))
((
))
((
))
ROW
tAH
BANK(S)
High-Z
tRP
((
))
((
))
((
))
((
))
((
))
((
))
tRFC
BANK
tRFC
Precharge all
active banks
DON’T CARE
TIMING PARAMETERS
-7E
SYMBOL*
tAH
tAS
tCH
tCL
tCK
(3)
tCK (2)
MIN
0.8
MAX
-75
MIN
0.8
MAX
-7E
UNITS
ns
SYMBOL*
tCKH
1.5
2.5
2.5
1.5
2.5
2.5
ns
ns
ns
tCKS
7
7.5
7.5
10
ns
ns
tRFC
tCMH
tCMS
tRP
MIN
0.8
MAX
-75
MIN
0.8
MAX
UNITS
ns
1.5
0.8
1.5
1.5
0.8
1.5
ns
ns
ns
66
15
66
20
ns
ns
*CAS latency indicated in parentheses.
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
39
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
SELF REFRESH MODE
T0
CLK
T1
tCK
tCL
tCH
T2
tCKS
≥ tRAS(MIN)1
CKE
COMMAND
tCKS
tCKH
tCMS
tCMH
Tn + 1
((
))
((
))
AUTO
REFRESH
NOP
((
))
((
))
((
))
((
))
A0-A9, A11,A12
((
))
((
))
((
))
((
))
((
))
((
))
((
))
((
))
((
))
((
))
((
))
((
))
SINGLE BANK
tAS
BA0, BA1
DQ
AUTO
REFRESH
INHIBIT
))
DQM/
DQML, DQMH
ALL BANKS
To + 2
((
) ) or COMMAND
NOP ( (
((
))
((
))
A10
To + 1
((
))
((
))
((
))
PRECHARGE
((
))
((
))
tAH
BANK(S)
High-Z
((
))
((
))
tRP
Precharge all
active banks
tXSR
Enter self refresh mode
Exit self refresh mode
(Restart refresh time base)
DON’T CARE
CLK stable prior to exiting
self refresh mode
TIMING PARAMETERS
SYMBOL*
tAH
tAS
tCH
tCL
tCK
(3)
tCK
(2)
tCKH
MIN
-7E
MAX
MIN
-75
MAX
UNITS
SYMBOL*
MIN
0.8
1.5
0.8
1.5
ns
ns
tCKS
2.5
2.5
7
2.5
2.5
7.5
ns
ns
ns
tCMS
tRP
1.5
37
15
7.5
0.8
10
0.8
ns
ns
tXSR
67
tCMH
tRAS
-7E
MAX
1.5
0.8
MIN
-75
MAX
1.5
0.8
120,000
1.5
44
20
75
UNITS
ns
ns
120,000
ns
ns
ns
ns
*CAS latency indicated in parentheses.
NOTES: 1. No maximum time limit for Self Refresh. tRAS(MAX) applies to non-Self Refresh mode.
2. tXSR requires minimum of two clocks regardless of frequency or timing.
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
40
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
READ – WITHOUT AUTO PRECHARGE
T0
T1
T2
tCK
CLK
T3
T4
T5
NOP
NOP
1
T6
T7
T8
NOP
ACTIVE
tCL
tCH
tCKS
tCKH
tCMS
tCMH
CKE
COMMAND
ACTIVE
NOP
READ
tCMS
NOP
PRECHARGE
tCMH
DQM/
DQML, DQMH
tAS
A0-A9, A11, A12
COLUMN m 2
ROW
tAS
ROW
tAH
ALL BANKS
ROW
A10
tAS
BA0, BA1
tAH
ROW
SINGLE BANK
DISABLE AUTO PRECHARGE
tAH
BANK
BANK
BANK
tAC
tOH
tAC
DQ
DOUT m
tLZ
tRCD
tAC
tOH
DOUT m + 1
BANK
tAC
tOH
tOH
DOUT m + 2
DOUT m + 3
tHZ
tRP
CAS Latency
tRAS
tRC
DON’T CARE
UNDEFINED
TIMING PARAMETERS
SYMBOL*
tAC (3)
tAC
MIN
(2)
-7E
MAX
5.4
MIN
tCMH
tCMS
MIN
-75
MAX
0.8
1.5
0.8
0.8
tHZ
(3)
5.4
tAS
1.5
2.5
2.5
1.5
2.5
2.5
ns
ns
ns
tHZ
(2)
5.4
(3)
tCK (2)
7
7.5
7.5
10
ns
ns
tRAS
tCKH
0.8
1.5
0.8
1.5
ns
ns
tRCD
tCK
tCKS
tLZ
1
tOH
2.7
37
60
tRC
tRP
15
15
MIN
MAX
UNITS
5.4
ns
ns
ns
0.8
1.5
tAH
tCL
6
-7E
SYMBOL*
UNITS
ns
ns
ns
tCH
5.4
-75
MAX
5.4
6
1
120,000
2.7
44
66
120,000
20
20
ns
ns
ns
ns
ns
ns
ns
*CAS latency indicated in parentheses.
NOTE: 1. For this example, the burst length = 4, the CAS latency = 2, and the READ burst is followed by a “manual”
PRECHARGE.
2. x16: A11 and A12 = “Don’t Care”
x8: A12 = “Don’t Care”
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
41
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
READ – WITH AUTO PRECHARGE
T0
T1
T2
tCK
CLK
tCKS
T3
T4
T5
NOP
NOP
1
T6
T7
T8
NOP
ACTIVE
tCL
tCH
tCKH
CKE
tCMS tCMH
COMMAND
ACTIVE
NOP
READ
tCMS
NOP
NOP
tCMH
DQM/
DQML, DQMH
tAS
A0-A9, A11, A12
tAS
A10
COLUMN m 2
tAH
ROW
ENABLE AUTO PRECHARGE
ROW
tAS
BA0, BA1
tAH
ROW
ROW
tAH
BANK
BANK
BANK
tAC
tOH
tAC
DQ
DOUT m
tLZ
tRCD
tAC
tOH
DOUT m + 1
tAC
tOH
DOUT m + 2
tOH
DOUT m + 3
tHZ
tRP
CAS Latency
tRAS
tRC
DON’T CARE
UNDEFINED
TIMING PARAMETERS
-7E
SYMBOL*
tAC (3)
tAC (2)
tAH
MIN
MAX
5.4
5.4
-75
MIN
MAX
5.4
6
UNITS
ns
ns
SYMBOL*
tCMH
tCMS
MIN
-7E
MAX
0.8
1.5
MIN
0.8
1.5
0.8
1.5
0.8
1.5
ns
ns
tHZ
2.5
2.5
7
2.5
2.5
7.5
ns
ns
ns
tLZ
1
1
tOH
2.7
37
2.7
44
7.5
0.8
10
0.8
ns
ns
tRC
tCKH
tCKS
1.5
1.5
ns
tRP
tAS
tCH
tCL
tCK
(3)
tCK
(2)
tHZ
(3)
(2)
tRAS
tRCD
5.4
5.4
60
15
15
-75
MAX
120,000
ns
ns
5.4
6
66
20
20
UNITS
120,000
ns
ns
ns
ns
ns
ns
ns
ns
*CAS latency indicated in parentheses.
NOTE: 1. For this example, the burst length = 4, and the CAS latency = 2.
2. x16: A11 and A12 = “Don’t Care”
x8: A12 = “Don’t Care”
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
42
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
SINGLE READ – WITHOUT AUTO PRECHARGE
T0
T1
T2
tCK
CLK
T3
T4
T5
NOP
NOP
T6
1
T7
T8
tCL
tCH
tCKS
tCKH
CKE
tCMS tCMH
COMMAND
ACTIVE
NOP
READ
PRECHARGE
NOP
ACTIVE
NOP
tCMS tCMH
DQM/
DQML, DQMH
tAS
A0-A9, A11, A12
COLUMN m2
ROW
tAS
ROW
tAH
ALL BANKS
ROW
ROW
A10
tAS
BA0, BA1
tAH
DISABLE AUTO PRECHARGE
tAH
BANK
SINGLE BANKS
BANK
tOH
tAC
DQ
tLZ
tRCD
BANK
BANK(S)
DOUT m
tHZ
tRP
CAS Latency
tRAS
tRC
DON’T CARE
UNDEFINED
TIMING PARAMETERS
-7E
SYMBOL*
tAC (3)
tAC (2)
tAH
tAS
tCH
tCL
tCK
(3)
tCK (2)
tCKH
tCKS
MIN
MAX
5.4
5.4
-75
MIN
MAX
5.4
6
0.8
0.8
UNITS
ns
ns
ns
1.5
2.5
1.5
2.5
ns
ns
tHZ
tLZ
1
2.5
7
7.5
2.5
7.5
10
ns
ns
ns
tOH
2.7
37
60
0.8
1.5
0.8
1.5
ns
ns
tRCD
SYMBOL*
tCMH
tCMS
tHZ (3)
tRC
-7E
MAX
MIN
0.8
1.5
5.4
(2)
tRAS
tRP
MIN
0.8
1.5
5.4
5.4
15
15
-75
MAX
6
1
120,000
2.7
44
66
120,000
20
20
UNITS
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
*CAS latency indicated in parentheses.
NOTE: 1. For this example, the burst length = 1, the CAS latency = 2, and the READ burst is followed by a “manual”
PRECHARGE.
2. x16: A11 and A12 = “Don’t Care”
x8: A12 = “Don’t Care”
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
43
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
1
SINGLE READ – WITH AUTO PRECHARGE
T0
T1
T2
tCK
CLK
tCKS
T3
T4
T5
T6
NOP3
READ
NOP
T7
T8
tCL
tCH
tCKH
CKE
tCMS tCMH
COMMAND
ACTIVE
NOP3
NOP
tCMS
NOP
ACTIVE
NOP
tCMH
DQM/
DQML, DQMH
tAS
A0-A9, A11
tAS
A10
COLUMN m2
tAH
ROW
ENABLE AUTO PRECHARGE
ROW
tAS
BA0, BA1
tAH
ROW
ROW
tAH
BANK
BANK
BANK
tAC
t OH
DOUT m
DQ
tRCD
CAS Latency
tHZ
tRP
tRAS
tRC
DON’T CARE
UNDEFINED
TIMING PARAMETERS
SYMBOL*
MIN
tAC
(3)
tAC (2)
tAH
tAS
tCH
tCL
tCK
(3)
tCK
(2)
tCKH
tCKS
-7E
MAX
MIN
5.4
5.4
-75
MAX
5.4
6
UNITS
SYMBOL*
ns
ns
tCMH
tCMS
MIN
-7E
MAX
0.8
1.5
MIN
0.8
1.5
0.8
1.5
2.5
0.8
1.5
2.5
ns
ns
ns
tHZ
tLZ
1
1
2.5
7
2.5
7.5
ns
ns
tOH
2.7
37
2.7
44
7.5
0.8
1.5
10
0.8
1.5
ns
ns
ns
tRC
tHZ
(3)
(2)
tRAS
tRCD
tRP
5.4
5.4
60
15
15
-75
MAX
120,000
ns
ns
5.4
6
66
20
20
UNITS
120,000
ns
ns
ns
ns
ns
ns
ns
ns
*CAS latency indicated in parentheses.
NOTE: 1. For this example, the burst length = 1, and the CAS latency = 2.
2. x16: A11 and A12 = “Don’t Care”
x8: A12 = “Don’t Care”
3. READ command not allowed else tRAS would be violated
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
44
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
ALTERNATING BANK READ ACCESSES
T0
T1
T2
tCK
CLK
T3
T4
T5
NOP
ACTIVE
1
T6
T7
T8
READ
NOP
ACTIVE
tCL
tCH
tCKS
tCKH
tCMS
tCMH
CKE
COMMAND
ACTIVE
NOP
READ
tCMS
NOP
tCMH
DQM/
DQML, DQMH
tAS
A0-A9, A11, A12
tAH
COLUMN b 2
ROW
ENABLE AUTO PRECHARGE
ROW
ENABLE AUTO PRECHARGE
ROW
tAS
BA0, BA1
COLUMN m 2
ROW
tAS
A10
tAH
ROW
ROW
tAH
BANK 0
BANK 0
BANK 3
tAC
tOH
tAC
DQ
DOUT m
tLZ
tRCD - BANK 0
BANK 3
tAC
tOH
DOUT m + 1
BANK 0
tAC
tOH
DOUT m + 2
tAC
tOH
tAC
tOH
DOUT m + 3
DOUT b
tRP - BANK 0
CAS Latency - BANK 0
tRCD - BANK 0
tRAS - BANK 0
tRC - BANK 0
tRCD - BANK 1
tRRD
CAS Latency - BANK 1
DON’T CARE
UNDEFINED
TIMING PARAMETERS
SYMBOL*
tAC (3)
tAC (2)
tAH
MIN
-7E
MAX
5.4
5.4
MIN
-75
MAX
5.4
6
UNITS
ns
ns
SYMBOL*
tCMH
tCMS
0.8
1.5
0.8
1.5
ns
ns
tLZ
2.5
2.5
7.5
ns
ns
ns
tRAS
(3)
2.5
2.5
7
(2)
tCKH
7.5
0.8
10
0.8
ns
ns
tRP
tCKS
1.5
1.5
ns
tAS
tCH
tCL
tCK
tCK
tOH
tRC
tRCD
tRRD
MIN
0.8
1.5
-7E
MAX
1
2.7
37
60
15
15
14
MIN
0.8
1.5
-75
MAX
1
2.7
120,000
44
66
20
20
15
UNITS
ns
ns
ns
ns
120,000
ns
ns
ns
ns
ns
*CAS latency indicated in parentheses.
NOTE: 1. For this example, the burst length = 4, and the CAS latency = 2.
2. x16: A11 and A12 = “Don’t Care”
x8: A12 = “Don’t Care”
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
45
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
READ – FULL-PAGE BURST
T0
T1
T2
tCL
CLK
T3
T4
T5
1
T6
((
))
((
))
tCK
tCH
tCKS
tCMH
ACTIVE
NOP
READ
tCMS
NOP
NOP
NOP
NOP
tCMH
tAS
tAH
tAH
NOP
BURST TERM
NOP
NOP
((
))
((
))
ROW
tAS
((
))
((
))
((
))
((
))
COLUMN m 2
ROW
tAS
BA0, BA1
Tn + 4
((
))
((
))
DQM/
DQML, DQMH
A10
Tn + 3
((
))
((
))
tCMS
A0-A9, A11, A12
Tn + 2
tCKH
CKE
COMMAND
Tn + 1
tAH
BANK
((
))
((
))
BANK
tAC
tAC
DOUT m
DQ
tAC
tOH
DOUT m+1
tLZ
tRCD
tAC ( (
tOH ) )
tOH
DOUT
((
))
m+2
((
))
tAC
tAC
tOH
tOH
tOH
DOUT m-1
Dout m
DOUT m+1
tHZ
1,024 (x16) locations within same row
2,048 (x8) locations within same row
4,096 (x4) locations within same row
CAS Latency
Full page completed
DON’T CARE
Full-page burst does not self-terminate.
3
Can use BURST TERMINATE command.
UNDEFINED
TIMING PARAMETERS
SYMBOL*
MIN
tAC
(3)
tAC (2)
tAH
tAS
tCH
tCL
tCK
(3)
tCK
(2)
tCKH
-7E
MAX
MIN
5.4
5.4
-75
MAX
5.4
6
UNITS
SYMBOL*
MIN
ns
ns
tCKS
tCMH
1.5
0.8
1.5
-7E
MAX
MIN
-75
MAX
1.5
0.8
UNITS
ns
ns
0.8
1.5
2.5
0.8
1.5
2.5
ns
ns
ns
tCMS
2.5
7
2.5
7.5
ns
ns
tLZ
tOH
1
2.7
1
2.7
ns
ns
7.5
0.8
10
0.8
ns
ns
tRCD
15
20
ns
tHZ
(3)
tHZ (2)
1.5
5.4
5.4
5.4
6
ns
ns
ns
*CAS latency indicated in parentheses.
NOTE: 1. For this example, the CAS latency = 2.
2. x16: A11 and A12 = “Don’t Care”
x8: A12 = “Don’t Care”
3. Page left open; no tRP.
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
46
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
1
READ – DQM OPERATION
T0
T1
T2
tCK
CLK
tCKS
tCKH
tCMS
tCMH
T3
T4
T5
NOP
NOP
T6
T7
T8
NOP
NOP
NOP
tCL
tCH
CKE
COMMAND
ACTIVE
NOP
READ
tCMS
NOP
tCMH
DQM/
DQML, DQMH
tAS
A0-A9, A11, A12
tAH
ENABLE AUTO PRECHARGE
ROW
tAS
BA0, BA1
COLUMN m 2
ROW
tAS
A10
tAH
DISABLE AUTO PRECHARGE
tAH
BANK
BANK
tAC
DQ
DOUT m
tLZ
tRCD
tAC
tOH
tAC
tOH
tOH
DOUT m + 2
DOUT m + 3
tLZ
tHZ
tHZ
CAS Latency
DON’T CARE
UNDEFINED
TIMING PARAMETERS
-7E
SYMBOL*
tAC (3)
tAC (2)
tAH
0.8
1.5
2.5
1.5
2.5
ns
ns
tHZ
(3)
tCK (2)
2.5
7
7.5
2.5
7.5
10
ns
ns
ns
tLZ
tCK
tCKH
0.8
0.8
ns
tCL
MIN
MAX
5.4
6
-7E
0.8
tCH
MAX
5.4
5.4
-75
UNITS
ns
ns
ns
tAS
MIN
SYMBOL*
tCKS
tCMH
tCMS
tHZ
MIN
1.5
0.8
1.5
(3)
(2)
tOH
tRCD
-75
MAX
MIN
1.5
0.8
1.5
5.4
5.4
1
2.7
15
1
2.7
20
MAX
UNITS
ns
ns
ns
5.4
6
ns
ns
ns
ns
ns
*CAS latency indicated in parentheses.
NOTE: 1. For this example, the burst length = 4, and the CAS latency = 2.
2. x16: A11 and A12 = “Don’t Care”
x8: A12 = “Don’t Care”
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
47
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
WRITE – WITHOUT AUTO PRECHARGE
T0
tCK
CLK
T1
T2
tCL
T3
T4
T5
T6
NOP
NOP
NOP
NOP
1
T7
T8
T9
tCH
tCKS
tCKH
tCMS
tCMH
CKE
COMMAND
ACTIVE
NOP
WRITE
PRECHARGE
NOP
ACTIVE
tCMS tCMH
DQM/
DQML, DQMH
tAS
A0-A9, A11, A12
ROW
tAH
ALL BANKs
ROW
tAS
BA0, BA1
COLUMN m 3
ROW
tAS
A10
tAH
ROW
tAH
DISABLE AUTO PRECHARGE
SINGLE BANK
BANK
BANK
BANK
tDS
tDS
tDH
DIN m
DQ
tDH
DIN m + 1
tDS
tDH
DIN m + 2
tDS
BANK
tDH
DIN m + 3
t WR 2
tRCD
tRAS
tRP
tRC
DON’T CARE
TIMING PARAMETERS
-7E
SYMBOL*
tAH
tAS
tCH
tCL
tCK
tCK
(3)
(2)
tCKH
tCKS
tCMH
MIN
0.8
MAX
-75
MIN
0.8
MAX
SYMBOL*
tCMS
tDH
UNITS
ns
1.5
2.5
2.5
1.5
2.5
2.5
ns
ns
ns
7
7.5
7.5
10
ns
ns
tRC
0.8
1.5
0.8
0.8
1.5
0.8
ns
ns
ns
tDS
tRAS
MIN
1.5
0.8
1.5
37
-7E
MAX
120,000
MIN
1.5
0.8
1.5
44
-75
MAX
120,000
UNITS
ns
ns
ns
ns
tRP
60
15
15
66
20
20
ns
ns
ns
tWR
14
15
ns
tRCD
*CAS latency indicated in parentheses.
NOTE: 1. For this example, the burst length = 4, and the WRITE burst is followed by a “manual” PRECHARGE.
2. 14ns to 15ns is required between <DIN m> and the PRECHARGE command, regardless of frequency.
3. x16: A11 and A12 = “Don’t Care”
x8: A12 = “Don’t Care”
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
48
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
WRITE – WITH AUTO PRECHARGE
T0
tCK
CLK
tCKS
tCKH
tCMS
tCMH
T1
T2
tCL
1
T3
T4
T5
T6
T7
T8
T9
NOP
NOP
NOP
NOP
NOP
NOP
ACTIVE
tCH
CKE
COMMAND
ACTIVE
NOP
WRITE
tCMS tCMH
DQM/
DQML, DQMH
tAS
A0-A9, A11, A12
tAS
A10
COLUMN m 2
tAH
ROW
ENABLE AUTO PRECHARGE
ROW
tAS
BA0, BA1
tAH
ROW
ROW
tAH
BANK
BANK
tDS
tDH
DIN m
DQ
BANK
tDS
tDH
tDS
DIN m + 1
tDH
DIN m + 2
tDS
tDH
DIN m + 3
tRCD
tRAS
tRP
tWR
tRC
DON’T CARE
TIMING PARAMETERS
SYMBOL*
tAH
tAS
tCH
tCL
MIN
0.8
1.5
2.5
-7E
MAX
MIN
0.8
1.5
2.5
-75
MAX
UNITS
ns
ns
ns
SYMBOL*
tCMS
tDH
tDS
2.5
7
2.5
7.5
ns
ns
tRAS
10
0.8
1.5
ns
ns
ns
tRCD
tCKS
7.5
0.8
1.5
tCMH
0.8
0.8
ns
tCK
(3)
tCK
(2)
tCKH
tRC
tRP
tWR
MIN
1.5
0.8
1.5
-7E
MAX
37
60
15
15
1 CLK +
7ns
120,000
MIN
1.5
0.8
1.5
-75
MAX
44
66
20
20
1 CLK +
7.5ns
120,000
UNITS
ns
ns
ns
ns
ns
ns
ns
–
*CAS latency indicated in parentheses.
NOTE: 1. For this example, the burst length = 4.
2. x16: A11 and A12 = “Don’t Care”
x8: A12 = “Don’t Care”
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
49
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
SINGLE WRITE – WITHOUT AUTO PRECHARGE
T0
tCK
CLK
T1
T2
tCL
T3
T4
T5
NOP4
NOP4
T6
1
T7
T8
ACTIVE
NOP
tCH
tCKS
tCKH
tCMS
tCMH
CKE
COMMAND
ACTIVE
NOP
WRITE
PRECHARGE
NOP
tCMS tCMH
DQM/
DQML, DQMH
tAS
A0-A9, A11, A12
tAH
ALL BANKS
ROW
tAS
BA0, BA1
COLUMN m 3
ROW
tAS
A10
tAH
ROW
tAH
DISABLE AUTO PRECHARGE
SINGLE BANK
BANK
BANK
BANK
tDS
BANK
tDH
DIN m
DQ
tRCD
tRAS
tRP
t WR 2
tRC
DON’T CARE
TIMING PARAMETERS
SYMBOL*
tAH
MIN
-7E
MAX
MIN
-75
MAX
UNITS
SYMBOL*
MIN
-7E
MAX
MIN
-75
MAX
UNITS
0.8
1.5
0.8
1.5
ns
ns
tCMS
2.5
2.5
7.5
ns
ns
ns
tDS
(3)
2.5
2.5
7
(2)
tCKH
7.5
0.8
10
0.8
ns
ns
tRCD
tRP
15
15
20
20
ns
ns
tCKS
1.5
0.8
1.5
0.8
ns
ns
tWR
14
15
ns
tAS
tCH
tCL
tCK
tCK
tCMH
tDH
tRAS
tRC
1.5
0.8
1.5
37
60
1.5
0.8
120,000
1.5
44
66
ns
ns
120,000
ns
ns
ns
*CAS latency indicated in parentheses.
NOTE: 1. For this example, the burst length = 1, and the WRITE burst is followed by a “manual” PRECHARGE.
2. 14ns to 15ns is required between <DIN m> and the PRECHARGE command, regardless of frequency.
3. x16: A11 and A12 = “Don’t Care”
x8: A12 = “Don’t Care”
4. PRECHARGE command not allowed else tRAS would be violated
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
50
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
SINGLE WRITE – WITH AUTO PRECHARGE
T0
tCK
CLK
tCKS
tCKH
tCMS
tCMH
T1
tCL
T2
1
T3
T4
T5
T6
T7
T8
NOP4
WRITE
NOP
NOP
NOP
T9
tCH
CKE
COMMAND
NOP4
ACTIVE
NOP4
tCMS
NOP
ACTIVE
tCMH
DQM/
DQML, DQMH
tAS
A0-A9, A11, A12
tAH
ROW
ENABLE AUTO PRECHARGE
ROW
tAS
BA0, BA1
COLUMN m3
ROW
tAS
A10
tAH
ROW
tAH
BANK
BANK
tDS
BANK
tDH
DIN m
DQ
tRCD3
tRP
tWR2
tRAS
tRC
DON’T CARE
TIMING PARAMETERS
SYMBOL*
tAH
MIN
-7E
MAX
MIN
-75
MAX
UNITS
SYMBOL*
0.8
1.5
2.5
0.8
1.5
2.5
ns
ns
ns
tCMS
2.5
7
2.5
7.5
ns
ns
tRAS
10
0.8
1.5
ns
ns
ns
tRCD
tCKS
7.5
0.8
1.5
tCMH
0.8
0.8
ns
tAS
tCH
tCL
tCK
(3)
tCK
(2)
tCKH
tDH
tDS
tRC
tRP
tWR
MIN
-7E
MAX
1.5
0.8
1.5
37
60
15
15
1 CLK +
7ns
MIN
-75
MAX
1.5
0.8
1.5
120,000
44
66
20
20
1 CLK +
7ns
UNITS
ns
ns
ns
120,000
ns
ns
ns
ns
ns
*CAS latency indicated in parentheses.
NOTE: 1. For this example, the burst length = 1, and the WRITE burst is followed by a “manual” PRECHARGE.
2. 14ns to 15ns is required between <DIN m> and the PRECHARGE command, regardless of frequency.
3. x16: A11 and A12 = “Don’t Care”
x8: A12 = “Don’t Care”
4. WRITE command not allowed else tRAS would be violated
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
51
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
ALTERNATING BANK WRITE ACCESSES
T0
tCK
CLK
T1
T2
tCL
T3
T4
T5
1
T6
T7
T8
T9
NOP
NOP
ACTIVE
tCH
tCKS
tCKH
tCMS
tCMH
CKE
COMMAND
ACTIVE
NOP
WRITE
tCMS
NOP
ACTIVE
NOP
WRITE
tCMH
DQM/
DQML, DQMH
tAS
A0-A9, A11, A12
tAS
A10
COLUMN m 3
tAH
COLUMN b 3
ROW
ENABLE AUTO PRECHARGE
ROW
ENABLE AUTO PRECHARGE
ROW
tAS
BA0, BA1
tAH
ROW
ROW
ROW
tAH
BANK 0
BANK 0
tDS
DIN m
DQ
BANK 1
tDH
tDS
tDH
DIN m + 1
tDS
tDH
DIN m + 2
BANK 1
tDS
tDH
DIN m + 3
tDS
tDH
DIN b
BANK 0
tDS
tDH
DIN b + 1
tDH
tDS
DIN b + 2
tDH
DIN b + 3
tRP - BANK 0
tWR - BANK 0
tRCD - BANK 0
tDS
tRCD - BANK 0
tRAS - BANK 0
tRC - BANK 0
tWR - BANK 1
tRCD - BANK 1
tRRD
DON’T CARE
TIMING PARAMETERS
SYMBOL*
tAH
tAS
MIN
0.8
1.5
-7E
MAX
MIN
0.8
1.5
-75
MAX
-7E
SYMBOL*
tCMS
UNITS
ns
ns
tDH
2.5
2.5
2.5
2.5
ns
ns
tDS
(3)
tCK (2)
tCKH
7
7.5
0.8
7.5
10
0.8
ns
ns
ns
tRC
tCKS
1.5
0.8
1.5
0.8
ns
ns
tRRD
tCH
tCL
tCK
tCMH
tRAS
tRCD
tRP
tWR
MIN
1.5
0.8
1.5
37
MAX
120,000
-75
MIN
1.5
0.8
1.5
44
MAX
120,000
UNITS
ns
ns
ns
ns
60
15
66
20
ns
ns
15
14
Note 2
20
15
Note 2
ns
ns
ns
*CAS latency indicated in parentheses.
NOTE: 1. For this example, the burst length = 4.
2. Requires one clock plus time (7ns to 7.5ns) with auto precharge or 14ns to 15ns with PRECHARGE.
3. x16: A11 and A12 = “Don’t Care”
x8: A12 = “Don’t Care”
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
52
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
WRITE – FULL-PAGE BURST
T0
T1
T2
tCL
CLK
T3
T4
T5
tCH
tCKS
tCKH
COMMAND
tCMH
ACTIVE
NOP
WRITE
NOP
NOP
NOP
tCMS tCMH
A0-A9, A11, A12
A10
((
))
((
))
NOP
BURST TERM
NOP
((
))
((
))
COLUMN m 1
tAH
((
))
((
))
ROW
tAS
BA0, BA1
tAH
ROW
tAS
Tn + 3
((
))
((
))
DQM/
DQML, DQMH
tAS
Tn + 2
((
))
((
))
CKE
tCMS
Tn + 1
((
))
((
))
tCK
tAH
BANK
((
))
((
))
BANK
tDS
tDH
tDS
DIN m
DQ
tDH
DIN m + 1
tDS
tDH
DIN m + 2
tRCD
tDS
tDH
DIN m + 3
((
))
((
))
tDS
tDH
DIN m - 1
1,024 (x16) locations within same row
2,048 (x8) locations within same row
4,096 (x4) locations within same row
Full-page burst does
not self-terminate.
Can use BURST TERMINATE
command to stop.2, 3
Full page completed
DON’T CARE
TIMING PARAMETERS
SYMBOL*
tAH
tAS
MIN
0.8
-7E
MAX
MIN
0.8
-75
MAX
UNITS
ns
SYMBOL*
tCKS
1.5
2.5
1.5
2.5
ns
ns
tCMH
(3)
tCK (2)
2.5
7
7.5
2.5
7.5
10
ns
ns
ns
tDH
tCK
tCKH
0.8
0.8
ns
tCH
tCL
tCMS
tDS
tRCD
MIN
1.5
-7E
MAX
MIN
1.5
-75
MAX
UNITS
ns
0.8
1.5
0.8
1.5
ns
ns
0.8
1.5
15
0.8
1.5
20
ns
ns
ns
*CAS latency indicated in parentheses.
NOTE: 1. x16: A11 and A12 = “Don’t Care”
x8: A12 = “Don’t Care”
2. tWR must be satisfied prior to PRECHARGE command.
3. Page left open; no tRP.
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
53
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
WRITE – DQM OPERATION
T0
T1
T2
tCK
CLK
1
T3
T4
T5
NOP
NOP
NOP
T6
T7
NOP
NOP
tCL
tCH
tCKS
tCKH
tCMS
tCMH
CKE
COMMAND
ACTIVE
NOP
WRITE
tCMS tCMH
DQM/
DQML, DQMH
tAS
A0-A9, A11, A12
tAH
ENABLE AUTO PRECHARGE
ROW
tAS
BA0, BA1
COLUMN m 2
ROW
tAS
A10
tAH
tAH
DISABLE AUTO PRECHARGE
BANK
BANK
tDS
tDH
tDS
DIN m
DQ
tDH
DIN m + 2
tDS
tDH
DIN m + 3
tRCD
DON’T CARE
TIMING PARAMETERS
-7E
SYMBOL*
tAH
MIN
MAX
-75
MIN
MAX
-7E
UNITS
SYMBOL*
0.8
1.5
2.5
2.5
0.8
1.5
2.5
2.5
ns
ns
ns
ns
tCKS
(3)
tCK (2)
7
7.5
7.5
10
ns
ns
tDS
tCKH
0.8
0.8
ns
tAS
tCH
tCL
tCK
tCMH
tCMS
tDH
tRCD
MIN
MAX
-75
MIN
MAX
UNITS
1.5
0.8
1.5
0.8
1.5
0.8
1.5
0.8
ns
ns
ns
ns
1.5
15
1.5
20
ns
ns
*CAS latency indicated in parentheses.
NOTE: 1. For this example, the burst length = 4.
2. x16: A11 and A12 = “Don’t Care”
x8: A12 = “Don’t Care”
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
54
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
ADVANCE
512Mb: x4, x8, x16
SDRAM
54-PIN PLASTIC TSOP (400 mil)
22.22 ±0.08
SEE DETAIL A
0.71
.80 TYP
0.375 ±0.075
11.76 ±0.10
10.16 ±0.08
PIN #1 ID
GAGE PLANE
0.15 +0.03
-0.02
0.25
0.10
0.10 +0.10
-0.05
1.2 MAX
0.50 ±0.10
0.80
TYP
DETAIL A
NOTE: 1. All dimensions in millimeters.
2. Package width and length do not include mold protrusion; allowable mold protrusion is 0.25mm per side.
8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900
E-mail: [email protected], Internet: http://www.micron.com, Customer Comment Line: 800-932-4992
Micron is a registered trademark and the Micron logo and M logo are trademarks of Micron Technology, Inc.
512Mb: x4, x8, x16 SDRAM
512MSDRAM_D.p65 – Rev. D; Pub 1/02
55
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000, Micron Technology, Inc.
Similar pages