ZILOG Z80181

Z8018x
Family MPU
User Manual
UM005001-ZMP0400
ZiLOG WORLDWIDE HEADQUARTERS • 910 E. HAMILTON AVENUE • CAMPBELL, CA 95008
TELEPHONE : 408.558.8500 • FAX: 408.558.8300 • WWW.ZILOG. COM
Z8018x
Family MPU User Manual
This publication is subject to replacement by a later edition. To determine whether a later edition
exists, or to request copies of publications, contact
ZiLOG Worldwide Headquarters
910 E. Hamilton Avenue
Campbell, CA 95008
Telephone: 408.558.8500
Fax: 408.558.8300
www.ZiLOG.com
Windows is a registered trademark of Microsoft Corporation.
Document Disclaimer
© 2000 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices,
applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG,
INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF
THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZiLOG
ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT
RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY
DESCRIBED HEREIN OR OTHERWISE. Except with the express written approval ZiLOG, use of
information, devices, or technology as critical components of life support systems is not authorized. No
licenses or other rights are conveyed, implicitly or otherwise, by this document under any intellectual property
rights.
UM005001-ZMP0400
Z8018x Family
MPU User Manual
iii
MANUAL OBJECTIVES
This user manual describes the features of the Z8018x Family MPUs.This
manual provides basic programming information for the Z80180/Z8S180/
Z8L180. These cores and base perippheral sets are used in a large family
of ZiLOG products. Below is a list of ZiLOG products that use this class
of processor, along with the associated processor family.This document is
also the core user manual for the following products:
Part
Family
Z80180
Z80180
Z8S180
Z8S180
Z8L180
Z8L180
Z80181
Z80180
Z80182
Z80180, Z8S180*
Z80S183
Z8S180
Z80185/195
Z8S180
Z80189
Z8S180
* Part number-dependant
Intended Audience
This manual is written for those who program the Z8018x Family.
Manual Organization
The Z8018x Family User Manual is divided into five sections, seven
appendices, and an index.
UM005001-ZMP0400
Z8018x Family
MPU User Manual
iv
Sections
Z8018X MPU Operation
Presents features, a general description, pins descriptions, block
diagrams, registers, and details of operating modes for the Z8018x MPUs.
Software Architecture
Provides instruction sets and CPU registers for the Z8018x MPUs.
DC Characteristics
Presents the DC parameters and absolute maximum ratings for the
Z8X180 MPUs.
AC Characteristics
Presents the AC parameters for the Z8018x MPUs.
Timing Diagrams
Contains timing diagrams and standard test conditions for the Z8018x
MPUs.
Appendices
The appendixes in this manual provide additional information applicable
to the Z8018x family of ZiLOG MPUs:
•
•
•
•
Instruction set
•
•
•
Operating mode summary
UM005001-ZMP0400
Instruction summary table
Op Code map
Bus Control signal conditions in each machine cycle and interrupt
conditions
Status signals
I/O registers and ordering information
Z8018x Family
MPU User Manual
v
Table of Contents
Z80180, Z8S180, Z8L180 MPU Operation . . . . . . . . . . . . . . . . . . . .1
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1
General Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1
Pin Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7
Architecture . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .12
Operation Modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .15
CPU Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .18
Wait State Generator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .27
HALT and Low Power Operation Modes
(Z80180-Class Processors Only) . . . . . . . . . . . . . . . . . . . . . . . .31
Low Power Modes
(Z8S180/Z8L180 only) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .36
Add-On Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .36
STANDBY Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .37
STANDBY Mode Exit wiht BUS REQUEST . . . . . . . . . . . . . . . . .38
STANDBY Mode EXit with External Interrupts . . . . . . . . . . . . . . .39
IDLE Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40
STANDBY-QUICK RECOVERY Mode . . . . . . . . . . . . . . . . . . . .41
Internal I/O Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .41
MMU Register Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .60
Interrupts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .65
Interrupt Acknowledge Cycle Timings . . . . . . . . . . . . . . . . . . . . . .82
Interrupt Sources During RESET . . . . . . . . . . . . . . . . . . . . . . . . . . .83
Dynamic RAM Refresh Control . . . . . . . . . . . . . . . . . . . . . . . . . . .86
DMA Controller (DMAC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .90
Asynchronous Serial Communication Interface (ASCI) . . . . . . . .115
UM005001-ZMP0400
Z8018x Family
MPU User Manual
vi
Baud Rate Generator
(Z8S180/Z8L180-Class Processors Only) . . . . . . . . . . . . . . .
Clocked Serial I/O Port (CSI/O) . . . . . . . . . . . . . . . . . . . . . . . . . .
CSI/O Registers Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Programmable Reload Timer (PRT) . . . . . . . . . . . . . . . . . . . . . . .
Miscellaneous . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
143
146
147
156
172
Software Architecture . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 173
Instruction Set . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 173
CPU Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 175
DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 185
Absolute Maximum Rating . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 185
Z80180 DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 186
Z8S180 DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 187
Z8L180 DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 189
AC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 193
AC Characteristics— Z8S180 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 193
Timing Diagrams . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 197
Standard Test Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 205
Instruction Set . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 207
Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 207
Bit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 207
Condition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 208
Restart Address . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 209
UM005001-ZMP0400
Z8018x Family
MPU User Manual
vii
Flag . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .209
Miscellaneous . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .210
Data Manipulation Instructions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .211
Data Transfer Instructions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .222
Program and Control Instructions . . . . . . . . . . . . . . . . . . . . . . . . . . . . .229
Special Control Instructions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .235
Instruction Summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .237
Op Code Map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .247
Bus Control Signal Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . .251
Bus and Control Signal Condition in each Machine Cycle . . . . . . . . .251
Interrupts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .279
Operating Modes Summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .281
Request Acceptances in Each Operating Mode . . . . . . . . . . . . . . . . . .281
Request Priority . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .282
Operation Mode Transition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .283
Other Operation Mode Transitions . . . . . . . . . . . . . . . . . . . . . . . . . . . .285
Status Signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .287
Pin Outputs in Each Operating Mode . . . . . . . . . . . . . . . . . . . . . . . . . .287
Pin Status . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .288
I/O Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .293
Internal I/O Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .293
Ordering Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .303
UM005001-ZMP0400
Z8018x Family
MPU User Manual
ix
List of Figures
Z80180, Z8S180, Z8L180 MPU Operation . . . . . . . . . . . . . . . . . . . .1
Figure 1.
Figure 2.
Figure 3.
Figure 4.
Figure 5.
Figure 6.
Figure 7.
Figure 8.
Figure 9.
Figure 10.
Figure 11.
Figure 12.
Figure 13.
Figure 14.
Figure 15.
Figure 16.
Figure 17.
Figure 18.
Figure 19.
Figure 20.
64-Pin DIP . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .3
68-Pin PLCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .4
80-Pin QFP . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5
Z80180/Z8S180/Z8L180 Block Diagram . . . . . . . . . . . . . . .6
Operation Mode Control Register . . . . . . . . . . . . . . . . . . . .15
M1 Temporary Enable Timing . . . . . . . . . . . . . . . . . . . . . .16
I/O Read and Write Cycles with IOC = 1
Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .17
I/O Read and Write cycles with IOC = 0
Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .17
Op Code Fetch (without Wait State) Timing Diagram . . . .19
Op Code Fetch (with Wait State) Timing Diagram . . . . . .20
Memory Read/Write (without Wait State)
Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .21
Memory Read/Write (with Wait State)
Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .22
I/O Read/Write Timing Diagram . . . . . . . . . . . . . . . . . . . .23
Instruction Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . .24
RESET Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . .25
Bus Exchange Timing During Memory Read . . . . . . . . . . .26
Bus Exchange Timing During CPU Internal Operation . . .27
WAIT Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . .28
Memory and I/O Wait State Insertion
(DCNTL – DMA/Wait Control Register) . . . . . . . . . . . . . .29
HALT Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . .33
UM005001-ZMP0400
Z8018x Family
MPU User Manual
x
Figure 21.
Figure 22.
Figure 23.
Figure 24.
Figure 25.
Figure 26.
Figure 27.
Figure 28.
Figure 29.
Figure 30.
Figure 31.
Figure 32.
Figure 33.
Figure 34.
Figure 35.
Figure 36.
Figure 37.
Figure 38.
Figure 39.
Figure 40.
Figure 41.
Figure 42.
Figure 43.
Figure 44.
Figure 45.
Figure 46.
Figure 47.
SLEEP Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 35
I/O Address Relocation . . . . . . . . . . . . . . . . . . . . . . . . . . . 43
Logical Address Mapping Examples . . . . . . . . . . . . . . . . . 55
Physical Address Transition . . . . . . . . . . . . . . . . . . . . . . . 56
MMU Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56
I/O Address Translation . . . . . . . . . . . . . . . . . . . . . . . . . . . 57
Logical Memory Organization . . . . . . . . . . . . . . . . . . . . . 58
Logical Space Configuration . . . . . . . . . . . . . . . . . . . . . . . 59
Physical Address Generation . . . . . . . . . . . . . . . . . . . . . . . 64
Physical Address Generation 2 . . . . . . . . . . . . . . . . . . . . . 64
Interrupt Sources . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65
TRAP Timing Diagram -2nd Op Code Undefined . . . . . . 71
TRAP Timing - 3rd Op Code Undefined . . . . . . . . . . . . . 72
NMI Use . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 74
NMI Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75
INT0 Mode 0 Timing Diagram . . . . . . . . . . . . . . . . . . . . . 76
INT0 Mode 1 Interrupt Sequence . . . . . . . . . . . . . . . . . . . 77
INT0 Mode 1 Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . 78
INT0 Mode 2 Vector Acquisition . . . . . . . . . . . . . . . . . . . 79
INT0 Interrupt Mode 2 Timing Diagram . . . . . . . . . . . . . 80
INT1, INT2 Vector Acquisition . . . . . . . . . . . . . . . . . . . . 81
RETI Instruction Sequence . . . . . . . . . . . . . . . . . . . . . . . . 84
INT1, INT2 and Internal Interrupts Timing Diagram . . . . 86
Refresh Cycle Timing Diagram . . . . . . . . . . . . . . . . . . . . . 87
DMAC Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . 93
DMA Timing Diagram-CYCLE STEAL Mode . . . . . . . 106
CPU Operation and DMA Operation DREQ0
is Programmed for Level-Sense . . . . . . . . . . . . . . . . . . . 107
Figure 48. CPU Operation and DMA Operation DREQ0
is Programmed for Edge-Sense . . . . . . . . . . . . . . . . . . . . 108
UM005001-ZMP0400
Z8018x Family
MPU User Manual
xi
Figure 49. TEND0 Output Timing Diagram . . . . . . . . . . . . . . . . . . .108
Figure 50. DMA Interrupt Request Generation . . . . . . . . . . . . . . . . .114
Figure 51. NMI and DMA Operation Timing Diagram . . . . . . . . . . .115
Figure 52. ASCI Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . .117
Figure 53. DCD0 Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . .139
Figure 54. RTS0 Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . .140
Figure 55. ASCI Interrupt Request Circuit Diagram . . . . . . . . . . . . .140
Figure 56. ASCI Clock . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .141
Figure 57. CSI/O Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . .147
Figure 58. CSI/O Interrupt Request Generation . . . . . . . . . . . . . . . . .151
Figure 59. Transmit Timing Diagram–Internal Clock . . . . . . . . . . . .153
Figure 60. Transmit Timing–External Clock . . . . . . . . . . . . . . . . . . .154
Figure 61. CSI/O Receive Timing–Internal Clock . . . . . . . . . . . . . . .155
Figure 62. CSI/O Receive Timing–External Clock . . . . . . . . . . . . . .156
Figure 63. PRT Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . .157
Figure 64. Timer Initialization, Count Down, and Reload
Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .163
Figure 65. Timer Output Timing Diagram . . . . . . . . . . . . . . . . . . . . .164
Figure 66. PRT Interrupt Request Generation . . . . . . . . . . . . . . . . . .164
Figure 67. E Clock Timing Diagram (During Read/Write Cycle
and Interrupt Acknowledge Cycle . . . . . . . . . . . . . . . . . .167
Figure 68. E Clock Timing in BUS RELEASE Mode . . . . . . . . . . . .167
Figure 69. E Clock Timing in SLEEP Mode and
SYSTEM STOP Mode . . . . . . . . . . . . . . . . . . . . . . . . . . .168
Figure 70. External Clock Interface . . . . . . . . . . . . . . . . . . . . . . . . . .169
Figure 71. Clock Generator Circuit . . . . . . . . . . . . . . . . . . . . . . . . . .170
Figure 72. Circuit Board Design Rules . . . . . . . . . . . . . . . . . . . . . . .170
Figure 73. Example of Board Design . . . . . . . . . . . . . . . . . . . . . . . . .171
UM005001-ZMP0400
Z8018x Family
MPU User Manual
xii
Software Architecture . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 173
Figure 74. CPU Register Configurations . . . . . . . . . . . . . . . . . . . . . 176
Figure 75. Register Direct — Bit Field Definitions . . . . . . . . . . . . . 181
Figure 76. Register Indirect Addressing . . . . . . . . . . . . . . . . . . . . . . 181
Figure 77. Indexed Addressing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 182
Figure 78. Extended Addressing . . . . . . . . . . . . . . . . . . . . . . . . . . . . 182
Figure 79. Immediate Addressing . . . . . . . . . . . . . . . . . . . . . . . . . . . 183
Figure 80. Relative Addressing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 183
Timing Diagrams . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 197
Figure 81. AC Timing Diagram 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . 197
Figure 82. AC Timing Diagram 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . 198
Figure 83. CPU Timing (IOC = 0) (I/O Read Cycle,
I/O Write Cycle) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 199
Figure 84. DMA Control Signals . . . . . . . . . . . . . . . . . . . . . . . . . . . 200
Figure 85. E Clock Timing (Memory R/W Cycle) (I/O R/W Cycle) 201
Figure 86. E Clock Timing (BUS RELEASE Mode, SLEEP Mode, and
SYSTEM STOP Mode . . . . . . . . . . . . . . . . . . . . . . . . . . 201
Figure 87. EClockTiming(MinimumTimingExampleofPWELandPWEH)
202
Figure 88. Timer Output Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . 202
Figure 89. SLP Execution Cycle Timing Diagram . . . . . . . . . . . . . . 203
Figure 90. CSI/O Receive/Transmit Timing Diagram . . . . . . . . . . . 204
Figure 91. External Clock Rise Time and Fall Time . . . . . . . . . . . . 204
Figure 92.
Input Rise Time and Fall Time
(Except EXTAL, RESET) . . . . . . . . . . . . . . . . . . . . . . . . 204
Figure 93. Test Setup . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 205
UM005001-ZMP0400
Z8018x Family
MPU User Manual
xiv
List of Tables
Z80180, Z8S180, Z8L180 MPU Operation . . . . . . . . . . . . . . . . . . . .1
Table 1.
Table 2.
Table 3.
Table 4.
Table 5.
Table 6.
Table 7.
Table 8.
Table 9.
Table 10.
Table 11.
Table 12.
Table 13.
Table 14.
Table 15.
Table 16.
Table 17.
Table 18.
Table 19.
Table 20.
Table 21.
Table 22.
Status Summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10
Multiplexed Pin Descriptions . . . . . . . . . . . . . . . . . . . . . . .12
Memory Wait States . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .29
Wait State Insertion . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .30
Power-Down Modes
(Z8S180/Z8L180-Class Processor Only) . . . . . . . . . . . . . .37
I/O Address Map for Z80180-Class Processors Only . . . . .44
I/O Address Map
(Z8S180/Z8L180-Class Processors Only) . . . . . . . . . . . . .48
State of IEF1 and IEF2. . . . . . . . . . . . . . . . . . . . . . . . . . . . .69
Vector Table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .82
RETI Control Signal States . . . . . . . . . . . . . . . . . . . . . . . . .85
DRAM Refresh Intervals . . . . . . . . . . . . . . . . . . . . . . . . . .89
Channel 0 Destination . . . . . . . . . . . . . . . . . . . . . . . . . . . . .98
Channel 0 Source . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .99
Transfer Mode Combinations . . . . . . . . . . . . . . . . . . . . . . .99
Channel 1 Transfer Mode . . . . . . . . . . . . . . . . . . . . . . . . .102
DMA Transfer Request . . . . . . . . . . . . . . . . . . . . . . . . . . .110
Data Formats . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .131
Divide Ratio . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .134
ASCI Baud Rate Selection . . . . . . . . . . . . . . . . . . . . . . . . .142
Clock Mode Bit Values . . . . . . . . . . . . . . . . . . . . . . . . . . .144
2^ss Values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .145
CSI/O Baud Rate Selection . . . . . . . . . . . . . . . . . . . . . . . .150
UM005001-ZMP0400
Z8018x Family
MPU User Manual
xv
Table 23.
Timer Output Control . . . . . . . . . . . . . . . . . . . . . . . . . . . .163
Table 24.
E Clock Timing in Each Condition . . . . . . . . . . . . . . . . . .166
Table 25.
Z8X180 Operating Frequencies . . . . . . . . . . . . . . . . . . . .169
Software Architecture . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .173
Table 26.
Instruction Set Summary . . . . . . . . . . . . . . . . . . . . . . . . . .173
DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .185
Table 27.
Absolute Maximum Rating . . . . . . . . . . . . . . . . . . . . . . . .185
Table 28.
Z80180 DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . .186
Table 29.
Z8S180 DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . .187
Table 30.
Z8L180 DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . .189
AC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .193
Table 31.
Z8S180 AC Characteristics . . . . . . . . . . . . . . . . . . . . . . . 193
Instruction Set . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .207
Table 32.
Register Values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .207
Table 33.
Bit Values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .208
Table 34.
Instruction Values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .208
Table 35.
Address Values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .209
Table 36.
Flag Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .209
Table 37.
Operations Mnemonics . . . . . . . . . . . . . . . . . . . . . . . . . . .210
Table 38.
Table 39.
Arithmetic and Logical Instructions (8-bit) . . . . . . . . . . . .211
Rotate and Shift Instructions . . . . . . . . . . . . . . . . . . . . . . .216
Table 40.
Arithmetic Instructions (16-bit) . . . . . . . . . . . . . . . . . . . . .221
Table 41.
8-Bit Load . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .222
Table 42.
16-Bit Load . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .223
UM005001-ZMP0400
Z8018x Family
MPU User Manual
xvi
Table 43.
Block Transfer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 225
Table 44.
Stock and Exchange . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 227
Table 45.
Program Control Instructions . . . . . . . . . . . . . . . . . . . . . . 229
Table 46.
I/O Instructions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 231
Table 47.
Special Control Instructions . . . . . . . . . . . . . . . . . . . . . . . 235
Op Code Map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 247
Table 48.
1st Op Code Map Instruction Format: XX . . . . . . . . . . . 247
Table 49.
2nd Op Code Map Instruction Format: CB XX . . . . . . . 249
Table 50.
2nd Op Code Map Instruction Format: ED XX . . . . . . . 250
Bus Control Signal Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . 251
Table 51.
Bus and Control Signal Condition in Each
Machine Cycle . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 251
Table 52.
Interrupts. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 279
Operating Modes Summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 281
Table 53.
Request Acceptances in Each Operating Mode . . . . . . . . 281
Table 54.
The Z80180 Types of Requests . . . . . . . . . . . . . . . . . . . . 282
Status Signals 287
Table 55.
Pin Outputs in Each Operating Mode . . . . . . . . . . . . . . . . 287
Table 56.
Pin Status During RESET and
LOW POWER OPERATION Modes. . . . . . . . . . . . . . . . 289
I/O Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 293
Table 57.
Internal I/O Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 293
UM005001-ZMP0400
Z8018x Family
MPU User Manual
xv
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
1
Z80180, Z8S180, Z8L180 MPU Operation
FEATURES
•
•
•
•
•
•
•
•
•
•
•
Operating Frequency to 33 MHz
On-Chip MMU Supports Extended Address Space
Two DMA Channels
On-Chip Wait State Generators
Two Universal Asynchronous Receiver/Transmitter (UART) Channels
Two 16-Bit Timer Channels
On-Chip Interrupt Controller
On-Chip Clock Oscillator/Generator
Clocked Serial I/O Port
Code Compatible with ZiLOG Z80 CPU
Extended Instructions
GENERAL DESCRIPTION
Based on a microcoded execution unit and an advanced CMOS
manufacturing technology, the Z80180, Z8S180, Z8L180 (Z8X180) is an
8-bit MPU which provides the benefits of reduced system costs and low
power operation while offering higher performance and maintaining
compatibility with a large base of industry standard software written
around the ZiLOG Z8X CPU.
Higher performance is obtained by virtue of higher operating frequencies,
reduced instruction execution times, an enhanced instruction set, and an
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
2
on-chip memory management unit (MMU) with the capability of
addressing up to 1 MB of memory.
Reduced system costs are obtained by incorporating several key system
functions on-chip with the CPU. These key functions include I/O devices
such as DMA, UART, and timer channels. Also included on-chip are
several glue functions such as dynamic RAM refresh control, wait state
generators, clock oscillator, and interrupt controller.
Not only does the Z8X180 consume a low amount of power during
normal operation, but processors with Z8S180 and Z8L180 class
processors also provides two operating modes that are designed to
drastically reduce the power consumption even further. The SLEEP mode
reduces power by placing the CPU into a stopped state, thereby
consuming less current, while the on-chip I/O device is still operating.
The SYSTEM STOP mode places both the CPU and the on-chip
peripherals into a stopped state, thereby reducing power consumption
even further.
When combined with other CMOS VLSI devices and memories, the
Z8X180 provides an excellent solution to system applications requiring
high performance, and low power operation.
Figures 1 through 3 illustrate the three pin packages in the Z8X180 MPU
family:
•
64-Pin Dual In-line Package (DIP), Figure 1
•
68-Pin Plastic Leaded Chip Carrier (PLCC), Figure 2
•
80-Pin Quad Flat Pack (QFP), Figure 3
Pin out package descriptions for other Z8X180-based products are
covered in their respective product specifications.
Figure 4 depicts the block diagram that is shared throughout all
configurations of the Z8X180.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
3
VSS 1
XTAL 2
64 Phi
63 RD
EXTAL 3
62 WR
61 MI
WAIT 4
BUSACK 5
60 E
59 MREQ
BUSREQ 6
RESET 7
58 IORQ
NMI 8
INT0 9
INT1 10
57 RFSH
56 HALT
55 TEND1
54 DREQ1
INT2 11
ST 12
A0 13
A1 14
A2 15
A3 16
A4 17
A5 18
53 CKS
52 RXS/CTS1
51 TXS
Z8X180
50 CKA1/TEND0
49 RXA1
48 TXA1
47 CKA0/DREQ0
A6 19
A7 20
A8 21
A9 22
A10 23
A11 24
46 RXA0
45 TXA0
A12 25
40 D6
A13 26
39 D5
A14 27
A15 28
A16 29
A17 30
38 D4
37 D3
36 D2
35 D1
A18/TOUT 31
34 D0
VCC 32
Figure 1.
44 DCO0
43 CTS0
42 RTS0
41 D7
33 VSS
64-Pin DIP
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
62 IORQ
61 RFSH
63 MREQ
65 MI
64 E
66 WR
VSS
VLS
68 Phi
67 RD
2
1
5 WAIT
4 EXTAL
3 XTAL
7 BUSREQ
6 BUSACK
8 RESET
9 NMI
4
INT0 10
INT1 11
60 HALT
59 TEND1
INT2 12
58 DREQ1
57 CKS
ST 13
A0 14
56 RXS/CTS1
55 TXS
A1 15
A2 16
54 CKA1/TEND0
A3 17
VSS 18
A4 19
53 RXA1
52 TEST
51 TXA1
50 CKA0/DREQ0
Z8X180
A5 20
A6 21
A7 22
A8 23
49 RXA0
48 TXA0
47 DCD0
A9 24
A10 25
A11 26
46 CTS0
45 RTS0
Figure 2.
UM005001-ZMP0400
68-Pin PLCC
D4 41
D5 42
D6 43
D0 37
D1 38
D2 39
D3 40
VCC 34
A19 35
VSS 36
A17 32
A18/TOUT 33
A15 30
A16 31
A14 29
A13 28
A12 27
44 D7
Z 8018x Fam il
y
M PU Us e r M anual
MREQ
IORQ
RD
WR
MI
E
Phi
72
71
70
69
68
67
66
65
XTAL
VCC
VSS
EXTAL
NC
BUSREQ
BUSACK
WAIT
80
79
78
77
76
75
74
73
RESET
5
NMI
1
64
RFSH
NC
NC
INT0
2
3
4
5
63
62
61
60
NC
NC
6
7
59
58
Figure 3.
HALT
TEND1
DREQ1
CKS
RXS/CTS1
TXS
CKA1/TEND0
RXA1
TEST
TXA1
NC
CKA0/DREQ0
RXA0
TXA0
DCD0
CTS
RTS0
D7
NC
NC
D6
D2
D3
D4
D5
D0
D1
18
19
20
21
22
23
24
25
VSS
A18/TOUT
VCC
A19
A7
A8
A9
A10
A11
NC
NC
A12
53
52
51
50
49
48
47
46
45
44
43
42
41
A17
NC
A4
NC
A5
A6
12
13
14
15
16
17
VSS
57
56
55
54
Z8X180
10
11
A2
A3
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
A14
A15
A16
INT2
ST
A0
A1
A13
INT1
80-Pin QFP
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
TXS
Clocked
Serial I/O
Port
RXS/CTS1
Data Bus (8-bit)
16-bit
Programmable
Reload
Timers
(16-bit)
A18/TOUT
INT1
INT2
INT0
CPU
Address Bus
Phi
NMI
Interrupt
Bus State Control
Timing
Generator
E
ST
RFSH
BUSACK
BUSREQ
WAIT
HALT
IORQ
MREQ
MI
WR
RD
RESET
EXTAL
XTAL
6
DMACs
(2)
DREQ1
TEND1
TXA0
CKA0/DREQ0
Asynchronous
SCI
(Channel 0)
CKS
RXA0
RTS0
CTS0
DCD0
TXA1
MMU
Asynchronous
SCI
(channel 0)
Data
Buffer
Address
Buffer
CKA1/TEND0
RXA1
VCC
VSS
A0–A19
Figure 4.
UM005001-ZMP0400
D0–DF
Z80180/Z8S180/Z8L180 Block Diagram
Z 8018x Fam il
y
M PU Us e r M anual
7
PIN DESCRIPTION
A0–A19. Address Bus (Output, Active High, 3-state). A0–A19 form a 20bit address bus. The Address Bus provides the address for memory data
bus exchanges, up to 1 MB, and I/O data bus exchanges, up to 64K. The
address bus enters a high impedance state during RESET and external bus
acknowledge cycles. Address line A18 is multiplexed with the output of
PRT channel 1 (TOUT, selected as address output on RESET) and
address line A19 is not available in DIP versions of the Z8X180.
BUSACK . Bus Acknowledge (Output, Active Low). BUSACK indicates
that the requesting device, the MPU address and data bus, and some
control signals, have entered their high impedance state.
BUSREQ. Bus Request (Input, Active Low). This input is used by
external devices (such as DMA controllers) to request access to the
system bus. This request has a higher priority than NMI and is always
recognized at the end of the current machine cycle. This signal stops the
CPU from executing further instructions and places the address and data
buses, and other control signals, into the high impedance state.
CKA0, CKA1. Asynchronous Clock 0 and 1 (Bidirectional, Active High).
These pins are the transmit and receive clocks for the ASCI channels.
CKA0, is multiplexed with DREQ0 and CKA1 is multiplexed with
TEND0.
CKS. Serial Clock (Bidirectional, Active High). This line is the clock for
the CSIO channel.
CLOCK (PHI). System Clock (Output, Active High). The output is used
as a reference clock for the MPU and the external system. The frequency
of this output is equal to one-half that of the crystal or input clock
frequency.
CTS0, CTS1. Clear to Send 0 and 1 (Inputs, Active Low). These lines are
modem control signals for the ASCI channels. CTS1 is multiplexed with RXS.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
8
D0–D7. Data Bus (Bidirectional, Active High, 3-state). D0-D7 constitute
an 8-bit bidirectional data bus, used for the transfer of information to and
from I/O and memory devices. The data bus enters the high impedance
state during RESET and external bus acknowledge cycles.
DCD0. Data Carrier Detect 0 (Input, Active Low). This input is a
programmable modem control signal for ASCI channel 0.
DREQ0, DREQ1. DMA Request 0 and 1 (Input, Active Low). DREQ is
used to request a DMA transfer from one of the on-chip DMA channels.
The DMA channels monitor these inputs to determine when an external
device is ready for a read or write operation. These inputs can be
programmed to be either level- or edge-sensed. DREQ0 is multiplexed
with CKA0.
E. Enable Clock (Output, Active High). Synchronous machine cycle clock
output during bus transactions.
EXTAL. External Clock/Crystal (Input, Active High). Crystal oscillator
connection. An external clock can be input to the Z8X180 on this pin
when a crystal is not used. This input is Schmitt-triggered.
HALT. Halt/Sleep Status (Output, Active Low). This output is asserted
after the CPU has executed either the HALT or SLP instruction, and is
waiting for either non-maskable or maskable interrupt before operation
can resume. HALT is also used with the M1 and ST signals to decode
status of the CPU machine cycle.
INT0. Maskable Interrupt Request 0 (Input, Active Low). This signal is
generated by external I/O devices. The CPU honors this request at the end
of the current instruction cycle as long as the NMI and BUSREQ signals
are inactive. The CPU acknowledges this interrupt request with an
interrupt acknowledge cycle. During this cycle, both the M1 and IORQ
signals become Active.
INT1, INT2. Maskable Interrupt Requests 1 and 2 (Inputs, Active Low).
This signal is generated by external I/O devices. The CPU honors these
requests at the end of the current instruction cycle as long as the NMI,
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
9
BUSREQ, and INT0 signals are inactive. The CPU acknowledges these
interrupt requests with an interrupt acknowledge cycle. Unlike the
acknowledgment for INT0, during this cycle neither the M1 or IORQ
signals become Active.
IORQ. I/O Request (Output, Active Low, 3-state). IORQ indicates that
the address bus contains a valid I/O address for an I/O read or I/O write
operation. IORQ is also generated, along with M1, during the
acknowledgment of the INT0 input signal to indicate that an interrupt
response vector can be placed onto the data bus. This signal is analogous
to the IOE signal of the Z64180.
M1. Machine Cycle 1 (Output, Active Low). Together with MREQ, M1
indicates that the current cycle is the Op Code fetch cycle of an
instruction execution. Together with IORQ, M1 indicates that the current
cycle is for an interrupt acknowledge. It is also used with the HALT and
ST signal to decode status of the CPU machine cycle. This signal is
analogous to the LIR signal of the Z64180.
MREQ. Memory Request (Output, Active Low, 3-state). MREQ indicates
that the address bus holds a valid address for a memory read or memory
write operation. This signal is analogous to the ME signal of the Z64180.
NMI. Non-maskable Interrupt (Input, negative edge triggered). NMI has
a higher priority than INT and is always recognized at the end of an
instruction, regardless of the state of the interrupt enable flip-flops. This
signal forces CPU execution to continue at location 0066H.
RD. Read (Output active Low, 3-state). RD indicates that the CPU wants
to read data from memory or an I/O device. The addressed I/O or memory
device must use this signal to gate data onto the CPU data bus.
RFSH. Refresh (Output, Active Low). Together with MREQ, RFSH
indicates that the current CPU machine cycle and the contents of the
address bus must be used for refresh of dynamic memories. The low order
8 bits of the address bus (A7–A0) contain the refresh address.
This signal is analogous to the REF signal of the Z64180.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
10
RTS0. Request to Send 0 (Output, Active Low). This output is a
programmable modem control signal for ASCI channel 0.
RXA0, RXA1. Receive Data 0 and 1 (Inputs, Active High). These signals
are the receive data to the ASCI channels.
RXS. Clocked Serial Receive Data (Input, Active High). This line is the
receiver data for the CSIO channel. RXS is multiplexed with the CTS1
signal for ASCI channel 1.
ST. Status (Output, Active High). This signal is used with the M1 and
HALT output to decode the status of the CPU machine cycle. Table 1
provides status summary.
Table 1.
Status Summary
ST
HALT
M1
Operation
0
1
0
CPU operation (1st Op Code fetch)
1
1
0
CPU operation (2nd Op Code and 3rd Op Code fetch)
1
1
1
CPU operation (MC2 except for Op Code fetch)
0
X1
1
DMA operation
0
0
0
HALT mode
1
0
1
SLEEP mode (including SYSTEM STOP mode)
1. X = Don't care
2. MC = Machine cycle
TEND0, TEND1. Transfer End 0 and 1 (Outputs, Active Low). This
output is asserted active during the last write cycle of a DMA operation. It
is used to indicate the end of the block transfer. TEND0 in multiplexed
with CKA1.
TEST. Test (Output, not on DIP version). This pin is for test and must be
left open.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
11
TOUT. Timer Out (Output, Active High). TOUT is the pulse output from
PRT channel 1. This line is multiplexed with A18 of the address bus.
TXA0, TXA1. Transmit Data 0 and 1 (Outputs, Active High). These
signals are the transmitted data from the ASCI channels. Transmitted data
changes are with respect to the falling edge of the transmit clock.
TXS. Clocked Serial Transmit Data (Output, Active High). This line is
the transmitted data from the CSIO channel.
WAIT. Wait (Input; Active Low). WAIT indicates to the CPU that the
addressed memory or I/O devices are not ready for a data transfer. This
input is used to induce additional clock cycles into the current machine
cycle. The WAIT input is sampled on the falling edge of T2 (and
subsequent Wait States). If the input is sampled Low, then additional
Wait States are inserted until the WAIT input is sampled High, at which
time execution continues.
WR. Write (Output, Active Low, 3-state). WR indicates that the CPU data
bus holds valid data to be stored at the addressed I/O or memory location.
XTAL. Crystal (Input, Active High). Crystal oscillator connection. This
pin must be left open if an external clock is used instead of a crystal. The
oscillator input is not a TTL level (reference DC characteristics).
Multiplexed pins are described in Table 2.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
12
Table 2.
Multiplexed Pin Descriptions
Multiplexed
Pins
Descriptions
A18/TOUT
During RESET, this pin is initialized as A18 pin. If either
TOC1 or TOC0 bit of the Timer Control Register (TCR) is
set to 1, TOUT function is selected. If TOC1 and TOC0 bits
are cleared to 0, A18 function is selected.
CKA0/ DREQ0
During RESET, this pin is initialized as CKA 0 pin.
If either DM1 or SM1 in DMA Mode Register (DMODE) is
set to 1, DREQ0 function is always selected.
CKA1/ TEND0
During RESET, this pin is initialized as CKA1 pin. If
CKA1D bit in ASCI control register ch 1 (CNTLA1) is set to
1, TEND0 function is selected. If CKA1D bit is set to 0,
CKA1 function is selected.
RXS/CTS1
During RESET, this pin is initialized as RXS pin. If CTS1E bit
in ASCI status register ch 1 (STAT1) is set to 1, CTS1 function
is selected. If CTS1E bit is 0, RXS function is selected.
ARCHITECTURE
The Z8X180 combines a high performance CPU core with a variety of
system and I/O resources useful in a broad range of applications. The CPU
core consists of five functional blocks: clock generator, bus state controller
(including dynamic memory refresh), interrupt controller, memory
management unit (MMU), and the central processing unit (CPU). The
integrated I/O resources make up the remaining four functional blocks:
•
•
UM005001-ZMP0400
Direct Memory Access (DMA) Control (2 channels)
Asynchronous Serial Communications Interface (ASCI, 2 channels),
Z 8018x Fam il
y
M PU Us e r M anual
13
•
Programmable Reload Timers (PRT, 2 channels)
•
Clock Serial I/O (CSIO) channel.
Other Z8X180 family members (such as Z80183, Z80S183, Z80185/195)
feature, in addition to these blocks, additional peripherals and are covered
in their associated Product Specification
Clock Generator
This logic generates the system clock from either an external crystal or
clock input. The external clock is divided by two and provided to both
internal and external devices.
Bus State Controller
This logic performs all of the status and bus control activity associated
with both the CPU and some on-chip peripherals. This includes Wait
State timing, RESET cycles, DRAM refresh, and DMA bus exchanges.
Interrupt Controller
This block monitors and prioritizes the variety of internal and external
interrupts and traps to provide the correct responses from the CPU. To
remain compatible with the Z80 CPU, three different interrupt modes are
supported.
Memory Management Unit
The MMU allows the user to map the memory used by the CPU (logically
only 64K) into the 1MB addressing range supported by the Z8X180. The
organization of the MMU object code features compatibility with the Z80
CPU while offering access to an extended memory space. This capability
is accomplished by using an effective common area - banked area
scheme.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
14
Central Processing Unit
The CPU is microcoded to provide a core that is object code compatible
with the Z80 CPU. It also provides a superset of the Z80 instruction set,
including 8-bit multiply and divide. This core has been enhanced to allow
many of the instructions to execute in fewer clock cycles.
DMA Controller
The DMA controller provides high speed transfers between memory and
I/O devices. Transfer operations supported are memory-to-memory,
memory to/from I/O and I/O to I/O. Transfer modes supported are
REQUEST, BURST, and CYCLE STEAL. DMA transfers can access the
full 1MB addressing range with a block length up to 64KB, and can cross
over 64K boundaries.
Asynchronous Serial Communications Interface (ASCI)
The ASCI logic provides two individual full-duplex UARTs. Each
channel includes a programmable baud rate generator and modem control
signals. The ASCI channels can also support a multiprocessor
communications format.
Programmable Reload Timer (PRT)
This logic consists of two separate channels, each containing a 16-bit
counter (timer) and count reload register. The time base for the counters is
derived from the system clock (divided by 20) before reaching the
counter. PRT channel 1 provides an optional output to allow for
waveform generation.
Clocked Serial I/O (CSIO)
The CSIO channel provides a half-duplex serial transmitter and receiver.
This channel can be used for simple high-speed data connection to
another microprocessor or microcomputer.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
15
OPERATION MODES
The Z8X180 can be configured to operate like the Hitachi HD64180. This
functionality is accomplished by allowing user control over the M1,
IORQ, WR, and RD signals. The Operation Mode Control Register
(OMCR), illustrated in Figure 5, determines the M1 options, the timing of
the IORQ, RD, and WR signals, and the RETI operation.
Operation Mode Control Register
Bit
7
6
5
4
0
Bit/Field
M1E
M1TE
IOC
Reserved
R/W
R/W
W
R/W
–
Reset
1
1
1
–
Note: R = Read W = Write X = Indeterminate? = Not Applicable
Figure 5.
Operation Mode Control Register
M1E (M1 Enable): This bit controls the M1 output and is set to a 1 during
RESET.
When M1E is 1, the M1 output is asserted Low during the Op Code fetch
cycle, the INT0 acknowledge cycle, and the first machine cycle of the
NMI acknowledge. This action also causes the M1 signal to be Active
during both fetches of the RETI instruction sequence, and may cause
corruption of the external interrupt daisy chain. Therefore, this bit must be
0 for the Z8X180. When M1E is 0 the M1 output is normally inactive and
asserted Low only during the refetch of the RETI instruction sequence
and the INT0 acknowledge cycle (Figure 6).
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
16
T1
T2
T3
T1
T2
T3
Phi
WR
M1
Write into OMCR
Figure 6.
Op Code Fetch
M1 Temporary Enable Timing
M1TE (M1 Temporary Enable): This bit controls the temporary assertion
of the M1 signal. It is always read back as a 1 and is set to 1 during
RESET. This function is used to arm the internal interrupt structure of the
Z80PIO. When a control word is written to the Z80PIO to enable
interrupts, no enable actually takes place until the PIO sees an active M1
signal. When M1TE is 1, there is no change in the operation of the M1
signal and M1E controls its function. When M1TE is 0, the M1 output is
asserted during the next Op Code fetch cycle regardless of the state
programmed into the M1E bit. This situation is only momentary (one
time) and the user need not reprogram a 1 to disable the function (See
Figure 7).
IOC: This bit controls the timing of the IORQ and RD signals. IOC is set
to 1 by RESET.
When IOC is 1, the IORQ and RD signals function the same as the
HD64180.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
17
T2
T1
TW
T3
Phi
IORQ
RD
WR
Figure 7.
I/O Read and Write Cycles with IOC = 1 Timing Diagram
When IOC is 0, the timing of the IORQ and RD signals match the timing
required by the Z80 family of peripherals. The IORQ and RD signals go
active as a result of the rising edge of T2. This timing allows the Z8X180
to satisfy the setup times required by the Z80 peripherals on those two
signals (Figure ).
T1
T2
TW
T3
Phi
IORQ
RD
WR
Figure 8.
I/O Read and Write cycles with IOC = 0 Timing Diagram
For the remainder of this document, assume that M1E is 0 and IOC is 0.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
18
Note:
The user must program the Operation Mode Control Register
before the first I/O instruction is executed.
CPU Timing
This section explains the Z8X180 CPU timing for the following operations:
•
•
•
•
•
•
Instruction (Op Code) fetch timing
Operand and data read/write timing
I/O read/write timing
Basic instruction (fetch and execute) timing
RESET timing
BUSREQ/BUSACK bus exchange timing
The basic CPU operation consists of one or more Machine Cycles (MC).
A machine cycle consists of three system clocks, T1, T2, and T3 while
accessing memory or I/O, or it consists of one system clock (T1) during
CPU internal operations. The system clock is half the frequency of the
Crystal oscillator (that is, an 8-MHz crystal produces 4 MHz or 250 nsec).
For interfacing to slow memory or peripherals, optional Wait States (TW)
may be inserted between T2 and T3.
Instruction (Op Code) Fetch Timing
Figure 9 illustrates the instruction (Op Code) fetch timing with no Wait
States. An Op Code fetch cycle is externally indicated when the M1
output pin is Low.
In the first half of T1, the address bus (A0 –A19) is driven from the
contents of the Program Counter (PC). This address bus is the translated
address output of the Z8X180 on-chip MMU.
In the second half of T1, the MREQ. (Memory Request) and RD (Read)
signals are asserted Low, enabling the memory.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
19
The Op Code on the data bus is latched at the rising edge of T3 and the
bus cycle terminates at the end of T3.
T1
T2
T3
T1
T2
Phi
A0–A19
D0–D7
WAIT
M1
MREQ
RD
Figure 9.
Op Code Fetch (without Wait State) Timing Diagram
Figure 10 illustrates the insertion of Wait States (TW) into the Op Code
fetch cycle. Wait States (TW) are controlled by the external WAIT input
combined with an on-chip programmable Wait State generator.
At the falling edge of T2 the combined WAIT input is sampled. If WAIT
input is asserted Low, a Wait State (TW) is inserted. The address bus,
MREQ, RD and M1 are held stable during Wait States. When WAIT is
sampled inactive High at the falling edge of TW, the bus cycle enters T3
and completes at the end of T3.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
20
T1
T2
TW
TW
T3
T1
T2
Phi
A0–A19
D0–D7
Op Code
WAIT
M1
MREQ
RD
Figure 10.
Op Code Fetch (with Wait State) Timing Diagram
Operand and Data Read/Write Timing
The instruction operand and data read/write timing differs from Op Code
fetch timing in two ways:
•
•
The M1 output is held inactive
The read cycle timing is relaxed by one-half clock cycle because data
is latched at the falling edge of T3
Instruction operands include immediate data, displacement, and extended
addresses, and contain the same timing as memory data reads.
During memory write cycles the MREQ signal goes active in the second
half of T1. At the end of T1, the data bus is driven with the write data.
At the start of T2, the WR signal is asserted Low enabling the memory.
MREQ and WR go inactive in the second half of T3 followed by
disabling of the write data on the data bus.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
21
Wait States (TW) are inserted as previously described for Op Code fetch
cycles. Figure 11 illustrates the read/write timing without Wait States
(Tw), while Figure 12 illustrates read/write timing with Wait States (TW).
Read Cycle
T1
T2
Write Cycle
T3
T1
T2
T3
T1
Phi
A0–A19
Memory address
D0–D7
Read data
Memory address
Write data
WAIT
MREQ
RD
WR
Figure 11.
Memory Read/Write (without Wait State) Timing Diagram
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
22
Read Cycle
T1
T2
Write Cycle
TW
T3
T1
T2
TW
T3
Phi
A0–A19
D0–D7
Read data
Write data
WAIT
MREQ
RD
WR
Figure 12.
Memory Read/Write (with Wait State) Timing Diagram
I/O Read/Write Timing
I/O Read/Write operations differ from memory Read/Write operations in
the following three ways:
•
The IORQ (I/O Request) signal is asserted Low instead of the MREQ
signal
•
•
The 16-bit I/O address is not translated by the MMU
A16–A19 are held Low
At least one Wait State (TW) is always inserted for I/O read and write
cycles (except internal I/O cycles).
Figure 13 illustrates I/O read/write timing with the automatically inserted
Wait State (TW).
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
23
I/O Read Cycle
T1
T2
TW
I/O Write Cycle
T3
T1
T2
TW
T3
Phi
A0–A19
I/O address
D0–D7
I/O address
Read data
Write data
WAIT
IORQ
RD
WR
Figure 13.
I/O Read/Write Timing Diagram
Basic Instruction Timing
An instruction may consist of a number of machine cycles including Op
Code fetch, operand fetch, and data read/write cycles. An instruction may
also include cycles for internal processes which make the bus IDLE. The
example in Figure 14 illustrates the bus timing for the data transfer
instruction LD (IX+d),g.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
24
1st Op Code
Fetch Cycle
2nd Op Code
Fetch Cycle
Displacement
Read Cycle
CPU internal
Operation
Memory
Write Cycle
Next instruction
Fetch Cycle
T1 T2 T3 T1 T2 T3 T1 T2 T3 T1 T1 T1 T1 T2 T3 T1 T2
Phi
A0–A19
PC
(DDH)
PC+2
PC+1
(7OH–77H)
IX+d
d
PC+3
g
D0–D7
M1
MREQ
RD
WR
Machine Cycle
MC1
MC2
MC3
MC4 MC5 MC6
MC7
NOTE: d = displacement
g = register contents
Figure 14.
Instruction Timing Diagram
This instruction moves the contents of a CPU register (g) to the memory
location with address computed by adding a signed 8-bit displacement (d)
to the contents of an index register (IX).
The instruction cycle begins with the two machine cycles to read the two
byte instruction Op Code as indicated by M1 Low. Next, the instruction
operand (d) is fetched.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
25
The external bus is IDLE while the CPU computes the effective address.
Finally, the computed memory location is written with the contents of the
CPU register (g).
RESET Timing
Figure 15 depicts the Z8X180 hardware RESET timing. If the RESET pin
is Low for six or more clock cycles, processing is terminated and the
Z8X180 restarts execution from (logical and physical) address 00000H.
RESET Start
Op Code Fetch Cycle
RESET
T1
T2
Phi
RESET
A0–A19
Figure 15.
6 or more clocks
High impedance
Restart address (00000H)
RESET Timing Diagram
BUSREQ/BUSACK Bus Exchange Timing
The Z8X180 can coordinate the exchange of control, address and data bus
ownership with another bus master. The alternate bus master can request
the bus release by asserting the BUSREQ (Bus Request) input Low. After
the Z8X180 releases the bus, it relinquishes control to the alternate bus
master by asserting the BUSACK (Bus Acknowledge) output Low.
The bus may be released by the Z8X180 at the end of each machine cycle.
In this context, a machine cycle consists of a minimum of three clock
cycles (more if wait states are inserted) for Op Code fetch, memory read/
write, and I/O read/write cycles. Except for these cases, a machine cycle
corresponds to one clock cycle.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
26
When the bus is released, the address (A0–A19), data (D0–D7), and
control (MREQ, IORQ, RD, and WR) signals are placed in the high
impedance state.
Dynamic RAM refresh is not performed when the Z8X180 has released
the bus. The alternate bus master must provide dynamic memory
refreshing if the bus is released for long periods of time.
Figure 16 illustrates BUSREQ/BUSACK bus exchange during a memory
read cycle. Figure 17 illustrates bus exchange when the bus release is
requested during a Z8X180 CPU internal operation. BUSREQ is sampled
at the falling edge of the system clock prior to T3, T1 and Tx (BUS
RELEASE state). If BUSREQ is asserted Low at the falling edge of the
clock state prior to Tx, another Tx is executed.
CPU memory read cycle
T1
T2
TW
T3
Bus release cycle
TX
TX
Phi
A0–A19
D0–D7
MREQ
IORQ
RD, WR
BUSREQ
BUSACK
Figure 16.
UM005001-ZMP0400
Bus Exchange Timing During Memory Read
T1
CPU cycle
T1
Z 8018x Fam il
y
M PU Us e r M anual
27
CPU Internal Operation
T1
T1
T1
T1
Bus Release Cycle CPU Cycle
TX
TX
TX
T1
Phi
A0–A19
D0–D7
MREQ
IORQ
RD, WR
BUSREQ
BUSACK
Figure 17.
Bus Exchange Timing During CPU Internal Operation
Wait State Generator
To ease interfacing with slow memory and I/O devices, the Z8X180 uses
Wait States (TW) to extend bus cycle timing. A Wait State(s) is inserted
based on the combined (logical OR) state of the external WAIT input and
an internal programmable wait state (TW) generator. Wait States (TW)
can be inserted in both CPU execution and DMA transfer cycles.
When the external WAIT input is asserted Low, Wait State(s) (TW) are
inserted between T2 and T3 to extend the bus cycle duration. The WAIT
input is sampled at the falling edge of the system clock in T2 or TW. If
the WAIT input is asserted Low at the falling edge of the system clock in
TW, another TW is inserted into the bus cycle.
Note:
WAIT input transitions must meet specified setup and hold
times. This specification can easily be accomplished by
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
28
externally synchronizing WAIT input transitions with the rising
edge of the system clock.
Dynamic RAM refresh is not performed during Wait States (TW) and
thus system designs which use the automatic refresh function must
consider the affects of the occurrence and duration of wait states (TW).
Figure 18 depicts WAIT timing.
T1
T2
TW
TW
T3
T1
Phi
WAIT
Figure 18.
WAIT Timing Diagram
Programmable Wait State Insertion
In addition to the WAIT input, Wait States (TW) can also be inserted by
program using the Z8X180 on-chip Wait State generator (see Figure 19.
Wait State (TW) timing applies for both CPU execution and on-chip
DMAC cycles.
By programming the four significant bits of the DMA/Wait Control
Register (DCNTL) the number of Wait States, (TW) automatically
inserted in memory and I/O cycles, can be separately specified. Bits 4 and
5 specify the number of Wait States (TW) inserted for I/O access and bits
6 and 7 specify the number of Wait States (TW) inserted for memory
access. These bit pairs all 0–3 programmed Wait States for either I/O or
memory access.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
29
Bit
7
6
5
4
MWI1
MWI0
MWI1
MWI0
R/W
R/W
R/W
R/W
Figure 19.
Memory and I/O Wait State Insertion (DCNTL – DMA/Wait
Control Register)
The number of Wait States (TW) inserted in a specific cycle is the
maximum of the number requested by the WAIT input, and the number
automatically generated by the on-chip Wait State generator.
Bit 7, 6: MWI1 MWI0, (Memory Wait Insertion)
For CPU and DMAC cycles which access memory (including memory
mapped I/O), zero to three Wait States may be automatically inserted
depending on the programmed value in MWI1 and MWI0 as depicted in
Table 3
Table 3.
Memory Wait States
MW11
MWI0
The Number of Wait States
0
0
0
0
1
1
1
0
2
1
1
3
Bit 5, 4: IWI1, IWI0 (I/O Wait Insertion)
For CPU and DMA cycles which access external I/O (and interrupt
acknowledge cycles), one to six Wait States (TW) may be automatically
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
30
inserted depending on the programmed value in IWI1 and IWI0. Refer to
Table 4.
Table 4.
Wait State Insertion
Th e Num be r of W ait State s
IW I1
For INT1,
INT2 and
inte rnal
For INT0
inte rrupts
For inte rnal inte rrupt
ack now l
e dge ack now l
e dge
For e xte rnal I/0
cycl
e s w h e n cycl
es
I/O re gis te rs re gis te rs
M 1 is Low
(Note 2)
acce s s e s
IW I0 acce s s e s
0
0
1
0
(Note 1)
2
0
1
2
1
0
3
5
1
1
4
6
2
For NM I
inte rrupt
ack now l
e dge
cycl
es
w h e n M 1 is
Low
(Note 2)
0
4
Note:
1.
For Z8X180 internal I/O register access (I/O addresses 0000H-003FH), IWI1 and IWI0 do not
determine wait state (TW) timing. For ASCI, CSI/O and PRT Data Register accesses, 0 to 4 Wait States
(TW) are generated. The number of Wait States inserted during access to these registers is a function of
internal synchronization requirements and CPU state. All other on-chip I/O register accesses (that is,
MMU, DMAC, ASCI Control Registers, for instance.) have no Wait States inserted and thus require only
three clock cycles.
2.
For interrupt acknowledge cycles in which M1 is High, such as interrupt vector table read and PC
stacking cycle, memory access timing applies.
WAIT Input and RESET
During RESET, MWI1, MWI0 IWI1 and IWI0, are all 1, selecting the
maximum number of Wait States (TW) (three for memory accesses, four
for external I/O accesses).
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
31
Also, the WAIT input is ignored during RESET. For example, if RESET
is detected while the Z8X180 is in a Wait State (TW), the Wait Stated
cycle in progress is aborted, and the RESET sequence initiated. Thus,
RESET has higher priority than WAIT.
HALT and Low Power Operation Modes (Z80180-Class
Processors Only)
The Z80180 can operate in two different modes:
•
•
HALT mode
IOSTOP mode
and two low-power operation modes:
•
•
SLEEP
SYSTEM STOP
In all operating modes, the basic CPU clock (XTAL, EXTAL) must
remain active.
HALT Mode
HALT mode is entered by execution of the HALT instruction (Op Code
76H) and has the following characteristics:
•
•
•
•
The internal CPU clock remains active
•
•
I/O operations (ASCI, CSI/O and PRT) continue
All internal and external interrupts can be received
Bus exchange (BUSREQ and BUSACK) can occur
Dynamic RAM refresh cycle (RFSH) insertion continues at the
programmed interval
The DMAC can operate
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
32
•
•
The HALT output pin is asserted Low
The external bus activity consists of repeated dummy fetches of the
Op Code following the HALT instruction.
Essentially, the Z80180 operates normally in HALT mode, except that
instruction execution is stopped.
HALT mode can be exited in the following two ways:
•
RESET Exit from HALT Mode
If the RESET input is asserted Low for at least six clock cycles,
HALT mode is exited and the normal RESET sequence (restart at
address 00000H) is initiated.
•
Interrupt Exit from HALT mode
When an internal or external interrupt is generated, HALT mode is
exited and the normal interrupt response sequence is initiated.
If the interrupt source is masked (individually by enable bit, or globally
by IEF1 state), the Z80180 remains in HALT mode. However, NMI
interrupt initiates the normal NMI interrupt response sequence
independent of the state of IEF1.
HALT timing is illustrated in Figure 20.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
33
.
HALT Op Code
Fetch Cycle
T1
T3
Interrupt
acknowledge cycle
HALT mode
T1
T2
T3
T1
T2
Phi
INT1, NMI
A0–A19
HALT Op Code address
HALT Op Code address + 1
HALT
M1
MREQ
RD
Figure 20.
HALT Timing Diagram
SLEEP Mode
SLEEP mode is entered by execution of the 2-byte SLP instruction.
SLEEP mode contains the following characteristics:
•
•
•
•
•
•
•
•
The internal CPU clock stops, reducing power consumption
The internal crystal oscillator does not stop
Internal and external interrupt inputs can be received
DRAM refresh cycles stop
I/O operations using on-chip peripherals continue
The internal DMAC stop
BUSREQ can be received and acknowledged
Address outputs go High and all other control signal outputs become
inactive High
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
34
•
Data Bus, 3-state
SLEEP mode is exited in one of two ways as described below.
•
RESET Exit from SLEEP mode. If the RESET input is held Low for
at least six clock cycles, it exits SLEEP mode and begins the normal
RESET sequence with execution starting at address (logical and
physical) 00000H.
•
Interrupt Exit from SLEEP mode. The SLEEP mode is exited by
detection of an external (NMI, INT0, INT2) or internal (ASCI,
CSI/O, PRT) interrupt.
In case of NMI, SLEEP mode is exited and the CPU begins the normal
NMI interrupt response sequence.
In the case of all other interrupts, the interrupt response depends on the
state of the global interrupt enable flag IEF1 and the individual interrupt
source enable bit.
If the individual interrupt condition is disabled by the corresponding
enable bit, occurrence of that interrupt is ignored and the CPU remains in
the SLEEP mode.
Assuming the individual interrupt condition is enabled, the response to
that interrupt depends on the global interrupt enable flag (IEF1). If
interrupts are globally enabled (IEF1 is 1) and an individually enabled
interrupt occurs, SLEEP mode is exited and the appropriate normal
interrupt response sequence is executed.
If interrupts are globally disabled (IEF1 is 0) and an individually enabled
interrupt occurs, SLEEP mode is exited and instruction execution begins
with the instruction following the SLP instruction. This feature provides a
technique for synchronization with high speed external events without
incurring the latency imposed by an interrupt response sequence.
Figure 21 depicts SLEEP timing.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
35
SLP 2nd Op Code
Fetch Cycle
T2
T3
T1
SLEEP mode
T2
TS
TS
Op Code Fetch or Interrupt
Acknowledge Cycle
T1
T2
T3
Phi
INT1, NMI
A0–A19
SLP 2nd Op Code address
FFFFFH
HALT
M1
Figure 21.
SLEEP Timing Diagram
IOSTOP Mode
IOSTOP mode is entered by setting the IOSTOP bit of the I/O Control
Register (ICR) to 1. In this case, on-chip I/O (ASCI, CSI/O, PRT) stops
operating. However, the CPU continues to operate. Recovery from
IOSTOP mode is by resetting the IOSTOP bit in ICR to 0.
SYSTEM STOP Mode
SYSTEM STOP mode is the combination of SLEEP and IOSTOP modes.
SYSTEM STOP mode is entered by setting the IOSTOP bit in ICR to 1
followed by execution of the SLP instruction. In this mode, on-chip I/O
and CPU stop operating, reducing power consumption. Recovery from
SYSTEM STOP mode is the same as recovery from SLEEP mode, noting
that internal I/O sources, (disabled by IOSTOP) cannot generate a
recovery interrupt.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
36
Low Power Modes (Z8S180/Z8L180 only)
The following section is a detailed description of the enhancements to the
Z8S180/L180 from the standard Z80180 in the areas of STANDBY,
IDLE and STANDBY QUICK RECOVERY modes.
Add-On Features
There are five different power-down modes. SLEEP and SYSTEM STOP
are inherited from the Z80180. In SLEEP mode, the CPU is in a stopped
state while the on-chip I/Os are still operating. In I/O STOP mode, the onchip I/Os are in a stopped state while leaving the CPU running. In
SYSTEM STOP mode, both the CPU and the on-chip I/Os are in the
stopped state to reduce current consumption. The Z8S180 features two
additional power-down modes, STANDBY and IDLE, to reduce current
consumption even further. The differences in these power-down modes
are summarized in Table 5.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
37
Table 5. Power-Down Modes (Z8S180/Z8L180-Class Processors Only)
PowerDown
Modes
On-Chip
CPU Core I/O
Osc.
SLEEP
Stop
Running
Running Running
RESET,
Interrupts
I/O STOP
Running
Stop
Running Running
By
–
Programming
SYSTEM
STOP
Stop
Stop
Running Running
RESET,
Interrupts
1.5 Clock
IDLE †
Stop
Stop
Running Stop
RESET,
Interrupts,
BUSREQ
8 + 1.5 Clock
STANDBY † Stop
Stop
Stop
RESET,
Interrupts,
BUSREQ
217 + 1.5 Clock
(Normal
Recovery)
26 + 1.5 Clock
(Quick Recovery)
Recovery
CLKOUT Source
Stop
Recovery Time
(Minimum)
1.5 Clock
† IDLE and STANDBY modes are only offered in the Z8S180. The minimum recovery time can
be achieved if INTERRUPT is used as the Recovery Source.
STANDBY Mode
The Z8S180/Z8L180 is designed to save power. Two low-power
programmable power-down modes have been added:
•
•
STANDBY mode
IDLE mode
The STANDBY/IDLE mode is selected by multiplexing bits 1 and 3 of
the CPU Control Register (CCR, I/O Address = 1FH).
To enter STANDBY mode:
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
38
1. Set bits 6 and 3 to 1 and 0, respectively.
2. Set the I/O STOP bits (bit 5 of ICR, I/O Address = 3FH) to 1.
3. Execute the SLEEP instruction.
When the device is in STANDBY mode, it performs similar to the
SYSTEM STOP mode as it exists on the Z80180-class processors, except
that the STANDBY mode stops the external oscillator, internal clocks and
reduces power consumption to 50 µA (typical).
Because the clock oscillator has been stopped, a restart of the oscillator
requires a period of time for stabilization. An 18-bit counter has been
added in the Z8S180Z8L180 to allow for oscillator stabilization. When
the part receives an external IRQ or BUSREQ during STANDBY mode,
the oscillator is restarted and the timer counts down 2 17 counts before
acknowledgment is sent to the interrupt source.
The recovery source must remain asserted for the duration of the 2 17
count, otherwise STANDBY restarts.
STANDBY Mode Exit with BUS REQUEST
Optionally, if the BREXT bit (D5 of CPU Control Register) is set to 1, the
Z8S180 exits STANDBY mode when the BUSREQ input is asserted. The
crystal oscillator is then restarted. An internal counter automatically
provides time for the oscillator to stabilize, before the internal clocking
and the system clock output of the Z8S180 are resumed.
The Z8S180 relinquishes the system bus after the clocking is resumed by:
•
•
•
3-State the address outputs A19–A0
3-State the bus control outputs MREQ, IORQ, RD, and WR
Asserting BUSACK
The Z8S180 regains the system bus when BUSREQ is deactivated. The
address outputs and the bus control outputs are then driven High. The
STANDBY mode is exited.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
39
If the BREXT bit of the CPU Control Register (CCR) is cleared, asserting
the BUSREQ does not cause the Z8S180/Z8L180-class processors to exit
STANDBY mode.
If STANDBY mode is exited because of a reset or an external interrupt,
the Z8S180/Z8L180-class processors remains relinquished from the
system bus as long as BUSREQ is active.
STANDBY Mode EXit with External Interrupts
STANDBY mode can be exited by asserting input NMI. The STANDBY
mode may also exit by asserting INT0. INT1 or INT2, depending on the
conditions specified in the following paragraphs.
INT0 wake-up requires assertion throughout duration of clock
stabilization time (2 17 clocks).
If exit conditions are met, the internal counter provides time for the
crystal oscillator to stabilize, before the internal clocking and the system
clock output within the Z8S180/Z8L180-class processors resume.
•
Exit with Non-Maskable Interrupts
If NMI is asserted, the CPU begins a normal NMI interrupt
acknowledge sequence after clocking resumes.
•
Exit with External Maskable Interrupts
If an External Maskable Interrupt input is asserted, the CPU responds
according to the status of the Global Interrupt Enable Flag IEF1
(determined by the ITE1 bit) and the settings of the corresponding
interrupt enable bit in the Interrupt/Trap Control Register (ITC: I/O
Address = 34H).
If an interrupt source is disabled in the ITC, asserting the corresponding
interrupt input does not cause the Z8S180/Z8L180-class processors to
exit STANDBY mode. This condition is true regardless of the state of the
Global Interrupt Enable Flag IEF1.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
40
If the Global Interrupt Enable Flag IEF1 is set to 1, and if an interrupt
source is enabled in the ITC, asserting the corresponding interrupt input
causes the Z8S180/Z8L180-class processors to exit STANDBY mode.
The CPU performs an interrupt acknowledge sequence appropriate to the
input being asserted when clocking is resumed if:
•
•
The interrupt input follows the normal interrupt daisy-chain protocol
The interrupt source is active until the acknowledge cycle is complete
If the Global Interrupt Enable Flag IEF1 is disabled (reset to 0) and if an
interrupt source is enabled in the ITC, asserting the corresponding
interrupt input still causes the Z8S180/Z8L180-class processors to exit
STANDBY mode. The CPU proceeds to fetch and execute instructions
that follow the SLEEP instruction when clocking resumes.
If the Extend Maskable Interrupt input is not active until clocking
resumes, the Z8S180/Z8L180-class processors do not exit STANDBY
mode. If the Non-Maskable Interrupt (NMI) is not active until clocking
resumes, the Z8S180/Z8L180-class processors still exits the STANDBY
mode even if the interrupt sources go away before the timer times out,
because NMI is edge-triggered. The condition is latched internally when
NMI is asserted Low.
IDLE Mode
IDLE mode is another power-down mode offered by the Z8S180/
Z8L180-class processors.
1. Set bits 6 and 3 to 0 and 1, respectively.
2. Set the I/O STOP bit (bit 5 of ICR, I/O Address = 3FH to 1.
3. Execute the SLEEP instruction
When the part is in IDLE mode, the clock oscillator is kept oscillating, but
the clock to the rest of the internal circuit, including the CLKOUT, is
stopped completely. IDLE mode is exited in a similar way as STANDBY
mode, using RESET, BUS REQUEST or EXTERNAL INTERRUPTS,
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
41
except that the 2 17 bit wake-up timer is bypassed. All control signals are
asserted eight clock cycles after the exit conditions are gathered.
STANDBY-QUICK RECOVERY Mode
STANDBY-QUICK RECOVERY mode is an option offered in
STANDBY mode to reduce the clock recovery time in STANDBY mode
from 2 17 clock cycles (4 µs at 33 MHz) to 2 6 clock cycles (1.9 µs at 33
MHz). This feature can only be used when providing an oscillator as
clock source.
To enter STANDBY-QUICK RECOVERY mode:
1. Set bits 6 and 3 to 1 and 1, respectively.
2. Set the I/O STOP bit (bit 5 of ICR, I/O Address = 3FH) to 1.
3. Execute the SLEEP instruction
When the part is in STANDBY-QUICK RECOVERY mode, the
operation is identical to STANDBY mode except when exit conditions
are gathered, using RESET, BUS REQUEST or EXTERNAL
INTERRUPTS. The clock and other control signals are recovered sooner
than the STANDBY mode.
Note: If STANDBY-QUICK RECOVERY is enabled, the user must
ensure stable oscillation is obtained within 64 clock cycles
Internal I/O Registers
The Z8X180 internal I/O Registers occupy 64 I/O addresses (including
reserved addresses). These registers access the internal I/O modules
(ASCI, CSI/O, PRT) and control functions (DMAC, DRAM refresh,
interrupts, wait state generator, MMU and I/O relocation).
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
42
To avoid address conflicts with external I/O, the Z8X180 internal I/O
addresses can be relocated on 64-byte boundaries within the bottom 256
bytes of the 64KB I/O address space.
I/O Control Register (ICR)
ICR allows relocating of the internal I/O addresses. ICR also controls
enabling/disabling of the IOSTOP mode.
I/O Control Register (ICR: 3FH)
7
6
5
4
3
2
1
0
Bit/Field
Bit
IOA7
IOA6
IOSTP
—
—
—
—
—
R/W
R/W
R/W
R/W
Reset
0
0
0
R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field R/W
7–6
IOA7:6
R/W
IOA7 and IOA6 relocate internal I/O as depicted in
Figure . The high-order 8 bits of 16-bit internal I/O
addresses are always 0. IOA7 and IOA6 are cleared to 0
during RESET.
5
IOSTP
R/W
IOSTOP mode is enabled when IOSTP is set to 1.
Normal. I/O operation resumes when IOSTP is reset to 0.
UM005001-ZMP0400
Value
Description
Z 8018x Fam il
y
M PU Us e r M anual
43
00FFH
IOA7 — IOA6 = 1 1
00C0H
00BFH
IOA7 — IOA6 = 1 0
0080H
007FH
IOA7 — IOA6 = 0 1
0040H
003FH
IOA7 — IOA6 = 0 0
0000H
Figure 22.
I/O Address Relocation
Internal I/O Registers Address Map
The internal I/O register addresses are described in Table 6 and Table 7.
These addresses are relative to the 64-byte boundary base address specified
in ICR.
I/O Addressing Notes
The internal I/O register addresses are located in the I/O address space
from 0000H to 00FFH (16-bit I/O addresses). Thus, to access the internal
I/O registers (using I/O instructions), the high-order 8 bits of the 16-bit
I/O address must be 0.
The conventional I/O instructions (OUT (m), A/IN A, (m) / OUTI/INI,
for example) place the contents of a CPU register on the high-order 8 bits
of the address bus, and thus may be difficult to use for accessing internal
I/O registers.
For efficient internal I/O register access, a number of new instructions
have been added, which force the high-order 8 bits of the 16-bit I/O
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
44
address to 0. These instructions are IN0, OUT0, OTIM, OTIMR, OTDM,
OTDMR and TSTIO (see Instruction Set).
When writing to an internal I/O register, the same I/O write occurs on the
external bus. However, the duplicate external I/O write cycle exhibits
internal I/O write cycle timing. For example, the WAIT input and
programmable Wait State generator are ignored. Similarly, internal I/O
read cycles also cause a duplicate external I/O read cycle. However, the
external read data is ignored by the Z8X180.
Normally, external I/O addresses should be chosen to avoid overlap with
internal I/O addresses and duplicate I/O accesses.
Table 6.
I/O Address Map for Z80180-Class Processors Only
Address
Register
ASCI
CSI/O
Mnemonic
Binary
Hex
Page
ASCI Control Register A Ch 0
CNTLA0
XX000000
00H
125
ASCI Control Register A Ch 1
CNTLA1
XX000001
01H
128
ASCI Control Register B Ch 0
CNTLB0
XX000010
02H
132
ASCI Control Register B Ch 1
CNTLB1
XX000011
03H
132
ASCI Status Register Ch 0
STAT0
XX000100
04H
120
ASCI Status Register Ch 1
STAT1
XX000101
05H
123
ASCI Transmit Data Register Ch 0
TDR0
XX000110
06H
118
ASCI Transmit Data Register Ch 1
TDR1
XX000111
07H
118
ASCI Receive Data Register Ch 0
RDR0
XX001000
08H
119
ASCI Receive Data Register Ch 1
RDR1
XX001001
09H
119
CSI/O Control Register
CNTR
XX001010
0AH
147
XX1011
0BH
149
CSI/O Transmit/Receive Data Register TRD
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
45
Table 6.
I/O Address Map for Z80180-Class Processors Only
(Continued)
Address
Register
Timer
Mnemonic
Binary
Hex
Page
Data Register Ch 0 L
TMDR0L
XX001100
0CH
159
Data Register Ch 0 H
TMDR0H
XX001101
0DH
159
Reload Register Ch 0 L
RLDR0L
XX001110
0EH
159
Reload Register Ch 0 H
RLDR0H
XX001111
0FH
159
Timer Control Register
TCR
XX010000
10H
161
XX010001
11H
XX010011
13H
Reserved
Data Register Ch 1 L
TMDR1L
XX010100
14H
160
Data Register Ch 1 H
TMDR1H
XX010101
15H
160
Reload Register Ch 1 L
RLDR1L
XX010110
16H
159
Reload Register Ch 1 H
RLDR1H
XX010111
17H
159
FRC
XX011000
18H
172
XX011001
19H
XX011111
1FH
Others Free Running Counter
Reserved
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
46
Table 6.
I/O Address Map for Z80180-Class Processors Only
(Continued)
Address
Register
DMA
Mnemonic
Binary
Hex
Page
DMA Source Address Register Ch 0L
SAR0L
XX100000
20H
93
DMA Source Address Register Ch 0H
SAR0H
XX100001
21H
93
DMA Source Address Register Ch 0B
SAR0B
XX100010
22H
93
DMA Destination Address Register Ch DAR0L
0L
XX100011
23H
94
DMA Destination Address Register Ch DAR0H
0H
XX100100
24H
94
DMA Destination Address Register Ch DAR0B
0B
XX100101
25H
94
DMA Byte Count Register Ch 0L
BCR0L
XX100110
26H
94
DMA Byte Count Register Ch 0H
BCR0H
XX100111
27H
94
DMA Memory Address Register Ch 1L MAR1L
XX101000
28H
94
DMA Memory Address Register Ch 1H MAR1H
XX101001
29H
94
DMA Memory Address Register Ch 1B MAR1B
XX101010
2AH
94
DMA I/0 Address Register Ch 1L
IAR1L
XX101011
2BH
102
DMA I/0 Address Register Ch 1H
IAR1H
XX101100
2CH
102
XX101101
2DH
Reserved
DMA Byte Count Register Ch 1L
BCR1L
XX101110
2EH
94
DMA Byte Count Register Ch 1H
BCR1H
XX101111
2FH
94
DMA Status Register
DSTAT
XX110000
30H
95
DMA Mode Register
DMODE
XX110001
31H
97
DMA/WAIT Control Register
DCNTL
XX110010
32H
101
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
47
Table 6.
I/O Address Map for Z80180-Class Processors Only
(Continued)
Address
Register
INT
Mnemonic
Page
IL
XX110011
33H
67
INT/TRAP Control Register
ITC
XX110100
34H
68
XX110101
35H
XX110110
36H
XX110111
37H
Refresh Refresh Control Register
RCR
Reserved
I/O
Hex
IL Register (Interrupt Vector Low
Register)
Reserved
MMU
Binary
88
MMU Common Base Register
CBR
XX111000
38H
61
MMU Bank Base Register
BBR
XX111001
39H
62
MMU Common/Bank Area Register
CBAR
XX111010
3AH
60
XX111011
3BH
XX111101
3DH
Reserved
Operation Mode Control Register
OMCR
XX111110
3EH
15
I/O Control Register
ICR
XX111111
3FH
42
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
48
Table 7. I/O Address Map (Z8S180/Z8L180-Class Processors Only)
Address
Register
ASCI
CSI0
Mnemonic
Binary
Hex
Page
ASCI Control Register A Ch 0
CNTLA0
XX000000
00H
125
ASCI Control Register A Ch 1
CNTLA1
XX000001
01H
128
ASCI Control Register B Ch 0
CNTLB0
XX000010
02H
132
ASCI Control Register B Ch 1
CNTLB1
XX000011
03H
132
ASCI Status Register Ch 0
STAT0
XX000100
04H
120
ASCI Status Register Ch 1
STAT1
XX000101
05H
123
ASCI Transmit Data Register Ch 0
TDR0
XX000110
06H
118
ASCI Transmit Data Register Ch 1
TDR1
XX000111
07H
118
ASCI Receive Data Register Ch 0
RDR0
XX001000
08H
119
ASCI Receive Data Register Ch 1
RDR1
XX001001
09H
119
ASCI0 Extension Control Register 0
ASEXT0
XX010010
12H
135
ASCI1 Extension Control Register 1
ASEXT1
XX010011
13H
136
ASCI0 Time Constant Low
ASTC0L
XX011010
1AH
137
ASCI0 Time Constant High
ASTC0H
XX001011
1BH
137
ASCI1 Time Constant Low
ASCT1L
XX001100
1CH
138
ASCI1 Time Constant High
ASCT1H
XX001101
1DH
138
CSI0 Control Register
CNTR
XX001010
0AH
147
CSI0 Transmit/Receive Data Register
TRD
XX1011
0BH
149
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
49
Table 7. I/O Address Map (Z8S180/Z8L180-Class Processors Only)
(Continued)
Address
Register
Timer
Mnemonic
Binary
Hex
Page
Data Register Ch 0 L
TMDR0L
XX001100
0CH
159
Data Register Ch 0 H
TMDR0H
XX001101
0DH
159
Reload Register Ch 0 L
RLDR0L
XX001110
0EH
159
Reload Register Ch 0 H
RLDR0H
XX001111
0FH
159
Timer Control Register
TCR
XX010000
10H
161
XX010001
11H
Reserved
Data Register Ch 1 L
TMDR1L
XX010100
14H
160
Data Register Ch 1 H
TMDR1H
XX010101
15H
160
Reload Register Ch 1 L
RLDR1L
XX010110
16H
160
Reload Register Ch 1 H
RLDR1H
XX010111
17H
160
FRC
XX011000
18H
172
XX011001
19H
XX011111
1DH
Others Free Running Counter
Reserved
Clock Multiplier Register
CMR
XX011110
1EH
52
CPU Control Register
CCR
XX011111
1FH
53
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
50
Table 7. I/O Address Map (Z8S180/Z8L180-Class Processors Only)
(Continued)
Address
Register
DMA
Mnemonic
Binary
Hex
Page
DMA Source Address Register Ch 0L
SAR0L
XX100000
20H
93
DMA Source Address Register Ch 0H
SAR0H
XX100001
21H
93
DMA Source Address Register Ch 0B
SAR0B
XX100010
22H
93
DMA Destination Address Register Ch DAR0L
0L
XX100011
23H
94
DMA Destination Address Register Ch DAR0H
0H
XX100100
24H
94
DMA Destination Address Register Ch DAR0B
0B
XX100101
25H
94
DMA Byte Count Register Ch 0L
BCR0L
XX100110
26H
94
DMA Byte Count Register Ch 0H
BCR0H
XX100111
27H
94
DMA Memory Address Register Ch 1L MAR1L
XX101000
28H
94
DMA Memory Address Register Ch 1H MAR1H
XX101001
29H
94
DMA Memory Address Register Ch 1B MAR1B
XX101010
2AH
94
DMA I/O Address Register Ch 1L
IAR1L
XX101011
2BH
102
DMA I/O Address Register Ch 1H
IAR1H
XX101100
2CH
102
DMA I/O Address Register Ch 1
IAR1B
XX101101
2DH
94
DMA Byte Count Register Ch 1L
BCR1L
XX101110
2EH
94
DMA Byte Count Register Ch 1H
BCR1H
XX101111
2FH
94
DMA Status Register
DSTAT
XX110000
30H
95
DMA Mode Register
DMODE
XX110001
31H
97
DMA/WAIT Control Register
DCNTL
XX110010
32H
101
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
51
Table 7. I/O Address Map (Z8S180/Z8L180-Class Processors Only) (Continued)
Address
Register
INT
Mnemonic
Page
IL
XX110011
33H
67
INT/TRAP Control Register
ITC
XX110100
34H
68
XX110101
35H
XX110110
36H
XX110111
37H
Refresh Refresh Control Register
RCR
Reserved
I/O
Hex
IL Register (Interrupt Vector Low
Register)
Reserved
MMU
Binary
88
MMU Common Base Register
CBR
XX111000
38H
61
MMU Bank Base Register
BBR
XX111001
39H
62
MMU Common/Bank Area Register
CBAR
XX111010
3AH
60
XX111011
3BH
XX111101
3DH
Reserved
Operation Mode Control Register
OMCR
XX111110
3EH
15
I/O Control Register
ICR
XX111111
3FH
42
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
52
Clock Multiplier Register (CMR: 1EH) (Z8S180/L180-Class Processors Only)
Bit
Bit/Field
7
6
0
X2
Reserved
R/W
R/W
?
Reset
0
1
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
7
6–0
Bit/Field R/W
X2 Clock
Multiplier
Mode
R/W
Reserved
?
UM005001-ZMP0400
Value
Description
0
1
X2 Clock Multiplier Mode
Disable
Enable
?
Reserved
Z 8018x Fam il
y
M PU Us e r M anual
53
CPU Control Register (CCR: 1FH) (Z8S180/L180-Class Processors Only)
Bit
7
6
5
4
3
2
1
0
Clock
Divide
STAND
BY/
IDLE
Enable
BREXT
LNPHI
STAND
BY/
IDLE
Enable
LNIO
LNCPU
CTL
LNAD/
DATA
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Bit/Field
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field
R/W
7
Clock
Divide
R/W
6
STANDBY
/IDLE Mode
R/W
5
BREXT
4
3
Value Description
0
1
XTAL/2
XTAL/1
00
01
10
11
In conjunction with Bit 3
No STANDBY
IDLE after SLEEP
STANDBY after SLEEP
STANDBY after SLEEP 64 Cycle Exit (Quick
Recovery)
R/W
0
1
Ignore BUSREQ in STANDBY/IDLE
STANDBY/IDLE exit on BUSREQ
LNPHI
R/W
0
1
Standard Drive
33% Drive on EXTPHI Clock
STANDBY
/IDLE Mode
R/W
00
01
10
11
In conjunction with Bit 6
No STANDBY
IDLE after SLEEP
STANDBY after SLEEP
STANDBY after SLEEP 64 Cycle Exit (Quick
Recovery)
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
54
Bit
Position
Bit/Field
R/W
2
LNIO
R/W
0
1
Standard Drive
33% Drive on certain external I/O
1
LNCPUCTL
R/W
0
1
Standard Drive
33% Drive on CPU control signals
0
LNAD/
DATA
R/W
0
1
Standard Drive
33% drive on A10–A0, D7–D0
Value Description
Memory Management Unit (MMU)
The Z8X180 features an on-chip MMU which performs the translation of
the CPU 64KB (16-bit addresses 0000H to FFFFH) logical memory
address space into a 1024KB (20-bit addresses 00000H to FFFFFH)
physical memory address space. Address translation occurs internally in
parallel with other CPU operation.
Logical Address Spaces
The 64KB CPU logical address space is interpreted by the MMU as
consisting of up to three separate logical address areas, Common Area 0,
Bank Area, and Common Area 1.
As depicted in Figure 23, a variety of logical memory configurations are
possible. The boundaries between the Common and Bank Areas can be
programmed with 4KB resolution.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
55
Common
Area 1
Common
Area 1
Common
Area 1
Bank
Area
Common
Area 0
Bank Area
Common
Area 0
Figure 23.
Common
Area 1
Logical Address Mapping Examples
Logical to Physical Address Translation
Figure 24 illustrates an example in which the three logical address space
portions are mapped into a 1024KB physical address space. The
important points to note are that Common and Bank Areas can overlap
and that Common Area 1 and Bank Area can be freely relocated (on 4KB
physical address boundaries). Common Area 0 (if it exists) is always
based at physical address 00000H.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
56
FFFFFH
z
FFFFH
+ Common Base
Common Area 1
Bank Area
+
Bank Base
Common Area 0
+
0
y
0000H
xyz
Logical Address Space
x
00000H
Physical Address Space
Figure 24.
Physical Address Transition
MMU Block Diagram
The MMU block diagram is depicted in Figure 25. The MMU translates
internal 16-bit logical addresses to external 20-bit physical addresses.
Internal Address/Data Bus
4
LA12— LA15
MMU Common/Bank Area
Register; CBAR (8)
Memory
Management
Unit
MMU Common Base
Register; CBR (8)
MMU Bank Base
Register; BBR (8)
8
PA12— PA19
LA: Logical Address
PA: Physical Address
Figure 25.
UM005001-ZMP0400
MMU Block Diagram
Z 8018x Fam il
y
M PU Us e r M anual
57
Whether address translation (Figure 26) takes place depends on the type
of CPU cycle as follows.
•
Memory Cycles
Address Translation occurs for all memory access cycles including
instruction and operand fetches, memory data reads and writes,
hardware interrupt vector fetch, and software interrupt restarts.
•
I/O Cycles
The MMU is logically bypassed for I/O cycles. The 16-bit logical I/O
address space corresponds directly with the 16-bit physical I/O
address space. The four high-order bits (A16–A19) of the physical
address are always 0 during I/O cycles.
LA15
LA0
“0000”
Logical Address
PA19
PA16 PA15
PA0
Physical Address
Figure 26.
•
I/O Address Translation
DMA Cycles
When the Z8X180 on-chip DMAC is using the external bus, the
MMU is physically bypassed. The 20-bit source and destination
registers in the DMAC are directly output on the physical address bus
(A0–A19).
MMU Registers
Three MMU registers are used to program a specific configuration of
logical and physical memory.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
58
•
•
•
MMU Common/Bank Area Register (CBAR)
MMU Common Base Register (CBR)
MMU Bank Base Register (BBR)
CBAR is used to define the logical memory organization, while CBR and
BBR are used to relocate logical areas within the 1024KB physical
address space. The resolution for both setting boundaries within the
logical space and relocation within the physical space is 4KB.
The CA field of CBAR determines the start address of Common Area 1
(Upper Common) and by default, the end address of the Bank Area. The
BA field determines the start address of the Bank Area and by default, the
end address of Common Area 0 (Lower Common).
The CA and BA fields of CBAR may be freely programmed subject only
to the restriction that CA may never be less than BA. Figures 27 and 28
illustrate examples of logical memory organizations associated with
different values of CA and BA.
Common
Area 1
Common
Area 1
Common
Area 1
Bank Area
Common
Area 0
Bank Area
Common
Area 0
Common
Area 1
Common Area 1
Common Area 1
Common Area 1
Common Area 1
Lower Limit Address Lower lImit Address Lower Limit Address Lower Limit Address
>
>
=
=
Bank
Area
Bank Area
Bank Area
Bank Area
Lower Limit Address Lower lImit Address Lower Limit Address Lower Limit Address
>
=
>
=
0000H
0000H
0000H
0000H
(RESET Condition)
Figure 27.
UM005001-ZMP0400
Logical Memory Organization
Z 8018x Fam il
y
M PU Us e r M anual
59
FFFFH
MMU Common/Bank Area Register
1
1 0
1
D
Common Area 1
D000H
CFFFH
D7 D6 D5 D4
Bank Area
MMU Common/Bank Area Register
0
1
0
0
4
4000H
3FFFH
D3 D2 D1 D0
Common Area 0
0000H
Figure 28.
Logical Space Configuration (Example)
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
60
MMU Register Description
MMU Common/Bank Area Register (CBAR)
CBAR specifies boundaries within the Z8X180 64KB logical address
space for up to three areas; Common Area 0, Bank Area and Common
Area 1.
MMU Common/Bank Area Register (CBAR: 3AH)
Bit
7
6
5
4
3
2
1
0
Bit/Field
CA3
CA2
CA1
CA0
BA3
BA2
BA1
BA0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
1
1
1
1
0
0
0
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field R/W
7–4
CA7–4
R/W
CA specifies the start (low) address (on 4KB boundaries)
for the Common Area 1. This also determines the last
address of the Bank Area.
3–0
BA3–0
R/W
BA specifies the start (low) address (on 4KB boundaries)
for the Bank Area. This also determines the last address
of the Common Area 0.
UM005001-ZMP0400
Value
Description
Z 8018x Fam il
y
M PU Us e r M anual
61
MMU Common Base Register (CBR)
CBR specifies the base address (on 4K boundaries) used to generate a 20bit physical address for Common Area 1 accesses. All bits of CBR are
reset to 0 during RESET.
MMU Common Base Register (CBR: 38H)
Bit
7
6
5
4
3
2
1
0
Bit/Field
CB7
CB6
CB5
CB4
CB3
CB2
CB1
CB0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field R/W
7–0
CB7–0
R/W
Value
Description
CBR specifies the base address (on 4KB boundaries) used
to generate a 20-bit physical address for Common Area 1
accesses.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
62
MMU Bank Base Register (BBR)
BBR specifies the base address (on 4KB boundaries) used to generate a
20-bit physical address for Bank Area accesses. All bits of BBR are reset
to 0 during RESET.
MMU Bank Base Register (BBR: 39H)
Bit
7
6
5
4
3
2
1
0
Bit/Field
BB7
BB6
BB5
BB4
BB3
BB2
BB1
BB0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field
R/W
7–0
BB7–0
R/W
Value Description
BBR specifies the base address (on 4KB boundaries) used
to generate a 20-bit physical address for Bank Area
accesses.
Physical Address Translation
Figure 29 illustrates the way in which physical addresses are generated
based on the contents of CBAR, CBR and BBR. MMU comparators
classify an access by logical area as defined by CBAR. Depending on
which of the three potential logical areas (Common Area 1, Bank Area, or
Common Area 0) is being accessed, the appropriate 8- or 7-bit base
address is added to the high-order 4 bits of the logical address, yielding a
19- or 20-bit physical address. CBR is associated with Common Area 1
accesses. Common Area 0, if defined, is always based at physical address
00000H.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
63
MMU and RESET
During RESET, all bits of the CA field of CBAR are set to 1 while all bits
of the BA field of CBAR, CBR and BBR are reset to 0. The logical 64KB
address space corresponds directly with the first 64KB 0000H to FFFFH)
of the 1024KB 00000H. to FFFFFH) physical address space. Thus, after
RESET, the Z8X180 begins execution at logical and physical address 0.
MMU Register Access Timing
When data is written into CBAR, CBR or BBR, the value is effective
from the cycle immediately following the I/O write cycle which updates
these registers.
During MMU programming insure that CPU program execution is not
disrupted. The next cycle following MMU register programming is
normally an Op Code fetch from the newly translated address. One
technique is to localize all MMU programming routines in a Common
Area that is always enabled.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
64
MMU Common/
Bank Area
Register
4
D7 — D4
0
4
Comparator
MMU Common/
Bank Area
Register
12 11
15
4
D3 — D0
MMU Common Base Reg.
MMU Bank Base Reg.
4
8
0 0 0 0 0 0 0 0
Adder
8
Physical
Address
(512 k or 1 M)
Figure 29.
(19) 18
12 11
0
Physical Address Generation
Logical
Address
(64 k)
(7)
15
12 11
43
0
16 15
12 11
0
Base Register
(8 bit)
(1 M)
Physical
Address
Figure 30.
UM005001-ZMP0400
(19)
18
Physical Address Generation 2
0
Logical
Address
(64K)
Z 8018x Fam il
y
M PU Us e r M anual
65
Note:
Packages not containing an A19 pin or situations using TOUT
instead of A18 yield an address capable of only addressing 512K
of physical space.
Interrupts
The Z8X180 CPU has twelve interrupt sources, 4 external and 8 internal,
with fixed priority. (Reference Figure 31.)
This section explains the CPU registers associated with interrupt
processing, the TRAP interrupt, interrupt response modes, and the
external interrupts. The detailed discussion of internal interrupt
generation (except TRAP) is presented in the appropriate hardware
section (that is, PRT, DMAC, ASCI, and CSI/O).
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
Lower (11)
Priority (12)
Higher
Priority
Figure 31.
TRAP (Undefined Op Code Trap)
NMI (Non Maskable Interrupt)
INT0 (Maskable Interrupt Level 0)
INT1 (Maskable Interrupt Level 1)
INT2 (Maskable Interrupt Level 2)
Timer 0
Timer 1
DMA channel 0
DMA channel 1
Clocked Serial I/O Port
Asynchronous SCI channel 0
Asynchronous SCI channel 1
Internal Interrupt
External Interrupt
Internal Interrupt
Interrupt Sources
Interrupt Control Registers and Flags. The Z8X180 has three registers and
two flags which are associated with interrupt processing.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
66
Function
Name
Access Method
Interrupt Vector High
I
LD A,I and LD I, A instructions
Interrupt Vector Low
IL
I/O instruction (addr = 33H)
Interrupt/Trap Control
ITC
I/O instruction (addr = 34H)
Interrupt Enable Flag 1,2 IEF1, IEF2 El and DI
Interrupt Vector Register (I)
Mode 2 for INT0 external interrupt, INT1 and INT2 external interrupts,
and all internal interrupts (except TRAP) use a programmable vectored
technique to determine the address at which interrupt processing starts. In
response to the interrupt a 16-bit address is generated. This address
accesses a vector table in memory to obtain the address at which
execution restarts.
While the method for generation of the least significant byte of the table
address differs, all vectored interrupts use the contents of I as the most
significant byte of the table address. By programming the contents of I,
vector tables can be relocated on 256 byte boundaries throughout the
64KB logical address space.
Note: I is read/written with the LD A, I and LD I, A instructions rather
than I/O (IN, OUT) instructions. I is initialized to 00H during
RESET.
Interrupt Vector Low Register
This register determines the most significant three bits of the low-order
byte of the interrupt vector table address for external interrupts INT1 and
INT2 and all internal interrupts (except TRAP). The five least significant
bits are fixed for each specific interrupt source. By programming IL, the
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
67
vector table can be relocated on 32 byte boundaries. IL is initialized to
00H during RESET.
Interrupt Vector Low Register (IL: 33H)
Bit
7
6
5
4
3
2
Bit/Field
IL7
IL6
IL5
R/W
R/W
R/W
R/W
?
Reset
00H
00H
00H
?
1
0
?
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field
R/W
7–5
IL7–5
R/W
The IL register is an internal I/O register which is
programmed with the OUT0 instruction and can be read
using the IN0 instruction.
4–0
?
N/A
Interrupt source dependent code
Value Description
INT/TRAP Control Register (ITC)
ITC is used to handle TRAP interrupts and to enable or disable the
external maskable interrupt inputs INT0, INT1 and INT2.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
68
INT/TRAP Control Register (ITC: 34H)
Bit
7
6
TRAP
UFO
R/W
R/W
Reset
0
Bit/Field
5
4
3
2
1
0
?
ITE2
ITE1
ITE0
R
N/A
R/W
R/W
R/W
0
0
0
0
1
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field
R/W
7
TRAP
R/W
This bit is set to 1 when an undefined Op Code is fetched.
TRAP can be reset under program control by writing it
with 0, however, it cannot be written with 1 under
program control.
6
UFO
R
Undefined Fetch Object (bit 6).
When a TRAP interrupt occurs the contents of UFO allow
determination of the starting address of the undefined
instruction. This action is necessary since the TRAP may
occur on either the second or third byte of the Op Code.
UFO allows the stacked PC value to be correctly adjusted.
If UFO = 0, the first Op Code should be interpreted as the
stacked PC-1. If UFO = 1, the first Op Code address is
stacked PC-2.
2–0
ITE2–0
R/W
Interrupt Enable — ITE2, ITE1 and ITE0 enable and
disable the external interrupt inputs INT2, INT1 and
INT0, respectively. If reset to 0, the interrupt is masked.
Value Description
Interrupt Enable Flag 1,2 (IEF1, IEF2)
IEF1 controls the overall enabling and disabling of all internal and
external maskable interrupts (that is, all interrupts except NMI and TRAP.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
69
If IEF1 is 0, all maskable interrupts are disabled. IEF1 can be reset to 0 by
the DI (Disable Interrupts) instruction and set to 1 by the El (Enable
Interrupts) instruction.
The purpose of IEF2 is to correctly manage the occurrence of NMI.
During NMI, the prior interrupt reception state is saved and all maskable
interrupts are automatically disabled (IEF1 copied to IEF2 and then IEF1
cleared to 0). At the end of the NMI interrupt service routine, execution of
the RETN (Return from Non-maskable Interrupt) automatically restores
the interrupt receiving state (by copying IEF2 to IEF1) prior to the
occurrence of NMI.
Table 8 describes how the IEF2 state can be reflected in the P/V bit of the
CPU Status Register by executing LD A, I or LD A, R instructions.
Table 8.
State of IEF1 and IEF2
CPU
Operation
IEF1
IEF2
REMARKS
RESET
0
0
Inhibits the interrupt except NMI
and TRAP.
NMI
0
IEF1
Copies the contents of IEF1 to
IEF2
RETN
IEF2
not affected Returns from the NMI service
routine.
Interrupt except 0
NMI end TRAP
0
RETI
not affected not affected
TRAP
not affected not affected
EI
1
Inhibits the interrupt except NMI
end TRAP
1
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
70
Table 8.
State of IEF1 and IEF2 (Continued)
CPU
Operation
IEF1
IEF2
DI
0
0
LD A, I
not affected not affected Transfers the contents of IEF1 to
P/V
LID A, R
not affected not affected Transfers the contents of IEF1 to
P/V
REMARKS
TRAP Interrupt
The Z8X180 generates a non-maskable (not affected by the state of IEF1)
TRAP interrupt when an undefined Op Code fetch occurs. This feature
can be used to increase software reliability, implement an extended
instruction set, or both. TRAP may occur during Op Code fetch cycles
and also if an undefined Op Code is fetched during the interrupt
acknowledge cycle for INT0 when Mode 0 is used.
When a TRAP interrupt occurs the Z8X180 operates as follows:
1. The TRAP bit in the Interrupt TRAP/Control (ITC) register is set to 1.
2. The current PC (Program Counter) value, reflecting location of the
undefined Op Code, is saved on the stack.
3. The Z8X180 vectors to logical address 0. Note that if logical address
0000H is mapped to physical address 00000H. the vector is the same
as for RESET. In this case, testing the TRAP bit in ITC reveals
whether the restart at physical address 00000H was caused by
RESET or TRAP.
The state of the UFO (Undefined Fetch Object) bit in ITC allows TRAP
manipulation software to correctly adjust the stacked PC, depending on
whether the second or third byte of the Op Code generated the TRAP. If
UFO is 0, the starting address of the invalid instruction is equal to the
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
71
stacked PC-1. If UFO is 1, the starting address of the invalid instruction is
equal to the stacked PC-2.
Bus Release cycle, Refresh cycle, DMA cycle, and WAIT cycle cannot be
inserted just after TTP state which is inserted for TRAP interrupt
sequence. Figure depicts TRAP Timing - 2nd Op Code undefined and
Figure illustrates Trap Timing - 3rd Op Code undefined.
Restart from 0000H
2nd Op Code
Fetch Cycle
T1
T2
Op Code
Fetch Cycle
PC Stacking
T3
Ti
Ti
Ti
Ti
Ti
T1
T2
T3
T1
T2
T3
T1
T2
T3
Phi
A0–A19
PC
D0–D7
SP-1
PCH
SP-2
0000H
PCL
Undefined
Op Code
MI
MREQ
RD
WR
Figure 32.
TRAP Timing Diagram -2nd Op Code Undefined
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
72
Phi
T1 T2 T3
A0–A19
Restart from 0000H
Memory
Read Cycle
3rd Op Code
Fetch Cycle
T1 T2 TTP T3 T1 Ti
PC
PC stacking
Ti
Ti
Op Code
fetch cycle
T1 T2 T3 T1 T2 T3 T1 T2 T3
IX+d, IY+d
D0–D7
MI
SP-1
PCH
SP-2
0000H
PCL
Undefined
Op Code
MREQ
RD
WR
Figure 33.
TRAP Timing - 3rd Op Code Undefined
External Interrupts
The Z8X180 features four external hardware interrupt inputs:
•
•
•
•
NMI–Non-maskable interrupt
INT0–Maskable Interrupt Level 0
INT1–Maskable Interrupt Level 1
INT2–Maskable Interrupt Level 2
NMI, INT1, and INT2 feature fixed interrupt response modes. INT0 has 3
different software programmable interrupt response modes— Mode 0,
Mode 1 and Mode 2.
NMI - Non-Maskable Interrupt
The NMI interrupt input is edge-sensitive and cannot be masked by
software. When NMI is detected, the Z8X180 operates as follows:
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
73
1. DMAC operation is suspended by the clearing of the DME (DMA
Main Enable) bit in DCNTL.
2. The PC is pushed onto the stack.
3. The contents of IEF1 are copied to IEF2. This saves the interrupt
reception state that existed prior to NMI.
4. IEF1 is cleared to 0. This disables all external and internal maskable
interrupts (that is, all interrupts except NMI and TRAP).
5. Execution commences at logical address 0066H.
The last instruction of an NMI service routine must be RETN (Return
from Non-maskable Interrupt). This restores the stacked PC, allowing the
interrupted program to continue. Furthermore, RETN causes IEF2 to be
copied to IEF1, restoring the interrupt reception state that existed prior to
NMI.
Note:
NMI, because it can be accepted during Z8X180 on-chip
DMAC operation, can be used to externally interrupt DMA
transfer. The NMI service routine can reactivate or abort the
DMAC operation as required by the application.
For NMI, take special care to insure that interrupt inputs do not overrun
the NMI service routine. Unlimited NMI inputs without a corresponding
number of RETN instructions eventually cause stack overflow.
Figure 34 depicts the use of NMI and RETN while Figure 35 details NMI
response timing. NMI is edge sensitive and the internally latched NMI
falling edge is held until it is sampled. If the falling edge of NMI is
latched before the falling edge of the clock state prior to T3 or T1 in the
last machine cycle, the internally latched NMI is sampled at the falling
edge of the clock state prior to T3 or T1 in the last machine cycle and
NMI acknowledge cycle begins at the end of the current machine cycle.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
74
Main
Program
EF1 →
0
→
PCH →
PCL →
EF2
EF1
(SP-1)
(SP-2)
0066H
NMI
Interrupt Service
Program
NMI
EF1 ← EF2
PCL ← (SP)
PCH ← (SP+1)
Figure 34.
RETN
NMI Use
Last MC
NMI acknowledge cycle
Restart from 0066H
PC is pushed onto stack
Op Code fetch
T1
T1
T3
Ti
T1
T1
T2
T3
T1
T2
T3
T1 T2
T3
Phi
NMI
A0–A19
PC
SP-1
SP-2
0066H
Instruction
D0–D7
MI
MREQ
RD
WR
UM005001-ZMP0400
PCH
PCL
Z 8018x Fam il
y
M PU Us e r M anual
75
Figure 35.
NMI Timing
INT0 - Maskable Interrupt Level 0
The next highest priority external interrupt after NMI is INT0. INT0 is
sampled at the falling edge of the clock state prior to T3 or T1 in the last
machine cycle. If INT0 is asserted LOW at the falling edge of the clock
state prior to T3 or T1 in the last machine cycle, INT0 is accepted. The
interrupt is masked if either the IEF1 flag or the ITEO (Interrupt Enable
0) bit in ITC are reset to 0. After RESET the state is as follows:
1. IEF1 is 0, so INT0 is masked
2. ITE0 is 1, so INT0 is enabled by execution of the El (Enable
Interrupts) instruction
The INT0 interrupt is unique in that 3 programmable interrupt response
modes are available - Mode 0, Mode 1 and Mode 2. The specific mode is
selected with the IM 0, IM 1 and IM 2 (Set Interrupt Mode) instructions.
During RESET, the Z8X180 is initialized to use Mode 0 for INT0. The 3
interrupt response modes for INT0 are:
•
•
•
Mode 0–Instruction fetch from data bus
Mode 1–Restart at logical address 0038H
Mode 2–Low-byte vector table address fetch from data bus
INT0 Mode 0
During the interrupt acknowledge cycle, an instruction is fetched from the
data bus (DO–D7) at the rising edge of T3. Often, this instruction is one
of the eight single byte RST (RESTART) instructions which stack the PC
and restart execution at a fixed logical address. However, multibyte
instructions can be processed if the interrupt acknowledging device can
provide a multibyte response. Unlike all other interrupts, the PC is not
automatically stacked:
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
76
Last MC
INT0 acknowledge cycle
RST instruction execution
PC is pushed onto stack
T1
T2
TW* TW* T3
Ti
Ti
T1
T2
T3
T1
T2
T3
Phi
INT0
A0–A19
PC
SP-1
SP-2
M1
MREQ
RD
WR
IORQ
RST instruction
D0–D7
PCH
PCL
MC: Machine Cycle
*Two Wait States are automatically inserted
Note: The TRAP interrupt occurs if an invalid instruction is fetched
during Mode 0 interrupt acknowledge. (Reference Figure 36.)
Figure 36.
INT0 Mode 0 Timing Diagram
INT0 Mode 1
When INT0 is received, the PC is stacked and instruction execution
restarts at logical address 0038H. Both IEF1 and IEF2 flags are reset to 0,
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
77
disabling all maskable interrupts. The interrupt service routine normally
terminates with the EI (Enable Interrupts) instruction followed by the
RETI (Return from Interrupt) instruction, to reenable the interrupts.
Figure 37 depicts the use of INT0 (Mode 1) and RETI for the Mode 1
interrupt sequence.
Figure 37.
INT0 Mode 1 Interrupt Sequence
Main
Program
0
→ EF1, EF2
PCH → (SP-1)
PCL → (SP-2)
0038H
INT0 (Mode 1)
Interrupt Service
Program
INT0
(Mode 1)
PCL ← (SP)
PCH ← (SP+1)
E1 (1 → 1EF1, 1EF2)
RETI
Figure 38 illustrates INT0 Mode 1 Timing.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
78
INT0 Acknowledge Cycle
Last MC
Op Code Fetch Cycle
PC is pushed onto stack
T1
T2
TW* TW* T3
T1
T2
T3
T1
T2
T3
T1
T2
T3
Phi
INT0
A0–A19
PC
SP-1
SP-2
0038H
M1
MREQ
IORQ
RD
WR
D0–D7
PCH
PCL
ST
*Two Wait States are automatically inserted
Figure 38.
INT0 Mode 1 Timing
INT0 Mode 2
This method determines the restart address by reading the contents of a
table residing in memory. The vector table consists of up to 128 two-byte
restart addresses stored in low byte, high byte order.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
79
The vector table address is located on 256 byte boundaries in the 64KB
logical address space programmed in the 8-bit Interrupt Vector Register
(1). Figure 39 depicts the INT0 Mode 2 Vector acquisition.
Memory
16-bit Vector
Interrupt Vector
Register I
8-bit on
Data Bus
Vector + 1
High-order 8 bits
of starting address
Vector
Low-order 8 bits
of starting address
256 Bytes
Vector
Table
Offset
Figure 39.
INT0 Mode 2 Vector Acquisition
During the INT0 Mode 2 acknowledge cycle, the low-order 8 bits of the
vector is fetched from the data bus at the rising edge of T3 and the CPU
acquires the 16-bit vector.
Next, the PC is stacked. Finally, the 16-bit restart address is fetched from
the vector table and execution begins at that address.
Note: External vector acquisition is indicated by both MI and IORQ
LOW. Two Wait States (TW) are automatically inserted for
external vector fetch cycles.
During RESET the Interrupt Vector Register (I) is initialized to 00H and,
if necessary, should be set to a different value prior to the occurrence of a
Mode 2 INT0 interrupt. Figure illustrates INT0 interrupt Mode 2 Timing.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
80
Last MC
Op Code
Fetch Cycle
INT0 Acknowledge Cycle
Vector Lower
Address Read
T1 T2 TW* TW* T3
PC is pushed onto stack
Ti
T1 T2 T3 T1
Interrupt
Manipulation
Cycle
T2 T3 T1 T2 T3
T1
T1 T2
T2 T3
Phi
INT0
Starting address
A0–A19
PC
SP-1
SP-2
Vector
Vector+1
M1
MREQ
IORQ
RD
WR
Starting Address
(Lower Address)
Lower Vector
D0–D7
PCH
Starting Address
(Upper Address)
PCL
ST
*Two Wait States are automatically inserted
Figure 40.
INT0 Interrupt Mode 2 Timing Diagram
INT1, INT2
The operation of external interrupts INT1 and INT2 is a vector mode
similar to INT0 Mode 2. The difference is that INT1 and INT2 generate
the low-order byte of vector table address using the IL (Interrupt Vector
Low) register rather than fetching it from the data bus. This difference is
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
81
also the interrupt response sequence used for all internal interrupts
(except TRAP).
As depicted in Figure 41, the low-order byte of the vector table address
has the most significant three bits of the software programmable IL
register while the least significant five bits are a unique fixed value for
each interrupt (INT1, INT2 and internal) source:
Memory
16-bit Vector
I
Figure 41.
IL
Fixed Code
(5 bits)
Vector + 1
High-order 8 bits
of starting address
Vector
Low-order 8 bits
of starting address
32 Bytes
Vector
Table
INT1, INT2 Vector Acquisition
INT1 and INT2 are globally masked by IEF1 is 0. Each is also
individually maskable by respectively clearing the ITE1 and ITE2 (bits
1,2) of the INT/TRAP control register to 0.
During RESET, IEF1, ITE1 and ITE2 bits are reset to 0.
Internal Interrupts
Internal interrupts (except TRAP) use the same vectored response mode
as INT1 and INT2. Internal interrupts are globally masked by IEF1 is 0.
Individual internal interrupts are enabled/disabled by programming each
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
82
individual I/O (PRT, DMAC, CSI/O, ASCI) control register. The lower
vector of INT1 INT2 and internal interrupt are summarized in Table 9.
Table 9.
Vector Table
IL
Interrupt Source
b7
b6
b5
b4
b3
b2
b1
b0
—
—
—
0
0
0
0
0
INT2
—
—
—
0
0
0
1
0
PRT channel 0
—
—
—
0
0
1
0
0
PRT channel 1
—
—
—
0
0
1
1
0
DMA channel 0
—
—
—
0
1
0
0
0
DMA channel 1
—
—
—
0
1
0
1
0
CSI/O
—
—
—
0
1
1
0
0
ASCI channel 0
Low e s t —
—
—
0
1
1
1
0
ASCI channel 1
—
—
—
1
0
0
0
0
INT1
Priority
Fixed Code
H igh e s t
Interrupt Acknowledge Cycle Timings
Figure 43 illustrates INT1, INT2, and internal interrupts timing. INT1 and
INT2 are sampled at the falling edge of the clock state prior to T2 or T1 in
the last machine cycle. If INT1 or INT2 is asserted Low at the falling
edge of clock state prior to T3 or T1 in the last machine cycle, the
interrupt request is accepted.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
83
Interrupt Sources During RESET
Interrupt Vector Register (I)
All bits are reset to 0. Because I = 0 locates the vector tables starting at
logical address 0000H vectored interrupts (INT0 Mode 2, INT1, INT2,
and internal interrupts) overlap with fixed restart interrupts like RESET
(0), NMI (0066H), INT0 Mode 1 (0038H) and RST (0000H-0038H). The
vector table(s) are built elsewhere in memory and located on 256 byte
boundaries by reprogramming I with the LD I, A instruction.
IL Register
Bits 7 - 5 are reset to 0
The IL Register can be programmed to locate the vector table for INT1,
INT2 and internal interrupts on 32-byte subboundaries within the 256
byte area specified by I.
IEF1, IEF2 Flags
Reset to 0. Interrupts other than NMI and TRAP are disabled.
ITC Register
ITE0 set to 1. ITE1, ITE2 reset to 0. INT0 can be enabled by the EI
instruction, which sets IEF1 to 1. Enabling INT1 and INT2 also requires
that the ITE1 and ITE2 bits be respectively set to 1 by writing to ITC.
I/O Control Registers
Interrupt enable bits reset to 0. All Z8X180 on-chip I/O (PRT, DMAC,
CSI/O, ASCI) interrupts are disabled and can be individually enabled by
writing to each I/O control register interrupt enable bit.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
84
Return from Subroutine (RETI) Instruction Sequence
When the EDH/4DH sequence is fetched by the Z8X180, it is recognized as
the RETI instruction sequence. The Z8X180 then refetches the RETI
instruction with four T-states in the EDH cycle allowing the Z80
peripherals time to decode that cycle (See Figure 42). This procedure
allows the internal interrupt structure of the peripheral to properly decode
the instruction and behave accordingly.
The M1E bit of the Operation Mode Control Register (OMCR) must be
set to 0 so that M1 signal is active only during the refetch of the RETI
instruction sequence. This condition is the desired operation when Z80
peripherals are connected to the Z8018X.
T1
T2
T3 T1
T2
T3
Ti
Ti
Ti
T1
T2
T3
Ti
T1
T2
T3
T1
Phi
A0–A18 (A19)
PC + 1
PC
EDH
4DH
PC
PC + 1
EDH
4DH
D0–D7
M1 (M1E = 1)
M1 (M1E = 0)
MREQ
RD
ST
Note: RETI machine cycles 9 and 10 not shown.
Figure 42.
RETI Instruction Sequence
The RETI instruction takes 22 T-states and 10 machine cycles. Table 10
lists the conditions of all the control signals during this sequence for the
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
85
Z8X180. Figure 43 illustrates the INT1, INT2 and internal interrupts
timing.
Table 10.
RETI Control Signal States
MI
Machine
Cycle
States Address Data
RD WR MREQ IORQ
M1E=1 M1E=0 HALT ST
1
T1-T3 1st
EDH
Op Code
0
1
0
1
0
1
1
0
2
TI-T3 2nd
4DH
Op Code
0
1
0
1
0
1
1
1
3
T1
Don't
Care
3-state
1
1
1
1
1
1
1
1
4
T1
Don't
Care
3-state
1
1
1
1
1
1
1
1
5
T1
Don't
Care
3-state
1
1
1
1
1
1
1
1
6
T1-T3 1st
EDH
Op Code
0
1
0
1
0
0
1
1
7
T1
1
1
1
1
1
1
1
1
8
T1-T3 2nd
4DH
Op Code
0
1
0
1
0
1
1
1
9
T1-T3 SP
data
0
1
0
1
1
1
1
1
10
T1-T3 SP+1
data
0
1
0
1
1
1
1
1
Don't
Care
3-state
IOC affects the IORQ/RD signals. M1E affects the assertion of M1. One state also reflects a 1 while
the other reflects a 0
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
86
Op Code
fetch cycle
INT1, INT2, internal interrupt acknowledge cycle
Last MC
PC Stacking
T1 T2 TW*TW* T3 Ti
Vector Table Read
T1 T2 T3 T1 T2 T3 T1 T2 T3 T1 T2 T3 T1 T2 T3
Phi
Starting
Address
INT1,2
A0–A19
PC
SP-1
SP-2
Vector
Vector+1
M1
MREQ
IORQ
RD
Starting
address (L)
WR
D0–D7
PCH
Starting
address (H)
PCL
ST
* Two Wait States are automatically inserted.
MC: Machine Cycle
Figure 43.
INT1, INT2 and Internal Interrupts Timing Diagram
Dynamic RAM Refresh Control
The Z8X180 incorporates a dynamic RAM refresh control circuit
including 8-bit refresh address generation and programmable refresh
timing. This circuit generates asynchronous refresh cycles inserted at the
programmable interval independent of CPU program execution. For
systems which do not use dynamic RAM, the refresh function can be
disabled.
When the internal refresh controller determines that a refresh cycle should
occur, the current instruction is interrupted at the first breakpoint between
machine cycles. The refresh cycle is inserted by placing the refresh
address on A0–A7 and the RFSH output is driven Low.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
87
Refresh cycles may be programmed to be either two or three clock cycles
in duration by programming the REFW (Refresh Wait) bit in the Refresh
Control Register (RCR). The external WAIT input and the internal Wait
State generator are not effective during refresh.
Figure 44 depicts the timing of a refresh cycle with a refresh wait (TRW)
cycle.
MCi
Refresh cycle
TR1
MCi+1
TRW* TR2
Refresh signal
(Internal signal)
Refresh address
A0 — A7
MREQ
RFSH
NOTE: * If three refresh cycles are specified, TRW is inserted.
Otherwise, TRW is not inserted
MC: Machine Cycle
Figure 44.
Refresh Cycle Timing Diagram
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
88
Refresh Control Register (RCR)
The RCR specifies the interval and length of refresh cycles, while
enabling or disabling the refresh function.
Refresh Control Register (RCR: 36H)
Bit
7
6
5
Bit/Field
REFE
REFW
R/W
R/W
R/W
Reset
1
1
4
3
2
1
0
?
CYC1
CYC0
?
R/W
R/W
?
0
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field R/W
7
REFE
Value
R/W
0
1
6
REFW
R/W
0
1
1–0
CYC1–0 R/W
UM005001-ZMP0400
Description
REFE: Refresh Enable
Disables the refresh controller
Enables refresh cycle insertion.
Refresh Wait (bit 6)
Causes the refresh cycle to be two clocks in duration.
Causes the refresh cycle to be three clocks in duration by
adding a refresh wait cycle (TRW).
Cycle Interval — CYC1 and CYC0 specify the interval
(in clock cycles) between refresh cycles. In the case of
dynamic RAMs requiring 128 refresh cycles every 2 ms
(or 256 cycles in every 4 ms), the required refresh interval
is less than or equal to 15.625 µs. Thus, the underlined
values indicate the best refresh interval depending on
CPU clock frequency. CYC0 and CYC1 are cleared to 0
during RESET. Refer to Table 11.
Z 8018x Fam il
y
M PU Us e r M anual
89
Table 11.
DRAM Refresh Intervals
Time Interval
CYC1
CYC0
Insertion
Interval
0
0
10 states
(1.0 µs)*
(1.25 µs)*
1.66 µs
2.5 µs
4.0 µs
0
1
20 states
(2.0 µs)*
(2.5 µs)*
3.3 µs
5.0 µs
8.0 µs
1
0
40 states
(4.0 µs)*
(5.0 µs)*
6.8 µs
10.0 µs
16.0 µs
1
1
80 states
(8.0 µs)*
(10.0 µs)*
13.3 µs
20.0 µs
32.0 µs
10 MHz
8 MHz
6 MHz
4 MHz
2.5 MHz
* Calculated interval
Refresh Control And RESET
After RESET, based on the initialized value of RCR, refresh cycles occur
with an interval of ten clock cycles and are three clock cycles in duration.
Dynamic Ram Refresh Operation Notes
1. Refresh Cycle insertion is stopped when the CPU is in the following
states:
–
During RESET
–
When the bus is released in response to BUSREQ
–
During SLEEP mode
–
During Wait States
2. Refresh cycles are suppressed when the bus is released in response to
BUSREQ. However, the refresh timer continues to operate. Thus, the
time at which the first refresh cycle occurs after the Z8X180 reacquires the bus depends on the refresh timer and has no timing
relationship with the bus exchange.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
90
3. Refresh cycles are suppressed during SLEEP mode. If a refresh cycle
is requested during SLEEP mode, the refresh cycle request is
internally latched (until replaced with the next refresh request). The
latched refresh cycle is inserted at the end of the first machine cycle
after SLEEP mode is exited. After this initial cycle, the time at which
the next refresh cycle occurs depends on the refresh time and has no
timing relationship with the exit from SLEEP mode.
4. Regarding (2) and (3), the refresh address is incremented by one for
each successful refresh cycle, not for each refresh request. Thus,
independent of the number of missed refresh requests, each refresh
bus cycle uses a refresh address incremented by one from that of the
previous refresh bus cycles.
DMA Controller (DMAC)
The Z8X180 contains a two-channel DMA (Direct Memory Access)
controller which supports high speed data transfer. Both channels
(channel 0 and channel 1) feature the following capabilities:
•
Memory Address Space
Memory source and destination addresses can be directly specified
anywhere within the 1024KB physical address space using 20-bit
source and destination memory addresses. In addition, memory
transfers can arbitrarily cross 64KB physical address boundaries
without CPU intervention.
•
I/O Address Space
I/O source and destination addresses can be directly specified
anywhere within the 64KB I/O address space (16-bit source and
destination I/O addresses).
•
Transfer Length
Up to 64KB are transferred based on a 16- bit byte count register.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
91
•
DREQ Input
Level- and edge-sense DREQ input detection are selectable.
TEND Output Used to indicate DMA completion to external devices.
•
Transfer Rate
Each byte transfer occurs every 6 clock cycles. Wait States can be
inserted in DMA cycles for slow memory or I/O devices. At the
system clock (φ) = 6 MHz, the DMA transfer rate is as high as 1.0
megabytes/second (no Wait States).
There is an additional feature disc for DMA interrupt request by DMA
END. Each channel has the following additional specific capabilities:
Channel 0
•
•
•
•
•
•
•
Memory to memory
Memory to I/O
Memory to memory mapped I/O transfers.
Memory address increment, decrement, no-change
Burst or cycle steal memory to/from memory transfers
DMA to/from both ASCI channels
Higher priority than DMAC channel 1
Channel 1
•
•
Memory to/from I/O transfer
Memory address increment, decrement
DMAC Registers
Each channel of the DMAC (channel 0, 1) contains three registers
specifically associated with that channel.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
92
Channel 0
•
•
•
SAR0–Source Address Register
DAR0–Destination Address Register
BCR0–Byte Count Register
Channel 1
•
•
•
MAR1–Memory Address Register
IAR1–I/O Address Register
BCR1–Byte Count Register
The two channels share the following three additional registers in common:
•
•
•
DSTAT–DMA Status Register
DMODE–DMA Mode Register
DCNTL–DMA Control Register
DMAC Block Diagram
Figure 45 depicts the Z8X180 DMAC Block Diagram.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
93
Internal Address/Data Bus
DMA Source Address
Register ch0 : SAR0 (20)
DMA Status
Register : DSTAT (8)
DMA Destination Address
Register ch0 : DAR0 (20)
DMA Mode
Register : DMODE (8)
DMA Byte Count
Register ch0 : BCR0 (16)
DMA/WAIT Control
Register : DCNTL (8)
DREQ0
Priority &
Request
Control
DREQ1
DMA Destination Address
Register ch1 : MAR1 (20)
DMA I/O Address
Register ch1 : IAR1 (16)
DMA Byte Count
Register ch1 : BCR1 (16)
DMA Control
Bus & CPU
Control
TEND0
Incrementer/Decrementer (16)
Figure 45.
TEND1
Interrupt Request
DMAC Block Diagram
DMAC Register Description
DMA Source Address Register Channel 0 (SAR0 I/O Address = 20H
to 22H)
Specifies the physical source address for channel 0 transfers. The register
contains 20 bits and can specify up to 1024KB memory addresses or up to
64KB I/O addresses. Channel 0 source can be memory, I/O, or memory
mapped I/O.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
94
DMA Destination Address Register Channel 0 (DAR0 I/O Address =
23H to 25H)
Specifies the physical destination address for channel 0 transfers. The
register contains 20 bits and can specify up to 1024KB memory addresses
or up to 64KB I/O addresses. Channel 0 destination can be memory, I/O,
or memory mapped I/O.
DMA Byte Count Register Channel 0 (BCR0 I/O Address = 26H to
27H)
Specifies the number of bytes to be transferred. This register contains 16
bits and may specify up to 64KB transfers. When one byte is transferred,
the register is decremented by one. If n bytes are transferred, n is stored
before the DMA operation.
DMA Memory Address Register Channel 1 (MAR1: I/O Address =
28H to 2AH)
Specifies the physical memory address for channel 1 transfers. This
address may be a destination or source memory address. The register
contains 20 bits and may specify up to 1024KB memory address.
DMA I/O Address Register Channel 1 (IAR1: I/O Address = 2BH to
2CH)
Specifies the I/O address for channel 1 transfers. This address may be a
destination or source I/O address. The register contains 16 bits and may
specify up to 64KB I/O addresses.
DMA Byte Count Register Channel 1 (BCR1: I/O Address = 2EH to
2FH)
Specifies the number of bytes to be transferred. This register contains 16
bits and may specify up to 64KB transfers. When one byte is transferred,
the register is decremented by one.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
95
DMA Status Register (DSTAT)
DSTAT is used to enable and disable DMA transfer and DMA termination
interrupts. DSTAT also determines DMA transfer status, that is, completed
or in progress.
DMA Status Register (DSTAT: 30H)
Bit
7
6
5
4
3
2
1
0
Bit/Field
DE1
DE0
DWE1
DWE0
DIE1
DIE0
?
DME
R/W
R/W
R/W
W
W
R/W
R/W
?
R
Reset
0
0
1
1
0
0
?
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field R/W
7
DE1
R/W
Value
Description
Enable Channel 1 — When DE1 = 1 and DME = 1,
channel 1 DMA is enabled. When a DMA transfer
terminates (BCR1 = 0), DE1 is reset to 0 by the DMAC.
When DE1 = 0 and the DMA interrupt is enabled (DIE1 =
1), a DMA interrupt request is made to the CPU.
To perform a software write to DE1, DWE1 is written with
0 during the same register write access. Writing DE1 to 0
disables channel 1 DMA, but DMA is restartable. Writing
DE1 to 1 enables channel 1 DMA and automatically sets
DME (DMA Main Enable) to 1. DE1 is cleared to 0 during
RESET.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
96
Bit
Position
Bit/Field R/W
6
DE0
R/W
Enable Channel 0 — When DE0 = 1 and DME = 1,
channel 0 DMA is enabled. When a DMA transfer
terminates BCR0 = 0), DE0: is reset to 0 by the DMAC.
When DE0 = 0 and the DMA interrupt is enabled (DIE0 =
1), a DMA interrupt request is made to the CPU.
To perform a software write to DE0, DWE0 must be written
with 0 during the same register write access. Writing DE0 to
0 disables channel 0 DMA. Writing DE0 to 1 enables
channel 0 DMA and automatically sets DME (DMA Main
Enable) to 1. DE0 is cleared to 0 during RESET.
5
DWE1
W
Bit Write Enable 1 — When performing any software
write to DEI, DWE1 must be written with 0 during the
same access. DWE1 write value of 0 is not held and
DWE1 is always read as 1.
4
DWE0
W
Bit Write Enable 0 — When performing any software
write to DE0, DWE0 must be written with 0 during the
same access. DWE0 write value of 0 is not held and
DWE0 is always read as 1.
3
DIE1
R/W
DMA Interrupt Enable Channel 1 — When DIE1 is set
to 1, the termination channel 1 DMA transfer (indicated
when DE1 is 0) causes a CPU interrupt request to be
generated. When DIE1 is 0, the channel 1 DMA
termination interrupt is disabled. DIE1 is cleared to 0
during RESET.
2
DIE0
UM005001-ZMP0400
Value
Description
DMA Interrupt Enable Channel 0 — When DIE0 is set
to 1, the termination channel 0 of DMA transfer
(indicated when DE0 is 0) causes a CPU interrupt request
to be generated. When DIE0 is 0, the channel 0 DMA
termination interrupt is disabled. DIE0 is cleared to 0
during RESET.
Z 8018x Fam il
y
M PU Us e r M anual
97
Bit
Position
Bit/Field R/W
0
DME
Value
R
Description
DMA Main Enable — A DMA operation is only enabled
when its DE bit DE0 for channel 0, DE1 for channel 1)
and the DME bit are set to 1.
When NMI occurs, DME is reset to 0, thus disabling
DMA activity during the NMI interrupt service
routine. To restart DMA, DE0 and/or DE1 must be
written with 1 (even if the contents are already 1).
This action automatically sets DME to 1, allowing
DMA operations to continue. DME cannot be
directly written. It is cleared to 0 by NMI or
indirectly set to 1 by setting DE0 and/or DE1 to
1.DME is cleared to 0 during RESET.
DMA Mode Register (DMODE)
DMODE is used to set the addressing and transfer mode for channel 0.
DMA Mode Register (DMODE: 31H)
5
4
3
2
1
0
Bit/Field
Bit
7
?
6
DM1
DM0
SM1
SM0
MMOD
?
R/W
?
R/W
R/W
R/W
R/W
R/W
?
Reset
?
0
0
0
0
0
?
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field R/W
5–4
DM1:0
R/W
Value
Description
Destination Mode Channel 0 — Specifies whether the
destination for channel 0 transfers is memory, I/O or
memory mapped I/O and the corresponding address
modifier. Reference Table 12.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
98
Bit
Position
Bit/Field R/W
3–2
SM1:0
W
Source Mode Channel — Specifies whether the source
for channel 0 transfers is memory, I/O, or memory
mapped I/O and the corresponding address modifier.
Reference Table 13.
1
MMOD
R/W
DMA Memory Mode Channel 0 — When channel 0 is
configured for memory to/from memory transfers, the
external DREQ 0 input is not used to control the transfer
timing. Instead, two automatic transfer timing modes are
selectable - BURST (MMOD is 1) and CYCLE STEAL
(MMOD is 0). For BURST memory to/from memory
transfers, the DMAC takes control of the bus
continuously until the DMA transfer completes (as shown
by the byte count register is 0). In CYCLE STEAL mode,
the CPU is given a cycle for each DMA byte transfer
cycle until the transfer is completed.
For channel 0 DMA with I/O source or destination, the
DREQ0 input times the transfer and thus MMOD is
ignored.
Table 12.
Value
Description
Channel 0 Destination
DM1
DM0
Memory/I/O
Address Increment/Decrement
0
0
Memory
+1
0
1
Memory
-1
1
0
Memory
fixed
1
1
I/O
fixed
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
99
Table 13.
Channel 0 Source
SM1
SM0
Memory/I/O
Address lncrement/Decrement
0
0
Memory
+1
0
1
Memory
-1
1
0
Memory
fixed
1
1
I/O
fixed
Table 14 describes all DMA TRANSFER mode combinations of DM0
DM1, SM0 SM1. Because I/O to/from I/O transfers are not implemented,
12 combinations are available.
Table 14.
Transfer Mode Combinations
DM1 DM0 SM1 SM0 Transfer Mode
Increment/Decrement
0
0
0
0
Memory to Memory
SAR0+1, DAR0+1
0
0
0
1
Memory to Memory
SAR0-1, DAR0+1
0
0
1
0
Memory* to Memory
SAR0 fixed, DAR0+ 1
0
0
1
1
I/O to Memory
SAR0 fixed DAR0+1
0
1
0
0
Memory to Memory
SAR0+1, DAR0-1
0
1
0
1
Memory to Memory
SAR0-1,DAR0-1
0
1
1
0
Memory to Memory
SAR0 fixed, DAR0-1
0
1
1
1
I/O to Memory
SAR0 fixed. DAR0-1
1
0
0
0
Memory to Memory*
SAR0+ 1, DAR0 fixed
1
0
0
1
Memory to Memory*
SAR0-1, DAR0 fixed
1
0
1
0
Reserved
1
0
1
1
Reserved
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
100
Table 14.
Transfer Mode Combinations
DM1 DM0 SM1 SM0 Transfer Mode
Increment/Decrement
1
1
0
0
Memory to I/O
SAR0+1, DAR0 fixed
1
1
0
1
Memory to I/O
SAR0-1, DAR0 fixed
1
1
1
0
Reserved
1
1
1
1
Reserved
Note: *: includes memory mapped I/O.
DMA/WAIT Control Register (DCNTL)
DCNTL controls the insertion of Wait States into DMAC (and CPU)
accesses of memory or I/O Also, the DMA request mode for each DREQ
DREQ0 and DREQ1) input is defined as level or edge sense. DCNTL
also sets the DMA transfer mode for channel 1, which is limited to
memory to/from I/O transfers.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
101
DMA/WAIT Control Register (DCNTL: 32H)
Bit
7
6
5
4
3
2
1
0
Bit/Field
MWI1
MWI0
IWI1
IWI0
DMS1
DMS0
DIM1
DIM0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field R/W
7–6
MWI1–0 R/W
Memory Wait Insertion — Specifies the number of wait
states introduced into CPU or DMAC memory access
cycles. MWI1 and MWI0 are set to 1 during RESET. See
section on Wait State Generator for details.
5–4
IWI1–0
Wait Insertion — Specifies the number of Wait States
introduced into CPU or DMAC I/O access cycles. IWI1
and IWI0 are set to 1 during RESET. See section on Wait
State Generator for details.
3–2
DMS1–0 R/W
DMA Request Sense — Specifies the DMA request
sense for channel 0 (DREQ0) and channel 1 (DREQ1)
respectively. When reset to 0, the input is level-sense.
When set to 1, the input is edge-sense.
1–0
DIM1–0
DMA Channel 1 I/O and Memory Mode — Specifies
the source/destination and address modifier for channel 1
memory to/from I/O transfer modes. Reference Table 15.
R/W
R/W
Value
Description
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
102
Table 15.
Channel 1 Transfer Mode
DIM1
DIM0
Transfer Mode
Address Increment/Decrement
0
0
Memory to I/O
MARI +1, IAR1 fixed
0
1
Memory to I/O
MARI -1, IAR1 fixed
1
0
I/O to Memory
IAR1 fixed, MAR1+1
1
1
I/O to Memory
IAR1 fixed, MAR1-1
DMA I/O Address Register Ch. 1 (IAR1B: 2DH) (Z8S180/L180-Class Processor Only)
Bit
7
6
5
Bit/Field
4
3
2
1
0
Reserved
R/W
R/W
R/W
Reset
0
0
R/W
0
R/W
0
R/W
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field
7
R/W
Value Description
R/W
0
1
6
5–4
R/W
Reserved
3
UM005001-ZMP0400
Alternating Channels
DMA Channels are independent
Toggle between DMA channels for same device
Currently selected DMA channel when Bit 7 = 1
R/W
0
Reserved. Must be 0.
R/W
0
1
TOUT/DREQ is DREQ In
TOUT/DREQ is TOUT Out
Z 8018x Fam il
y
M PU Us e r M anual
103
Bit
Position
2-0
Bit/Field
R/W
R/W
Value Description
000
001
010
011
111
DMA1 ext TOUT/DREQ
DMA1 ASCI0
DMA1 ASCI1
DMA1 ESCC
DMA1 PIA27-20 (P1284)
DMA Register Description
Bit 7
This bit must be set to 1 only when both DMA channels are set to take
their requests from the same device. If this bit is 1 (it resets to 0), the
TEND output of DMA channel o sets a flip-flop, so that thereafter the
device’s request is visible to channel 1, but not visible to channel 0. The
internal TEND signal of channel 1 clears the FF, so that thereafter, the
device’s request is visible to channel 0, but no visible to channel 1.
If DMA request are from differing sources, DMA channel 0 request is
forced onto DMA channel 1 after TEND output of DMA channel 0 sets
the flop-flop to alternate.
Bit 6
When both DMA channels are programmed to take their requests from
the same device, this bit (FF mentioned in the previous paragraph)
controls which channel the device’s request is presented to: 0 = DMA0, 1
= DMA l. When Bit 7 is 1, this bit is automatically toggled by the channel
end output of the channels.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
104
Bits 5–3
Reserved. Must be 0.
Bits 2–0
With DIM1, bit 1 of DCNTL, these bits control which request is
presented to DMA channel 1, as described below:
DIM1
IAR18–16 Request Routed to DMA Channel 1
0
0
0
0
0
0
0
000
001
010
011
10X
1X0
111
DREQ1
ASCI0 Tx
ASCI1 Tx
ext CKA0/DREQ0
Reserved
Reserved
Reserved
1
1
1
1
1
1
1
000
001
010
011
10X
1X0
111
ext DREQ1
ASCI0 Rx
ASCI1 Rx
ext CKA0/DREQ0
Reserved
Reserved
Reserved
DMA Operation
This section discusses the three DMA operation modes for channel 0:
•
•
•
UM005001-ZMP0400
Memory to/from memory
Memory to/from I/O
Memory to/from memory mapped I/O
Z 8018x Fam il
y
M PU Us e r M anual
105
In addition, the operation of channel 0 DMA with the on-chip ASCI
(Asynchronous Serial Communication Interface) as well as Channel 1
DMA are described.
Memory to Memory— Channel 0
For memory to/from memory transfers, the external DREQ0 input is not
used for DMA transfer timing. Rather, the DMA operation is timed in one
of two programmable modes – BURST or CYCLE STEAL. In both
modes, the DMA operation automatically proceeds until termination
(shown by byte count-BCR0) = 0.
In BURST mode, the DMA operation proceeds until termination. In this
case, the CPU cannot perform any program execution until the DMA
operation is completed. In CYCLE STEAL mode, the DMA and CPU
operation are alternated after each DMA byte transfer until the DMA is
completed. The sequence:
•
•
1 CPU Machine Cycle
DMA Byte Transfer
is repeated until DMA is completed. Figure 46 describes CYCLE STEAL
mode DMA timing.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
106
DMA cycle
CPU cycle DMA cycle (transfer 1 byte)
T1 T2 T3 T1 T2 T3 T1
T2 T3 T1
CPU cycle
DMA cycle
T2 T3 T1 T2
Phi
LD g,m
Op Code
address
Source
memory
address
Destination
memory
address
LD g,m
operand
address
Address
MREQ
RD
WR
m
Read data
Write data,
m
Data
Figure 46.
DMA Timing Diagram-CYCLE STEAL Mode
To initiate memory to/from memory DMA transfer for channel 0, perform
the following operations.
1. Load the memory source and destination address into SAR0 and DAR0
2. Specify memory to/from memory mode and address increment/
decrement in the SM0 SM1, DM0 and DM1 bits of DMODE.
3. Load the number of bytes to transfer in BCR0.
4. Specify burst or cycle steal mode in the MMOD bit of DCNTL.
5. Program DE0 = 1 (with DWE0 = 0 in the same access) in DSTAT
and the DMA operation starts one machine cycle later. If interrupt
occurs at the same time, the DIE0 bit must be set to 1.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
107
Memory to I/O (Memory Mapped I/O) — Channel 0
For memory to/from I/O (and memory to/from memory mapped I/O) the
DREQ0 input is used to time the DMA transfers. In addition, the TEND0
(Transfer End) output is used to indicate the last (byte count register
BCR0 = 00H) transfer.
The DREQ0 input can be programmed as level- or edge-sensitive.
When level-sense is programmed, the DMA operation begins when
DREQ0 is sampled Low. If DREQ0 is sampled High, after the next DMA
byte transfer, control is relinquished to the Z8X180 CPU. As illustrated in
Figure 47, DREQ0 is sampled at the rising edge of the clock cycle prior to
T3, (that is, either T2 or Tw).
DMA
Write
Cycle
Tw
Tw T3
DMA
Read
Cycle
CPU
Machine
Cycle
T1
T2
T3
T1
T2
T3
DMA
Write
Cycle (I/O)
T1
T2
Tw Tw
T3
T1
T2
Phi
**
**
**
DREQ0
** DREQ0 is sampled at
Figure 47.
CPU Operation and DMA Operation DREQ0 is Programmed
for Level-Sense
When edge-sense is programmed, DMA operation begins at the falling
edge of DREQ0 If another falling edge is detected before the rising edge
of the clock prior to T3 during DMA write cycle (that is T2 or Tw), the
DMAC continues operating. If an edge is not detected, the CPU is given
control after the current byte DMA transfer completes. The CPU
continues operating until a DREQ0 falling edge is detected before the
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
108
rising edge of the clock prior to T3 at which time the DMA operation
(re)starts. Figure 48 depicts the edge-sense DMA timing.
DMA
Write
Cycle
Tw T3
CPU
Machine
Cycle
T1
T2
DMA
Read
Cycle
T3 T1
T2 T3
DMA
Write
Cycle
CPU
Machine
Cycle
T1 T2 Tw T3 T1
T2
**
**
T3
Phi
**
**
DREQ0
** DREQ0 is sampled at
Figure 48.
CPU Operation and DMA Operation DREQ0 is Programmed
for Edge-Sense
During the transfers for channel 0, the TEND0 output goes Low
synchronous with the write cycle of the last (BCR0 = OOH) DMA transfer
(Reference Figure 49).
Last DMA cycle (BCR0 = 00H)
DMA read cycle
T1
T2
T3
DMA write cycle
T1
T2
TW
T3
Phi
TEND0
Figure 49.
TEND0 Output Timing Diagram
The DREQ0 and TEND0 pins are programmably multiplexed with the
CKA0 and CKA1 ASCI clock input/outputs. However, when DMA
channel 0 is programmed for memory to/from I/O (and memory to/from
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
109
memory mapped I/O. transfers, the CKA0/ DREQ0 pin automatically
functions as input pin or output pin even if it has been programmed as
output pin for CKA0. And the CKA1/ TEND0 pin functions as an input or
an output pin for TEND0 by setting CKA1D to 1 in CNTLA1.
To initiate memory to/from I/O (and memory to/from memory mapped
I/O) DMA transfer for channel 0, perform the following operations:
1. Load the memory and I/O or memory mapped I/O source and
destination addresses into SAR0 and DAR0.
I/O addresses (not memory mapped I/O are limited to 16 bits (A0–
A15). Make sure that bits A16, A17 and A19 are 0 (A18 is a don't
care) to correctly enable the external DREQ0 input.
2. Specify memory to/from I/O or memory to/from memory mapped I/O
mode and address increment/decrement in the SM0, SM1, DM0 and
DM1 bits of DMODE.
3. Load the number of bytes to transfer in BCR0.
4. Specify whether DREQ0 is edge- or level-sense by programming the
DMS0 bit of DCNTL.
5. Enable or disable DMA termination interrupt with the DIE0 bit in
DSTAT.
6. Program DE0: = 1 (with DWEO = 0 in the same access) in DSTAT
and the DMA operation begins under the control of the DREQ0 input.
Memory to ASCI - Channel 0
Channel 0 has extra capability to support DMA transfer to/from the onchip two channel ASCI. In this case, the external DREQ0 input is not
used for DMA timing. Rather, the ASCI status bits are used to generate an
internal DREQ0 The TDRE (Transmit Data Register Empty) bit and the
RDRF (Receive Data Register Full) bit are used to generate an internal
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
110
DREQ0 for ASCI transmission and reception respectively. To initiate
memory to/from ASCI DMA transfer, perform the following operations:
1. Load the source and destination addresses into SAR0 and DAR0
Specify the I/O (ASCI) address as follows:
a. Bits A0–A7 must contain the address of the ASCI channel
transmitter or receiver (I/O addresses 6H-9H).
b. Bits A8–A15 must equal 0.
c. Bits SAR17–SAR16 must be set according to Table 16 to enable
use of the appropriate ASCI status bit as an internal DMA
request.
Table 16.
DMA Transfer Request
SAR18
SAR17
SAR16 DMA Transfer Request
X
0
0
DREQ0
X
0
1
RDRF (ASCI channel 0)
X
1
0
RDRF (ASCI channel 1)
X
1
1
Reserved
Note: X = Don’t care
DAR18
DAR17
X
0
0
DREQ0
X
0
1
TDRE (ASCI channel O)
X
1
0
TDRE (ASCI channel 1)
X
1
1
Reserved
Note: X = Don’t care
UM005001-ZMP0400
DAR16 DMA Transfer Request
Z 8018x Fam il
y
M PU Us e r M anual
111
2. Specify memory ↔ I/O transfer mode and address increment/
decrement in the SM0, SM1, DM0 and DM1 bits of DMODE.
3. Load the number of bytes to transfer in BCR0
4. The DMA request sense mode (DMS0 bit in DCNTL) must be
specified as edge sense.
5. Enable or disable DMA termination interrupt with the DIE0 bit in
DSTAT.
6. Program DE0 =1 (with DWE0 = 0 in the same access) in DSTAT and
the DMA operation with the ASCI begins under control of the ASCI
generated internal DMA request.
The ASCI receiver or transmitter using DMA is initialized to allow the
first DMA transfer to begin.
The ASCI receiver must be empty as shown by RDRF = 0.
The ASCI transmitter must be full as shown by TDRE = 0. Thus, the first
byte is written to the ASCI Transmit Data Register under program
control. The remaining bytes are transferred using DMA.
Channel 1 DMA
DMAC Channel 1 performs memory to/from I/O transfers. Except for
different registers and status/control bits, operation is exactly the same as
described for channel 0 memory to/from I/O DMA.
To initiate a DMA channel 1 memory to/from I/O transfer, perform the
following operations:
1. Load the memory address (20 bits) into MAR1.
2. Load the I/O address (16 bits) into IAR1.
3. Program the source/destination and address increment/decrement
mode using the DIM1 and DIM0 bits in DCNTL.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
112
4. Specify whether DREQ1 is level- or edge- sense in the DMS1 bit in
DCNTL.
5. Enable or disable DMA termination interrupt with the DIE1 bit in
DSTAT.
6. Program DE1 = 1 (with DWE1 = 0 in the same access) in DSTAT
and the DMA operation with the external I/O device begins using the
external DREQ1 input and TEND1 output.
DMA Bus Timing
When memory (and memory mapped I/O) is specified as a source or
destination, MREQ goes Low during the memory access. When I/O is
specified as a source or destination, IORQ goes Low during the I/O access.
When I/O (and memory mapped I/O) is specified as a source or
destination, the DMA timing is controlled by the external DREQ input
and the TEND output indicates DMA termination
Note: External I/O devices may not overlap addresses with internal I/O
and control registers, even using DMA.
For I/O accesses, one Wait State is automatically inserted. Additional
Wait States can be inserted by programming the on-chip wait state
generator or using the external WAIT input.
Note: For memory mapped I/O accesses, this automatic I/O Wait State
is not inserted.
For memory to memory transfers (channel 0 only), the external DREQ0
input is ignored. Automatic DMA timing is programmed as either
BURST or CYCLE STEAL.
When a DMA memory address carry/borrow between bits A15 and A16
of the address bus occurs (crossing 64KB boundaries), the minimum bus
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
113
cycle is extended to 4 clocks by automatic insertion of one internal Ti
state.
DMAC Channel Priority
For simultaneous DREQ0 and DREQ1 requests, channel 0 has priority
over channel 1. When channel 0 is performing a memory to/from memory
transfer, channel 1 cannot operate until the channel 0 operation has
terminated. If channel 1 is operating, channel 0 cannot operate until
channel 1 releases control of the bus.
DMAC and BUSREQ, BUSACK
The BUSREQ and BUSACK inputs allow another bus master to take
control of the Z8X180 bus. BUSREQ and BUSACK take priority over the
on-chip DMAC and suspends DMAC operation. The DMAC releases the
bus to the external bus master at the breakpoint of the DMAC memory or
I/O access. Since a single byte DMAC transfer requires a read and a write
cycle, it is possible for the DMAC to be suspended after the DMAC read,
but before the DMAC write. Hence, when the external master releases the
Z8X180 bus (BUSREQ High), the on-chip DMAC correctly continues
the suspended DMA operation.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
114
DMAC Internal Interrupts
Figure 50 illustrates the internal DMA interrupt request generation circuit.
IEF1
DE1
DIE1
DMA ch1 Interrupt
Request
DE0
DIE0
DMA ch0 Interrupt
Request
Figure 50.
DMA Interrupt Request Generation
DE0 and DE1 are automatically cleared to 0 by the Z8X180 at the
completion (byte count is 0) of a DMA operation for channel 0 and
channel 1, respectively. They remain 0 until a 1 is written. Because DE0:
and DE1 use level sense, an interrupt occurs if the CPU IEF1 flag is set to
1. Therefore, the DMA termination interrupt service routine disables
further DMA interrupts (by programming the channel DIE bit is 0) before
enabling CPU interrupts (for example, IEF1 is set to 1). After reloading
the DMAC address and count registers, the DIE bit can be set to 1 to
reenable the channel interrupt, and at the same time DMA can resume by
programming the channel DE bit = 1.
DMAC and NMI
NMI, unlike all other interrupts, automatically disables DMAC operation
by clearing the DME bit of DSTAT. Thus, the NMI interrupt service
routine responds to time-critical events without delay due to DMAC bus
usage. Also, NMI can be effectively used as an external DMA abort input,
recognizing that both channels are suspended by the clearing of DME.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
115
If the falling edge of NMI occurs before the falling clock of the state prior
to T3 (T2 or Tw) of the DMA write cycle, the DMAC is suspended and
the CPU starts the NMI response at the end of the current cycle. By
setting a channel's DE bit to 1, the channel's operation is restarted and
DMA correctly resumes from its suspended point by NMI. (Reference
Figure 51.)
DMA read cycle
T1
T2
T3
DMA write cycle
T1
T2
T3
NMI acknowledge cycle
T1
Phi
NMI
DME = “0”(DMA Stop)
Figure 51.
NMI and DMA Operation Timing Diagram
DMAC and RESET
During RESET the bits in DSTAT, DMODE, and DCNTL are initialized
as stated in their individual register descriptions. Any DMA operation in
progress is stopped, allowing the CPU to use the bus to perform the
RESET sequence. However, the address register (SAR0, DAR0 MAR1,
IAR1) and byte count register (BCR0 BCR1) contents are not changed
during RESET.
Asynchronous Serial Communication Interface (ASCI)
The Z8X180 on-chip ASCI has two independent full-duplex channels.
Based on full programmability of the following functions, the ASCI
directly communicates with a wide variety of standard UARTs (Universal
Asynchronous Receiver/Transmitter) including the Z8440 SIO and the
Z85C30 SCC.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
116
The key functions for ASCI on Z80180, Z8S180 and Z8L180 class
processors are listed below. Each channel is independently
programmable.
•
•
•
•
•
•
•
•
•
•
Full-duplex communication
7- or 8-bit data length
Program controlled 9th data bit for multiprocessor communication
1 or 2 stop bits
Odd, even, no parity
Parity, overrun, framing error detection
Programmable baud rate generator, /16 and /64 modes
Modem control signals – Channel 0 contains DCD0, CTS0 and
RTS0; Channel 1 contains CTS1
Programmable interrupt condition enable and disable
Operation with on-chip DMAC
ASCI Block Diagram for the Z8S180/Z8L180-Class
Processors
Figure 52 illustrates the ASCI block diagram.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
117
Internal Address/Data Bus
Interrupt Request
TXA0
ASCI Transmit Data Register
ch 0 : TDR0
ASCI Transmit Data Register
ch 1 : TDR1
ASCI Transmit Shift Register*
ch 0 : TSR0
ASCI Transmit Shift Register*
ch 1 : TSR1
ASCI Receive Data Register
ch 1 : RDR1
ASCI Receive Data Register
ch 0 : RDR0
RXA0
RTS0
ASCI Receive Shift Register*
ch 0 : RSR0 (8)
ASCI
Control
ASCI Control Register B
ch 0 : CNTLB0 (8)
DCD0
ASCI Status Register
ch 0 : STAT0 (8)
Figure 52.
ASCI Receive Shift Register*
ch 1 : RSR1 (8)
RXA1
ASCI Control Register A
ch 1 : CNTLA1 (8)
ASCI Control Register A
ch 0 : CNTLA0 (8)
CTS0
TXA1
ASCI Control Register B
ch 1 : CNTLB1 (8)
CTS1
ASCI Status Register
ch 1 : STAT1 (8)
CKA0
Baud Rate
Generator 0
CKA1
Baud Rate
Generator 1
Phi
* Not program Accessible
ASCI Block Diagram
ASCI Register Description
The following subparagraphs explain the various functions of the ASCI
registers.
ASCI Transmit Shift Register 0, 1 (TSR0, 1)
When the ASCI Transmit Shift Register receives data from the ASCI
Transmit Data Register (TDR), the data is shifted out to the TXA pin.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
118
When transmission is completed, the next byte (if available) is
automatically loaded from TDR into TSR and the next transmission
starts. If no data is available for transmission, TSR idles by outputting a
continuous High level. The TSR is not program-accessible.
ASCI Transmit Data Register 0, 1(TDR0,1:I/O Address = 06H, 07H)
Data written to the ASCI Transmit Data Register is transferred to the TSR
as soon as TSR is empty. Data can be written while TSR is shifting out
the previous byte of data. Thus, the ASCI transmitter is double buffered.
Data can be written into and read from the ASCI Transmit Data Register.
If data is read from the ASCI Transmit Data Register, the ASCI data
transmit operation is not affected by this read operation.
ASCI Transmit Data Register Ch. 0 (TDR0: 06H)
Bit
7
6
5
Bit/Field
4
3
2
1
0
1
0
ASCI Transmit Channel 0
R/W
R/W
Reset
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
ASCI Transmit Data Register Ch. 1 (TDR1: 07H)
Bit
7
Bit/Field
6
5
4
3
ASCI Transmit Channel 1
R/W
R/W
Reset
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
UM005001-ZMP0400
2
Z 8018x Fam il
y
M PU Us e r M anual
119
ASCI Receive Shift Register 0,1(RSR0, 1)
This register receives data shifted in on the RXA pin. When full, data is
automatically transferred to the ASCI Receive Data Register (RDR) if it
is empty. If RSR is not empty when the next incoming data byte is shifted
in, an overrun error occurs. The RSR is not program-accessible.
ASCI Receive Data Register 0,1 (RDR0, 1: I/O Address = 08H, 09H)
When a complete incoming data byte is assembled in RSR, it is
automatically transferred to the RDR if RDR is empty. The next incoming
data byte can be shifted into RSR while RDR contains the previous
received data byte. Thus, the ASCI receiver on Z80180 is doublebuffered.
ASCI Receive Data Register Ch. 0 (RDR0: 08H)
Bit
7
6
5
Bit/Field
4
3
2
1
0
1
0
ASCI Receive Channel 0
R/W
R/W
Reset
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
ASCI Receive Data Register Ch. 1 (RDR1: 09H)
Bit
7
6
Bit/Field
5
4
3
2
ASCI Receive Channel 1
R/W
R/W
Reset
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
\
On the Z8S180 and Z8L180-class processors are quadruple buffered. The
ASCI Receive Data Register is a read-only register. However, if RDRF =
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
120
0, data can be written into the ASCII Receive Data Register, and the data
can be read.
ASCI Status Register 0, 1 (STAT0, 1)
Each channel status register allows interrogation of ASCI
communication, error and modem control signal status, and enabling or
disabling of ASCI interrupts.
ASCI Status Register 0 (STAT0: 04H)
Bit
7
6
5
4
3
2
1
0
RDRF
OVRN
PE
FE
RIE
DCD0
TDRE
TIE
R/W
R
R
R
R
R/W
R
R
R/W
Reset
0
0
0
0
0
0
0
0
Bit/Field
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field R/W
7
RDRF
R
Receive Data Register Full — RDRF is set to 1 when an
incoming data byte is loaded into RDR. If a framing or
parity error occurs, RDRF remains set and the receive
data (which generated the error) is still loaded into RDR.
RDRF is cleared to 0 by reading RDR, when the DCD0
input is High, in IOSTOP mode, and during RESET.
6
OVRN
R
Overrun Error — OVRN is set to 1 when RDR is full
and RSR becomes full. OVRN is cleared to 0 when the
EFR bit (Error Flag Reset) of CNTLA is written to 0,
when DCD0 is High, in IOSTOP mode, and during
RESET.
UM005001-ZMP0400
Value
Description
Z 8018x Fam il
y
M PU Us e r M anual
121
Bit
Position
Bit/Field R/W
5
PE
R
Parity Error — PE is set to 1 when a parity error is
detected on an incoming data byte and ASCI parity
detection is enabled (the MOD1 bit of CNTLA is set to
1). PE is cleared to 0 when the EFR bit (Error Flag Reset)
of CNTLA is written to 0, when DCD0 is High, in
IOSTOP mode, and during RESET.
4
FE
R
Framing Error — If a receive data byte frame is
delimited by an invalid stop bit (that is, 0, should be 1),
FE is set to 1. FE is cleared to 0 when the EFR bit (Error
Flag Reset) of CNTLA is written to 0, when DCD0 is
High, in IOSTOP mode, and during RESET.
3
RIE
R/W
Receive Interrupt Enable — RIE must be set to 1 to
enable ASCI receive interrupt requests. When RIE is 1, if
any of the flags RDRF, OVRN, PE, or FE become set to
1, an interrupt request is generated. For channel 0, an
interrupt is also generated by the transition of the external
DCD0 input from Low to High.
2
DCD0
R
Data Carrier Detect — Channel 0 has an external
DCD0 input pin. The DCD0 bit is set to 1 when the
DCD0 input is HIGH. It is cleared to 0 on the first read of
(STAT0, following the DCD0 input transition from
HIGH to LOW and during RESET. When DCD0 is 1,
receiver unit is reset and receiver operation is inhibited.
1
TDRE
R
Transmit Data Register Empty — TDRE = 1 indicates
that the TDR is empty and the next transmit data byte is
written to TDR. After the byte is written to TDR, TDRE
is cleared to 0 until the ASCI transfers the byte from TDR
to the TSR and then TDRE is again set to 1. TDRE is set
to 1 in IOSTOP mode and during RESET. When the
external CTS input is High, TDRE is reset to 0.
Value
Description
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
122
Bit
Position
Bit/Field R/W
0
TIE
UM005001-ZMP0400
R/W
Value
Description
Transmit Interrupt Enable — TIE must be set to 1 to
enable ASCI transmit interrupt requests. If TIE is 1, an
interrupt is requested when TDRE is 1. TIE is cleared to 0
during RESET.
Z 8018x Fam il
y
M PU Us e r M anual
123
ASCI Control Register A0, 1 (CNTLA0, 1)
Each ASCI channel Control Register A configures the major operating modes
such as receiver/transmitter enable and disable, data format, and multiprocessor
communication mode.
ASCI Status Register 1 (STAT1: 05H)
Bit
7
6
5
4
3
2
1
0
RDRF
OVRN
PE
FE
RIE
CTS1E
TDRE
TIE
R/W
R
R
R
R
R/W
R/W
R
R/W
Reset
0
0
0
0
0
0
0
0
Bit/Field
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field R/W
7
RDRF
R
Receive Data Register Full — RDRF is set to 1 when an
incoming data byte is loaded into RDR. Note that if a
framing or parity error occurs, RDRF is still set and the
receive data (which generated the error) is still loaded
into RDR. RDRF is cleared to 0 by reading RDR, when
the DCD0 input is High, in IOSTOP mode, and during
RESET.
6
OVRN
R
Overrun Error — OVRN is set to 1 when RDR is full
and RSR becomes full. OVRN is cleared to 0 when the
EFR bit (Error Flag Reset) of CNTLA is written to 0,
when DCD0 is High, in IOSTOP mode, and during
RESET.
5
PE
R
Parity Error — PE is set to 1 when a parity error is
detected on an incoming data byte and ASCI parity
detection is enabled (the MOD1 bit of CNTLA is set to
1). PE is cleared to 0 when the EFR bit (Error Flag Reset)
of CNTLA is written to 0, when DCD0 is High, in
IOSTOP mode, and during RESET.
Value
Description
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
124
Bit
Position
Bit/Field R/W
4
FE
R
Framing Error — If a receive data byte frame is
delimited by an invalid stop bit (that is, 0, should be 1),
FE is set to 1. FE is cleared to 0 when the EFR bit (Error
Flag Reset) of CNTLA is written to 0, when DCD0 is
High, in IOSTOP mode, and during RESET.
3
RIE
R/W
Receive Interrupt Enable — RIE must be set to 1 to
enable ASCI receive interrupt requests. When RIE is 1, if
any of the flags RDRF, OVRN, PE, or FE become set to
1, an interrupt request is generated. For channel 0, an
interrupt is also generated by the transition of the external
DCD0 input from Low to High.
2
CTS1E
R/W
Channel 1 CTS Enable — Channel 1 has an external
CTS1 input which is multiplexed with the receive data
pin (RXS) for the CSI/O (Clocked Serial I/O Port).
Setting CTS1E to 1 selects the CTS1 function and
clearing CTS1E to 0 selects the RXS function.
1
TDRE
R
Transmit Data Register Empty — TDRE = 1 indicates
that the TDR is empty and the next transmit data byte is
written to TDR. After the byte is written to TDR, TDRE
is cleared to 0 until the ASCI transfers the byte from TDR
to the TSR and then TDRE is again set to 1. TDRE is set
to 1 in IOSTOP mode and during RESET. When the
external CTS input is High, TDRE is reset to 0.
0
TIE
R/W
Transmit Interrupt Enable — TIE must be set to 1 to
enable ASCI transmit interrupt requests. If TIE is 1, an
interrupt is requested when TDRE is 1. TIE is cleared to 0
during RESET.
UM005001-ZMP0400
Value
Description
Z 8018x Fam il
y
M PU Us e r M anual
125
ASCI Control Register A0, 1 (CNTLA0, 1)
Each ASCI channel Control Register A configures the major operating
modes such as receiver/transmitter enable and disable, data format, and
multiprocessor communication mode.
ASCI Control Register A 0 (CNTLA0: 00H)
Bit
7
6
5
4
3
2
1
0
Bit/Field
MPE
RE
TE
RTS0
MPBR/
EFR
MOD2
MOD1
MOD0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
1
X
0
0
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field R/W
7
MPE
R/W
Value
Description
Multi-Processor Mode Enable — The ASCI has a
multiprocessor communication mode which utilizes an
extra data bit for selective communication when a number
of processors share a common serial bus. Multiprocessor
data format is selected when the MP bit in CNTLB is set
to 1. If multiprocessor mode is not selected (MP bit in
CNTLB = 0), MPE has no effect. If multiprocessor mode
is selected, MPE enables or disables the wakeup feature
as follows. If MPE is set to 1, only received bytes in
which the MPB (multiprocessor bit) is 1 can affect the
RDRF and error flags. Effectively, other bytes (with MPB
is 0) are ignored by the ASCI. If MPE is reset to 0, all
bytes, regardless of the state of the MPB data bit, affect
the RDRF and error flags.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
126
Bit
Position
Bit/Field R/W
6
RE
R/W
Receiver Enable — When RE is set to 1, the ASCI
receiver is enabled. When RE is reset to 0, the receiver is
disabled and any receive operation in progress is
interrupted. However, the RDRF and error flags are not
reset and the previous contents of RDRF and error flags
are held. RE is cleared to 0 in IOSTOP mode, and during
RESET.
5
TE
R/W
Transmitter Enable — When TE is set to 1, the ASCI
transmitter is enabled. When TE is reset to 0, the
transmitter is disabled and any transmit operation in
progress is interrupted. However, the TDRE flag is not
reset and the previous contents of TDRE are held. TE is
cleared to 0 in IOSTOP mode, and during RESET.
4
RTS0
R/W
Request to Send Channel 0 — When RTS0 is reset to 0,
the RTS0 output pin goes Low. When RTS0 is set to 1,
the RTS0 output immediately goes High.
3
MPBR/
EFR
R/W
Multiprocessor Bit Receive/Error Flag Reset — When
multiprocessor mode is enabled (MP in CNTLB is 1),
MPBR, when read, contains the value of the MPB bit for
the last receive operation. When written to 0, the EFR
function is selected to reset all error flags (OVRN, FE and
PE) to 0. MPBR/EFR is undefined during RESET.
UM005001-ZMP0400
Value
Description
Z 8018x Fam il
y
M PU Us e r M anual
127
Bit
Position
Bit/Field R/W
2–0
MOD2–0 R/W
Value
Description
ASCI Data Format Mode 2, 1, 0 — These bits program
the ASCI data format as follows.
MOD2
0: 7 bit data
1: 8 bit data
MOD1
0: No parity
1: Parity enabled
MOD0
0: 1 stop bit
1: 2 stop bits
The data formats available based on all combinations of
MOD2, MOD1 and MOD0 are described in Table 17.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
128
ASCI Control Register A 1 (CNTLA1: 01H)
Bit
7
6
5
4
3
2
1
0
Bit/Field
MPE
RE
TE
CKA1D
MPBR/
EFR
MOD2
MOD1
MOD0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
X
0
0
0
R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field R/W
7
MPE
R/W
Multi-Processor Mode Enable — The ASCI has a
multiprocessor communication mode which utilizes an
extra data bit for selective communication when a number
of processors share a common serial bus. Multiprocessor
data format is selected when the MP bit in CNTLB is set
to 1. If multiprocessor mode is not selected (MP bit in
CNTLB = 0), MPE has no effect. If multiprocessor mode
is selected, MPE enables or disables the wakeup feature as
follows. If MPE is set to 1, only received bytes in which
the MPB (multiprocessor bit) is 1 can affect the RDRF
and error flags. Effectively, other bytes (with MPB = 0)
are ignored by the ASCI. If MPE is reset to 0, all bytes,
regardless of the state of the MPB data bit, affect the
RDRF and error flags.
6
RE
R/W
Receiver Enable — When RE is set to 1, the ASCI
receiver is enabled. When RE is reset to 0, the receiver is
disabled and any receive operation in progress is
interrupted. However, the RDRF and error flags are not
reset and the previous contents of RDRF and error flags
are held. RE is cleared to 0 in IOSTOP mode, and during
RESET.
UM005001-ZMP0400
Value
Description
Z 8018x Fam il
y
M PU Us e r M anual
129
Bit
Position
Bit/Field R/W
5
TE
R/W
Transmitter Enable — When TE is set to 1, the ASCI
transmitter is enabled. When TE is reset to 0, the
transmitter is disabled and any transmit operation in
progress is interrupted. However, the TDRE flag is not
reset and the previous contents of TDRE are held. TE is
cleared to 0 in IOSTOP mode, and during RESET.
4
CKA1D
R/W
CKA1 Clock Disable — When CKA1D is set to 1, the
multiplexed CKA1/ TEND0 pin is used for the TEND0
function. When CKA1 D is 0, the pin is used as CKA1, an
external data dock input/output for channel 1
3
MPBR/
EFR
R/W
Multiprocessor Bit Receive/Error Flag Reset — When
multiprocessor mode is enabled (MP in CNTLB is 1),
MPBR, when read, contains the value of the MPB bit for
the last receive operation. When written to 0, the EFR
function is selected to reset all error flags (OVRN, FE and
PE) to 0. MPBR/EFR is undefined during RESET.
Value
Description
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
130
Bit
Position
Bit/Field R/W
2–0
MOD2–0 R/W
Value
Description
ASCI Data Format Mode 2, 1, 0 — These bits program
the ASCI data format as follows.
MOD2
0: 7 bit data
1: 8 bit data
MOD1
0: No parity
1: Parity enabled
MOD0
0: 1 stop bit
1: 2 stop bits
The data formats available based on all combinations of
MOD2, MOD1 and MOD0 are described in Table 17.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
131
Table 17.
Data Formats
MOD2
MOD1
MOD0
Data Format
0
0
0
Start + 7 bit data + 1 stop
0
0
1
Start + 7 bit date + 2 Stop
0
1
0
Start + 7 bit data + parity + 1 stop
0
1
1
Start + 7 bit data + parity + 2 stop
1
0
0
Start + 8 bit data + 1 stop
1
0
1
Start + 8 bit data + 2 stop
1
1
0
Start + 8 bit data + parity + 1 stop
1
1
1
Start + 8 bit date + parity + 2 stop
ASCI Control Register B0, 1 (CNTLB0, 1)
Each ASCI channel control register B configures multiprocessor mode,
parity and baud rate selection.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
132
ASCI Control Register B 0 (CNTLB0: 02H)
ASCI Control Register B 1 (CNTLB1: 03H)
Bit
7
6
5
4
3
2
1
0
MPBT
MP
CTS/PS
PE0
DR
SS2
SS1
SS0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
X
0
0
0
0
1
1
1
Bit/Field
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field R/W
7
MPBT
R/W
Multiprocessor Bit Transmit — When multiprocessor
communication format is selected (MP bit is 1), MPBT is
used to specify the MPB data bit for transmission. If
MPBT is 1, then MPB = 1 is transmitted. If MPBT is 0,
then MPBT = 0 is transmitted. MPBT state is undefined
during and after RESET.
6
MP
R/W
Multiprocessor Mode — When MP is set to 1, the data
format is configured for multiprocessor mode based on
the MOD2 (number of data bits) and MOD0 (number of
stop bits) bits in CNTLA. The format is as follows.
Start bit + 7 or 8 data bits + MPB bit + 1 or 2 stop bits
Multiprocessor (MP = 1) format has no provision for
parity. If MP is 0, the data format is based on MOD0
MOD1, MOD2, and may include parity. The MP bit is
cleared to 0 during RESET.
UM005001-ZMP0400
Value
Description
Z 8018x Fam il
y
M PU Us e r M anual
133
Bit
Position
Bit/Field R/W
5
CTS/PS
R/W
Clear to Send/Prescale — When read, CTS /PS reflects
the state of the external CTS input. If the CTS input pin
is High, CTS/PS is read as 1. When the CTS input pin is
High, the TDRE bit is inhibited (that is, held at 0). For
channel 1, the CTS1 input is multiplexed with RXS pin
(Clocked Serial Receive Data). Thus, CTS /PS is only
valid when read if the channel 1 CTS1E bit is 1 and the
CST1 input pin function is selected. The read data of
CTS/PS is not affected by RESET.
When written, CT /PS specifies the baud rate generator
prescale factor. If CTS/PS is set to 1, the system clock is
prescaled by 30 while if CTS /PS is cleared to 0, the
system clock is prescaled by 10.CTS/PS is cleared to 0
during RESET.
4
PEO
R/W
Parity Even Odd — PE0 selects even or odd parity. PE0
does not affect the enabling/disabling of parity (MOD1
bit of CNTLA). If PE0 is cleared to 0, even parity is
selected. If PE0 is set to 1, odd parity is selected.PE0 is
cleared to 0 during RESET.
3
DR
R/W
Divide Ratio — DR specifies the divider used to obtain
baud rate from the data sampling clock If DR is reset to 0,
divide by 16 is used, while if DR is set to 1, divide by 64
is used. DR is cleared to 0 during RESET.
2–0
SS2–0
R/W
Source/Speed Select — Specifies the data clock source
(internal or external) and baud rate prescale factor. SS2,
SS1, and SS0 are all set to 1 during RESET. Table 18
describes the divide ratio corresponding to SS2, SS1 and
SS0
Value
Description
The external ASCI channel 0 data clock pins are multiplexed with DMA
control lines (CKA0/DREQ and CKA1/TEND0). During RESET, these
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
134
pins are initialized as ASCI data clock inputs. If SS2, SS1 and SS0 are
reprogrammed (any other value than SS2, SS1, SS0 = 1) these pins
become ASCI data clock inputs. However, if DMAC channel 0 is
configured to perform memory to/from I/O (and memory mapped I/O)
transfers the CKA0/ DREQ0 pin reverts to DMA control signals
regardless of SS2, SS1, SS0 programming.
Also, if the CKA1D bit in the CNTLA register is 1, then the CKA1/
TEND0 reverts to the DMA Control output function regardless of SS2,
SS1 and SS0 programming. Final data clock rates are based on CTS/PS
(prescale), DR, SS2, SS1, SS0 and the Z8X180 system clock frequency
(Reference Table 19).
Table 18.
Divide Ratio
SS2
SS1
SS0
Divide Ratio
0
0
0
÷1
0
0
1
÷2
0
1
0
÷4
0
1
1
÷8
1
0
0
÷ 16
1
0
1
÷ 32
1
1
0
÷ 64
1
1
1
external clock
Each ASCI channel control register B configures multiprocessor mode,
parity and baud rate selection.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
135
ASCI0 Extension Control Register (I/O Address: 12H) (Z8S180/L180-Class Processors
Only)
Bit
7
6
5
4
3
2
1
0
RDRF
Int
Inhibit
DCD0
Disable
CTS0
Disable
X1 Bit
Clk
ASCI0
BRG0
Mode
Break
Feature
Enable
Break
Detect
(RO)
Send
Break
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Bit/Field
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field
R/W
Value Description
7
RDRF
Interrupt
Inhibit
R/W
0
1
RDRF Interrupt Inhibit On
RDRF Interrupt Inhibit Off
6
DCD0
Disable
R/W
0
1
DCD0 Auto-enables Rx
DCD0 advisory to SW
5
CTS0
Disable
R/W
0
1
CTS0 Auto-enable Tx
CTS0 advisory to SW
4
X1 Bit
Clk
ASCI0
R/W
0
1
CKA0 /16 or /64
CKA0 is bit clock
3
BRG0
Mode
R/W
0
1
As S180
Enable 16-bit BRG counter
2
Break
Feature
Enable
R/W
0
1
Break Feature Enable On
Break Feature Enable Off
1
Break
Detect
(RO)
R/W
0
1
Break Detect On
Break Detect Off
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
136
Bit
Position
0
Bit/Field
R/W
Send
Break
R/W
Value Description
0
1
Normal Xmit
Drive TXA Low
Each ASCI channel control register B configures multiprocessor mode,
parity and baud rate selection.
ASCI1 Extension Control Register (I/O Address: 13H) (Z8S180/L180-Class Processors
Only)
Bit
Bit/Field
7
6
5
4
3
2
1
0
RDRF
Int
Inhibit
Reserved
X1 Bit
Clk
ASCI1
BRG1
Mode
Break
Feature
Enable
Break
Detect
(RO)
Send
Break
R/W
R/W
?
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field
R/W
7
RDRF
Interrupt
Inhibit
R/W
0
1
RDRF Interrupt Inhibit On
RDRF Interrupt Inhibit Off
6–5
Reserved
?
0
Reserved. Must be 0
4
X1 Bit
Clk
ASCI1
R/W
0
1
CKA1 /16 or /64
CKA1 is bit clock
3
BRG1
Mode
R/W
0
1
As S180
Enable 16-bit BRG counter
UM005001-ZMP0400
Value Description
Z 8018x Fam il
y
M PU Us e r M anual
137
Bit
Position
Bit/Field
R/W
Value Description
2
Break
Feature
Enable
R/W
0
1
Break Feature Enable On
Break Feature Enable Off
1
Break
Detect
(RO)
R/W
0
1
Break Detect On
Break Detect Off
0
Send
Break
R/W
0
1
Normal Xmit
Drive TXA Low
Each ASCI channel control register B configures multiprocessor mode,
parity and baud rate selection.
ASCI0 Time Constant Low Register (I/O Address: 1AH) (Z8S180/L180-Class Processors
Only)
Bit
7
6
5
4
3
2
1
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
ASCI0 Time Constant High Register (I/O Address: 1BH) (Z8S180/L180-Class Processors
Only)
7
6
5
4
3
2
1
0
R/W
Bit
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
138
ASCI1 Time Constant Low Register (I/O Address: 1CH) (Z8S180/L180-Class Processors
Only)
Bit
7
6
5
4
3
2
1
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
ASCI1 Time Constant High Register (I/O Address: 1DH) (Z8S180/L180-Class Processors
Only)
Bit
7
6
5
4
3
2
1
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Modem Control Signals
ASCI channel 0 has CTS0, DCD0 and RTS0 external modem control
signals. ASCI channel 1 has a CTS1 modem control signal which is
multiplexed with Clocked Serial Receive Data (RXS).
CTS0: Clear to Send 0 (Input)
The CTS0 input allows external control (start/stop) of ASCI channel 0
transmit operations. When CTS0 is High, the channel 0 TDRE bit is held
at 0 whether or not the TDR0 (Transmit Data Register) is full or empty.
When CTS0 is Low, TDRE reflects the state of TDR0. The actual
transmit operation is not disabled by CT High, only TDRE is inhibited:
DCD0: Data Carrier Detect 0 (Input)
The DCD0 input allows external control (start/stop) of ASCI channel 0
receive operations. When DCD0 is High, the channel 0 RDRF bit is held
at 0 whether or not the RDR0, (Receive Data Register) is full or empty.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
139
The error flags (PE, FE, and OVRN bits) are also held at 0. Even after the
DCD0 input goes Low, these bits do not resume normal operation until
the status register (STAT0, is read. This first read of (STAT0, while
enabling normal operation, still indicates the DCD0 input is High (DCD0
bit = 1) even though it has gone Low. Thus, the STAT0 register must be
read twice to ensure the DCD0 bit is reset to 0:
RTS0: Request to Send 0 (Output)
RTS0 allows the ASCI to control (start/stop) another communication
devices transmission (for example, by connection to that device's CTS
input). RTS0 is essentially a 1-bit output port, having no side effects on
other ASCI registers or flags.
CTS1: Clear to Send 1 (Input)
Channel 1 CTS1 input is multiplexed with Clocked Serial Receive Data
(RXS). The CTS1 function is selected when the CTS1E bit in STAT1 is
set to 1. When enabled, the CTS1 operation is equivalent to CTS0,
Modem control signal timing is depicted in Figure 53 and Figure 54.
DCD0 Pin
DCD0 Flag
Status Register Read
Figure 53.
DCD0 Timing Diagram
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
140
I/O Instruction
I/O write cycle
T2
T1
T3
T1
Phi
WR
RTS0 Flag
RTS0 Pin
Figure 54.
RTS0 Timing Diagram
Figure 55 illustrates the ASCI interrupt request generation circuit.
IEF1
DCD0
RDRF0
OVRN0
PE0
FE0
RIE0
ASCI0 Interrupt
Request
TDRE0
TIE0
RDRF1
OVRN1
PE1
RIE1
FE1
TDRE1
TIE1
Figure 55.
UM005001-ZMP0400
ASCI Interrupt Request Circuit Diagram
ASCI1 Interrupt
Request
Z 8018x Fam il
y
M PU Us e r M anual
141
ASCI to/from DMAC Operation
Operation of the ASCI with the on-chip DMAC channel 0 requires that the
DMAC be correctly configured to use the ASCI flags as DMA request signals.
ASCI and RESET
During RESET, the ASCI status and control registers are initialized as
defined in the individual register descriptions.
Receive and Transmit operations are stopped during RESET. However,
the contents of the transmit and receive data registers (TDR and RDR) are
not changed by RESET.
ASCI Clock
When in external clock input mode, the external clock is directly input to
the sampling rate (÷ 16/÷ 64) as depicted in Figure 56.
Internal Clock
Phi
Baud Rate Selection Prescaler
÷ 1 to ÷ 64
÷ 10 ÷ 30
Sampling Rate
÷ 16 ÷ 64
External Clock
fc ≤ Phi ÷ 40
Figure 56.
ASCI Clock
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
142
Table 19.
Prescaler
PS
Sampling
Rate
Baud Rate (Example)
(BPS)
Baud Rate
Divide
SS2 SS1 SS0 Divide
Ratio DR Rate
Ratio
0
0
ASCI Baud Rate Selection
CKA
φ= 4.608 φ = 3.072
MHz
MHz
I/O
Clock
Frequency
0
0
0
÷1
φ ÷ 160
38400
19200
φ ÷ 10
0
0
1
2
320
19200
9600
20
0
1
0
4
640
9600
4800
40
0
1
1
8
1280
4800
2400
1
0
0
16
2560
2400
1200
160
1
0
1
32
5120
1200
600
320
1
1
0
64
10240
600
300
640
1
1
1
—
fc ÷ 16
—
0
0
0
÷1
0÷ 640
9600
4800
φ ÷ 10
0
0
1
2
1280
4800
2400
20
0
1
0
4
2560
2400
1200
40
0
1
1
8
5120
1200
600
1
0
0
16
10240
600
300
160
1
0
1
32
20480
300
150
320
1
1
0
64
40960
150
75
640
1
1
1
—
fc ÷ 64
—
16
φ ÷ 10
1
General
Divide φ = 6.144
Ratio MHz
64
UM005001-ZMP0400
—
—
—
—
0
I
0
I
80
fc
80
fc
Z 8018x Fam il
y
M PU Us e r M anual
143
Table 19.
Prescaler
PS
Sampling
Rate
Baud Rate (Example)
(BPS)
Baud Rate
Divide
SS2 SS1 SS0 Divide
Ratio DR Rate
Ratio
0
1
ASCI Baud Rate Selection (Continued)
16
φ ÷ 30
1
64
General
Divide φ = 6.144
Ratio MHz
CKA
φ= 4.608 φ = 3.072
MHz
MHz
I/O
Clock
Frequency
0
0
0
÷1
φ ÷ 480
9600
φ ÷ 30
0
0
1
2
960
4800
60
0
1
0
4
1920
2400
120
0
1
1
8
3840
1200
1
0
0
16
7680
600
480
1
0
1
32
15360
300
960
1
1
0
64
30720
150
1920
1
1
1
—
fc ÷ 16
0
0
0
÷1
φ÷ 1920
2400
φ ÷ 30
0
0
1
2
3840
1200
60
0
1
0
4
7680
600
120
0
1
1
8
15360
300
1
0
0
16
30720
150
480
1
0
1
32
61440
75
960
1
1
0
64
122880
37.5
1
1
1
—
fc ÷ 64
—
—
—
—
0
—
I
0
240
fc
240
1920
—
I
fc
Baud Rate Generator
(Z8S180/Z8L180-Class Processors Only)
The Z8S180/Z8L180 Baud Rate Generator (BRG) features two modes.
The first is the same as in the Z80180. The second is a 16-bit down
counter that divides the processor clock by the value in a 16-bit time
constant register, and is identical to the DMSCC BRG. This feature
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
144
allows a common baud rate of up to 512 Kbps to be selected. The BRG
can also be disabled in favor of an external clock on the CKA pin.
The Receiver and Transmitter subsequently divide the output of the BRG
(or the signal from the CKA pin) by 1, 16, or 64, under the control of the
DR bit in the CNTLB register, and the X1 bit in the ASCI Extension
Control REgister. To compute baud rate, use the following formulas:
Where:
BRG mode is bit 3 of the ASEXT register
PS is bit 5 of the CNTLB register
TC is the 16-bit value in the ASCI Time Constant register
If ss2.1.0 = 111, baud rate - fCKA/Clock mode
else if BRG mode baud rate = fPHI /(2*(TC+2)*Clock mode)
else baud rate -fPHI/((10 + 20*PS) * 2^ss*Clock mode)
The TC value for a given baud rate is:
TC = (fPHI/*2*baud rate*Clock mode)) -2
Clock mode depends on bit 4 in ASEXT and bit 3 in CNTLB, as
described in Table 20.
Table 20.Clock Mode Bit Values
X1
DR
Clock Mode
0
0
1
1
0
1
0
1
16
64
1
Reserved, do not use
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
145
2^ss depends on the three least significant bits of the CNTLB register, as
described in Table 21.
Table 21. 2^ss Values
ss2
ss1
ss0
2^ss
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
1
2
4
8
16
32
64
External Clock from CKA0
The ASCIs require a 50% duty cycle when CKA is used as an input.
Minimum High and Low times on CKA0 are typical of most CMOS
devices.
RDRF is set, and if enabled, an Rx Interrupt or DMA REquest is
generated when the receiver transfers a character from the Rx Shift
Register to the RX FIFO. The FIFO provides a margin against overruns.
When the is more than one character in the FIFO, and software or a DMA
channel reads a character, RDRF either remains set or is cleared and then
immediately set again. For example, if a receive interrupt service routine
does not real all the characters in the RxFIFO, RDRF and the interrupt
request remain asserted.
The Rx DMA request is disabled when any of the error flags PE or FE or
OVRN are set, so that software can identify with which character the
problem is associated.
If Bit 7, RDRF Interrupt Inhibit, is set to 1, the ASCI does not request a
Receive interrupt when its RDRF flag is 1. Set this bit when programming
a DMA channel to handle the receive data from an ASCI. The other
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
146
causes for an ASCI Receive interrupt (PE, FE, OVRN, and for ASCI0,
DCD) continue to request RX interrupt if the RIE bit is 1. The Rx DMA
request is inhibited if PE or FE or OVRN is set, so that software can
detect where an error occurred. When the RIE bit is 0, as it is after a
Reset, RDRF causes an ASCI interrupt if RIE is 1.
Clocked Serial I/O Port (CSI/O)
The Z8X180 includes a simple, high-speed clock, synchronous serial I/O
port. The CSI/O includes transmit/receive (half-duplex), fixed 8-bit data,
and internal or external data clock selection. High-speed operation (baud
rate 200Kbps at fC = 4 MHz) is provided. The CSI/O is ideal for
implementing a multiprocessor communication link between multiple
Z8X180s. These secondary devices may typically perform a portion of the
system I/O processing, (that is, keyboard scan/decode, LDC interface, for
instance).
CSI/O Block Diagram
The CSI/O block diagram is illustrated in Figure 57. The CSI/O consists
of two registers–the Transmit/Receive Data Register (TRDR) and Control
Register (CNTR).
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
147
Internal Address/Data Bus
Phi
TXS
CSI/O Transmit/Receive
Data Register:
TRDR (8)
RXS
CKS
Baud Rate
Generator
CSI/O Control Register:
CNTR (8)
Interrupt Request
Figure 57.
CSI/O Block Diagram
CSI/O Registers Description
CSI/O Control/Status Register (CNTR: I/O Address 0AH)
CNTR is used to monitor CSI/O status, enable and disable the CSI/O,
enable and disable interrupt generation, and select the data clock speed
and source.
CSI/O Control/Status Register (CNTR: 0AH)
Bit
7
6
5
4
3
—
2
1
0
Bit/Field
EF
EIE
RE
TE
SS2
SS1
SS0
R/W
R
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
1
1
1
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
148
Bit
Position
Bit/Field R/W
7
EF
R
End Flag — EF is set to 1 by the CSI/O to indicate
completion of an 8-bit data transmit or receive operation.
If EIE (End Interrupt Enable) bit = 1 when EF is set to 1, a
CPU interrupt request is generated. Program access of
TRDR only occurs if EF is 1. The CSI/O clears EF to 0
when TRDR is read or written. EF is cleared to 0 during
RESET and IOSTOP mode.
6
EIE
R/W
End Interrupt Enable — EIE is set to 1 to enable EF = 1
to generate a CPU interrupt request. The interrupt request
is inhibited if EIE is reset to 0. EIE is cleared to 0 during
RESET.
5
RE
R/W
Receive Enable — A CSI/O receive operation is started
by setting RE to 1. When RE is set to 1, the data clock is
enabled. In internal clock mode, the data clock is output
from the CKS pin. In external dock mode, the dock is
input on the CKS pin. In either case, data is shifted in on
the RXS pin in synchronization with the (internal or
external) data clock. After receiving 8 bits of data, the
CSI/O automatically clears RE to 0, EF is set to 1, and an
interrupt (if enabled by EIE = 1) is generated. RE and TE
are never both set to 1 at the same time. RE is cleared to 0
during RESET and ISTOP mode.
RXS is multiplexed with CTS1 modem control input of
ASCI channel 1. In order to enable the RXS function, the
CTS1E bit in CNTA1 must be reset to 0.
UM005001-ZMP0400
Value
Description
Z 8018x Fam il
y
M PU Us e r M anual
149
Bit
Position
Bit/Field R/W
4
TE
R/W
Transmit Enable — A CSI/O transmit operation is
started by setting TE to 1. When TE is set to 1, the data
clock is enabled. When in internal clock mode, the data
clock is output from the CKS pin. In external clock mode,
the clock is input on the CKS pin. In either case, data is
shifted out on the TXS pin synchronous with the (internal
or external) data clock. After transmitting 8 bits of data,
the CSI/O automatically clears TE to 0, EF is set to 1, and
an interrupt (if enabled by EIE = 1) is generated. TE and
RE are never both set to 1 at the same time. TE is cleared
to 0 during RESET and IOSTOP mode.
2–0
SS2–0
R/W
Speed Select — Selects the CSI/O transmit/receive clock
source and speed. SS2, SS I and SS0 are all set to 1 during
RESET. Table 22 shows CSI/O Baud Rate Selection.
Value
Description
CSI/O Transmit/Receive Data Register (TRDR: I/O
Address = 0BH).
TRDR is used for both CSI/O transmission and reception. Thus, the
system design must insure that the constraints of half-duplex operation
are met (Transmit and receive operation cannot occur simultaneously).
For example, if a CSI/O transmission is attempted while the CSI/O is
receiving data, the CSI/O does not work.
TRDR is not buffered. Attempting to perform a CSI/O transmit while the
previous transmit data is still being shifted out causes the shift data to be
immediately updated, thereby corrupting the transmit operation in
progress. Similarly, reading TRDR during a transmit or receive must be
avoided.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
150
CSI/O Transmit/Receive Register (TRDR: 0BH)
Bit
7
6
5
Bit/Field
4
3
2
1
0
CSI/O Transmit/Receive Data
R/W
R/W
Reset
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Table 22.
CSI/O Baud Rate Selection
SS2
SS1
SS0
Divide Ratio
Baud Rate
0
0
0
÷ 20
(200000)
0
0
1
÷ 40
(100000)
0
1
0
÷ 80
(50000)
0
1
1
÷ 160
(25000)
1
0
0
÷ 320
(12500)
1
0
1
÷ 640
(6250)
1
1
0
÷ 1280
(3125)
1
1
1
External Clock input (less than ÷ 20)
Note: ( ) indicates the baud rate (BPS) at Phi = 4 MHz.
After RESET, the CKS pin is configured as an external clock input (SS2,
SS1, SS0 = 1). Changing these values causes CKS to become an output pin
and the selected clock is output when transmit or receive operations are
enabled.
CSI/O Interrupts
The CSI/O interrupt request circuit is shown in Figure 58.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
151
IEF1
CSI/O
Interrupt Request
EF
EIE
Figure 58.
CSI/O Interrupt Request Generation
CSI/O Operation
The CSI/O is operated using status polling or interrupt driven algorithms.
•
Transmit–Polling
a. Poll the TE bit in CNTR until TE = 0.
b. Write the transmit data into TRDR.
c. Set the TE bit in CNTR to 1.
d. Repeat steps 1 to 3 for each transmit data byte.
•
Transmit–Interrupts
a. Poll the TE bit in CNTR until TE = 0.
b. Write the first transmit data byte into TRDR.
c. Set the TE and EIE bits in CNTR to 1.
d. When the transmit interrupt occurs, write the next transmit data
byte into TRDR.
e. Set the TE bit in CNTR to 1.
f.
•
Repeat steps 4 and 5 for each transmit data byte.
Receive –Polling
a. Poll the RE bit in CNTR until RE = 0.
b. Set the RE bit in CNTR to 1.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
152
c. Poll the RE bit in CNTR until RE = 0.
d. Read the receive data from TRDR.
e. Repeat steps 2 to 4 for each receive data byte.
•
Receive–Interrupts
a. Poll the RE bit in CNTR until RE is 0.
b. Set the RE and EIE bits in CNTR to 1.
c. When the receive interrupt occurs read the receive data from
TRDR.
d. Set the RE bit in CNTR to 1.
e. Repeat steps 3 and 4 for each receive data byte.
CSI/O Operation Timing Notes
•
Transmitter clocking and receiver sampling timings are different from
internal and external clocking modes. Figure 59 to Figure 62 illustrate
CSI/O Transmit/Receive Timing.
•
The transmitter and receiver is disabled TE and RE = 0) when
initializing or changing the baud rate.
CSI/O Operation Notes
•
Disable the transmitter and receiver (TE and RE = 0) before
initializing or changing the baud rate. When changing the baud rate
after completion of transmission or reception, a delay of at least one
bit time is required before baud rate modification.
•
When RE or TE is cleared to 0 by software, a corresponding receive
or transmit operation is immediately terminated. Normally, TE or RE
is only cleared to 0 when EF is 1.
•
Simultaneous transmission and reception is not possible. Thus, TE
and RE are not both 1 at the same time.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
153
CSI/O and RESET
During RESET each bit in the CNTR is initialized as defined in the
CNTR register description. CSI/O transmit and receive operations in
progress are aborted during RESET. However, the contents of TRDR are
not changed.
CKS
TXS
LSB
MSB
TE
EF
Read or write of CSI/O
Transmit/Receive
Data Register
Figure 59.
Transmit Timing Diagram–Internal Clock
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
154
CKS
TXS
LSB
2.5φ
2.5φ
7.5φ
MSB
2.5φ
7.5φ
2.5φ
7.5φ
7.5φ
TE
EF
Read or write of CSI/O
Transmit/Receive
Data Register
Figure 60.
UM005001-ZMP0400
Transmit Timing–External Clock
Z 8018x Fam il
y
M PU Us e r M anual
155
CKS
RXS
LSB
11φ
MSB
11φ
11φ
11φ
Sampling
RE
17φ
EF
Read or write of CSI/O
Transmit/Receive
Data Register
Figure 61.
CSI/O Receive Timing–Internal Clock
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
156
CKS
RXS
LSB
11.5φ
MSB
11.5φ
16.5φ
11.5φ
16.5φ
11.5φ
16.5φ
16.5φ
Sampling
RE
EF
Read or write of CSI/O
Transmit/Receive
Data Register
Figure 62.
CSI/O Receive Timing–External Clock
Programmable Reload Timer (PRT)
The Z8X180 contains a two channel 16-bit Programmable Reload Timer.
Each PRT channel contains a 16-bit down counter and a 16-bit reload
register. The down counter is directly read and written and a down counter
overflow interrupt can be programmably enabled or disabled. Also, PRT
channel 1 features a TOUT output pin (multiplexed with A18) which can be
set High, Low, or toggled. Thus, PRT1 can perform programmable output
waveform generation.
PRT Block Diagram
The PRT block diagram is depicted in Figure 63. The two channels
feature separate timer data and reload registers and a common status/
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
157
control register. The PRT input clock for both channels is equal to the
system clock divided by 20.
Internal Address/Data Bus
Phi ÷ 20
Phi ÷ 20
Timer Data
Timer Data
Register 0L
Register 0H
: TMDR0L (8) : TMDR0H (8)
Timer Data
Timer Data
Register 1L
Register 1H
: TMDR1L (8) : TMDR1H (8)
Timer Control
Register
: TCR (8)
Timer Reload Timer Reload
Register 0L Register 0H
: RLDR0L (8) : RLDR0H (8)
TOUT
Timer Reload Timer Reload
Register 1L Register 1H
: RLDR1L (8) : RLDR1H (8)
Interrupt Register
Figure 63.
PRT Block Diagram
PRT Register Description
Timer Data Register (TMDR: I/O Address - CH0: 0CH, 0DH; CH1: 15H,
14H). PRT0 and PRT1 each contain 16-bit timer Data Registers (TMDR).
TMDR0 and TMDR1 are each accessed as low and high byte registers
(TMDR0H, TMDR0L and TMDR1H, TMDR1L). During RESET,
TMDR0 and TMDR1 are set to FFFFH.
TMDR is decremented once every twenty clocks. When TMDR counts
down to 0, it is automatically reloaded with the value contained in the
Reload Register (RLDR).
TMDR is read and written by software using the following procedures.
The read procedure uses a PRT internal temporary storage register to
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
158
return accurate data without requiring the timer to be stopped. The write
procedure requires the PRT to be stopped.
For reading (without stopping the timer), TMDR is read in the order of
lower byte - higher byte (TMDRnL, TMDRnH). The lower byte read
(TMDRnL) stores the higher byte value in an internal register. The
following higher byte read (TMDRnH) accesses this internal register.
This procedure insures timer data validity by eliminating the problem of
potential 16-bit timer updating between each 8-bit read. Specifically,
reading TMDR in higher byte–lower byte order may result in invalid data.
Note the implications of TMDR higher byte internal storage for
applications which may read only the lower and/or higher bytes. In
normal operation all TMDR read routines must access both the lower and
higher bytes, in that order. For writing, the TMDR down counting must
be inhibited using the TDE (Timer Down Count Enable) bits in the TCR
(Timer Control Register). Then, any or both higher and lower bytes of
TMDR can be freely written (and read) in any order.
CSI/O Transmit/Receive Data Register (TRDR: I/O
Address = 0BH).
TRDR is used for both CSI/O transmission and reception. Thus, the
system design must insure that the constraints of half-duplex operation
are met (Transmit and receive operation cannot occur simultaneously).
For example, if a CSI/O transmission is attempted while the CSI/O is
receiving data, the CSI/O does not work.
TRDR is not buffered. Attempting to perform a CSI/O transmit while the
previous transmit data is still being shifted out causes the shift data to be
immediately updated, thereby corrupting the transmit operation in
progress. Similarly, reading TRDR during a transmit or receive must be
avoided.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
159
Timer Data Register 0L (TMDR0L: 0CH)
Bit
7
6
5
Bit/Field
4
3
2
1
0
2
1
0
Timer Data
R/W
R/W
Reset
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Timer Data Register 0H (TMDR0H: 0DH)
Bit
Bit/Field
7
6
5
4
3
Timer Data
R/W
R/W
Reset
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Timer Reload Register (RLDR: I/O Address = CH0: 0EH,
0FH, CHI, 16H, 17H)
PRT0 and PRT1 each contain 16-bit Timer Reload Registers (RLDR).
RLDR0 and RLDR1 are each accessed as low and high byte registers
(RLDR0H, RLDR0L and RLDR1H, RLDR1L). During RESET, RLDR0
and RLDR1 are set to FFFFH
When the TMDR counts down to 0, it is automatically reloaded with the
contents of RLDR.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
160
Timer Reload Register Channel 0L (RLDR0L: 0EH)
Bit
7
6
5
Bit/Field
4
3
2
1
0
2
1
0
2
1
0
2
1
0
Timer Reload Data
R/W
R/W
Reset
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Timer Reload Register Channel 0H (RLDR0L: 0FH)
Bit
7
6
5
Bit/Field
4
3
Timer Reload Data
R/W
R/W
Reset
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Timer Data Register 1L (TMDR1L: 14H)
Bit
7
6
5
Bit/Field
4
3
Timer Data
R/W
R/W
Reset
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Timer Data Register 1H (TMDR1H: 15H)
Bit
7
Bit/Field
6
5
4
3
Timer Data
R/W
R/W
Reset
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
161
Timer Reload Register Channel 1L (RLDR1L: 16H)
Bit
7
6
5
Bit/Field
4
3
2
1
0
2
1
0
Timer Reload Data
R/W
R/W
Reset
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Timer Reload Register Channel 1H (RLDR1H: 17H)
Bit
7
6
5
Bit/Field
4
3
Timer Reload Data
R/W
R/W
Reset
0
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
Timer Control Register (TCR)
TCR monitors both channels (PRT0, PRT1) TMDR status. It also controls
enabling and disabling of down counting and interrupts along with
controlling output pin A18/TOUT for PRT1.
Timer Control Register (TCR: 10H)
Bit
7
6
5
4
3
2
1
0
TIF1
TIF0
TIE1
TIE0
TOC1
TOC0
TDE1
TDE0
R/W
R
R
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Bit/Field
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
162
Bit
Position
Bit/Field R/W
7–6
TIF1 –0
R
TIF1: Timer Interrupt Flag — When TMDR1
decrements to 0, TIF1 is set to 1. This generates an
interrupt request if enabled by TIE1 = 1. TIF1 is reset to 0
when TCR is read and the higher or lower byte of
TMDR1 is read. During RESET, TIF1 is cleared to 0.
When TMDR0 decrements to 0, TIF0 is set to 1. This
generates an interrupt request if enabled by TIE0 = 1.
TIF0 is reset to 0 when TCR is read and the higher or
lower byte of TMDR0 is read. During RESET, TIF0 is
cleared to 0.
5–4
TIE1–0
R/W
Timer Interrupt Enable — When TIE1 is set to 1, TIF1
= 1 generates a CPU interrupt request. When TIE1 is reset
to 0, the interrupt request is inhibited. During RESET,
TIE1 is cleared to 0.
When TIE0 is set to 1, TIF0 = 1 generates a CPU interrupt
request. When TIE0 is reset to 0, the interrupt request is
inhibited. During RESET, TIE0 is cleared to 0.
3–2
TOC1–0 R/W
Timer Output Control — TOC1, and TOC0 control the
output of PRT1 using the multiplexed A18/TOUT pin as
shown in Table 23. During RESET, TOC1 and TOC0 are
cleared to 0. This selects the address function for A18/
TOUT. By programming TOC1 and TOC0 the A18/
TOUT pin can be forced HIGH, LOW, or toggled when
TMDR1 decrements to 0. Reference Table 23.
1–0
TDE1–0
Timer Down Count Enable — TDE1 and TDE0 enable
and disable down counting for TMDR1 and TMDR0
respectively. When TDEn (n = 0, 1) is set to 1, down
counting is executed for TMDRn. When TDEn is reset to
0, down counting is stopped and TMDRn is freely read or
written. TDE1 and TDE0 are cleared to 0 during RESET
and TMDRn does not decrement until TDEn is set to 1.
UM005001-ZMP0400
R/W
Value
Description
Z 8018x Fam il
y
M PU Us e r M anual
163
Table 23. Timer Output Control
TOC1
TOC0
OUTPUT
0
0
Inhibited
0
1
Toggled
1
0
0
1
1
1
(A18/TOUT pin is selected as an
address output function.)
A18/TOUT pin is selected as a
PRT1 output function!
Figure 64 illustrates timer initialization, count down, and reload timing.
Figure 65 depicts timer output (A18/TOUT) timing.
Timer Data Register
write (0004H)
RESET
Timer Data
Register
FFFFH
0004H
0 < + < 20
20 φ
20 φ
20 φ
20 φ
20 φ
20 φ 20φ
0003H 0002H 0001H 0000H 0003H 0002H 0001H 0000H 0003H
Timer Reload Register Write (0003H)
Timer Reload
Register
20 φ 20 φ
Reload
Reload
FFFFH 0003H
Write 1 to TDE
TDE Flag
TIF Flag
Timer Data Register Read
Timer Control
Register Read
Figure 64.
Timer Initialization, Count Down, and Reload Timing Diagram
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
164
Timer Data
Reg. = 0001H
Timer Data
Reg. = 0000H
Phi
TOUT
Figure 65.
Timer Output Timing Diagram
PRT Interrupts
The PRT interrupt request circuit is illustrated in Figure 66.
IEF1
TIF1
TIE1
PRT1 Interrupt
Request
TIF0
TIE0
PRT0 Interrupt
Request
Figure 66.
PRT Interrupt Request Generation
PRT and RESET
During RESET, the bits in TCR are initialized as defined in the TCR
register description. Down counting is stopped and the TMDR and RLDR
registers are initialized to FFFFH. The A18/TOUT pin reverts to the
address output function.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
165
PRT Operation Notes
•
TMDR data is accurately read without stopping down counting by
reading the lower (TMDRnL*) and higher (TMDRnH*) bytes in that
order. Also, TMDR is read or written by stopping the down
counting. 1
Take care to ensure that a timer reload does not occur during or
between lower (RLDRnL*) and higher (RLDRnH*) byte writes. This
may be guaranteed by system design/timing or by stopping down
counting (with TMDR containing a non-zero value) during the RLDR
updating. Similarly, in applications where TMDR is written at each
TMDR overflow, the system/software design must guarantee that
RLDR can be updated before the next overflow occurs. Otherwise,
time base inaccuracy occurs.
•
During RESET, the multiplexed A18/TOUT pin reverts to the address
output. By reprogramming the TOC1 and TOC0 bits, the timer output
function for PRT channel 1 is selected. The following paragraph
describes the initial state of the TOUT pin after TOC1 and TOC0 are
programmed to select the PRT channel 1 timer output function.
PRT (channel 1) has not counted down to 0.
If the PRT has not counted down to 0 (timed out), the initial state of
TOUT depends on the programmed value in TOC1 and TOC0.
Secondary Bus Interface
E clock Output Timing
The Z8X180 also has a secondary bus interface that allows it to easily
interface with other peripheral families.
1.
*n = 0, 1
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
166
These devices require connection with the Z8X180 synchronous E clock
output. The speed (access time) required for the peripheral devices are
determined by the Z8X180 clock rate. Table 24, and Figure 67 through
Figure 70 define E clock output timing.
Wait States are inserted in Op Code fetch, memory read/write, and I/O
read/write cycles which extend the duration of E clock output High.
During I/O read/write cycles with no Wait States (only occurs during onchip I/O register accesses), E does not go High.
Table 24. E Clock Timing in Each Condition
Condition
Duration of E Clock Output High
Op Code Fetch Cycle
Memory Read/Write Cycle
T2 rise - T3 fall
(1.5 Phi + nw x Phi)
I/O read Cycle
1st Tw rise - T3 fall
(0.5Phi + nw x Phi)
I/O Write Cycle
1st Tw rise - T3 rise
In w x Phi)
NMI Acknowledge 1st MC
T2 rise - T3 fall
(1.5 Phi)
INT0 Acknowledge 1st MC
1st Tw rise - T3 fall
(0.50 + nw x Phi)
BUS RELEASE mode
SLEEP mode
SYSTEM STOP mode
Phi fall - Phi fall
(2 Phi or 1 Phi)
Note: nw = the number of Wait States; MC: Machine Cycle
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
167
Op Code Memory Read/
Fetch Cycle Write Cycle I/O Read Cycle
NMI
Acknowledge
I/O Write Cycle 1st MC
T1 T2 T3 T1 T2 T3 T1 T2 Tw T3 T1 T2
INT0 Acknowledge
1st MC
T3 T1 T2 T3 T1 T2 Tw*Tw* T3
Phi
E
M1
MREQ
IORQ
NOTE : MC = Machine Cycle
Figure 67.
* Two wait states are automatically inserted
E Clock Timing Diagram (During Read/Write Cycle and
Interrupt Acknowledge Cycle
Last
state
BUS RELEASE mode
TX
TX
TX
TX
Phi
BUSREQ
BUSACK
E
E
E
E
Figure 68.
E Clock Timing in BUS RELEASE Mode
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
168
SLP
Instruction
2nd Op Code
Fetch Cycle
SLEEP mode or SYSTEM STOP mode
T1
T2
T3
T1
T2
Ts
Ts
Ts
Ts
Op Code
Fetch Cycle
T1
T2
Phi
D0– D7
76H
INT, NMI
E
E
E
E
Figure 69.
E Clock Timing in SLEEP Mode and SYSTEM STOP Mode
On-Chip Clock Generator
The Z8X180 contains a crystal oscillator and system clock generator. A
crystal can be directly connected or an external clock input can be
provided. In either case, the system clock is equal to one-half the input
clock. For example, a crystal or external clock input of 8 MHz
corresponds with a system clock rate of 4 MHz.
Z8S180 and Z8L180-class processors also have the ability to run at X1
and X2 input clock.
Table 25 describes the AT cut crystal characteristics (Co, Rs) and the load
capacitance (CL1, CL2) required for various frequencies of Z8X180
operation.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
169
Table 25. Z8X180 Operating Frequencies
Clock
Frequency
Item
4MHz
4MHz < f ≤12MHz
12MHz < f ≤ 33MHz
Co
< 7 pF
< 7 pF
< 7 pF
Rs
<60Ω
<60Ω
<60Ω
10 to 22 pF ± 10%
10 to 22 pF ± 10%
10 to 22 pF ± 10%
CL1, CL2
If an external clock input is used instead of a crystal, the waveform (twice
the clock rate) must exhibit a 50% ± 10% duty cycle.
Note: The minimum clock input High voltage level is VCC –0.6V. The
external clock input is connected to the EXTAL pin, while the
XTAL pin is left open. Figure 70 depicts the external clock
interface.
EXTAL 3
XTAL
Figure 70.
2
External Clock Input
Open
External Clock Interface
Figure 71 illustrates the Z8X180 clock generator circuit while Figures 72
and 72 specify circuit board design rules.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
170
CL
XTAL
CL
EXTAL
64
2
3
Z8X180
Note: Pin numbers are valid only for DIP configuration
Figure 71.
Clock Generator Circuit
Must be avoided
A
Signal C
B
A, B Signal
CL
2
CL
3
Figure 72.
UM005001-ZMP0400
Z8X180
Circuit Board Design Rules
Z 8018x Fam il
y
M PU Us e r M anual
171
Signal line layout must
avoid shaded areas
20 mm max
Crystal
CL
20 mm max
GND
CL
1
64
2
3
Phi
Z8X180
Note: Pin mumbers valid only
for DIP configuration
Top View
Figure 73.
Example of Board Design
Circuit Board design should observe the following parameters.
•
Locate the crystal and load capacitors as close to the IC as physically
possible to reduce noise.
•
Signal lines must not run parallel to the clock oscillator inputs. In
particular, the clock input circuitry and the system clock output (pin 64)
must be separated as much as possible.
•
VCC power lines must be separated from the clock oscillator input
circuitry.
•
Resistivity between XTAL or EXTAL and the other pins must be
greater than 10M ohms.
Signal line layout must avoid areas marked with the shaded area of Figure
73.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
172
Miscellaneous
Free Running Counter (I/O Address = 18H)
If data is written into the free running counter, the interval of DRAM
refresh cycle and baud rates for the ASCI and CSI/O are not guaranteed.
In IOSTOP mode, the free running counter continues counting down. It is
initialized to FFH during RESET.
Free Running counter (FRC: 18H)
Bit
7
Bit/Field
6
5
4
3
Counting Data
R/W
R
Reset
?
Note: R = Read W = Write X = Indeterminate ? = Not Applicable
UM005001-ZMP0400
2
1
0
Z 8018x Fam il
y
M PU Us e r M anual
173
Software Architecture
INSTRUCTION SET
The Z80180 is object code-compatible with the Z80 CPU. Refer to the
Z80 CPU Technical Manual or the Z80 Assembly Language
Programming Manual for further details.
Table 26.
Instruction Set Summary
New Instructions Operation
SLP
Enter SLEEP mode
MLT
8-bit multiply with 16-bit result
INO g, (m)
Input contents of immediate I/O address
OUT0 (m), g
Output register contents to immediate I/O address
OTIM
Block output - increment
OTIMR
Block output - increment and repeat
OTDM
Block output - decrement
OTDMR
Block output - decrement and repeat
TSTIO m
Non-destructive AND, I/O port, and accumulator
TST g
Non-destructive AND, register, and accumulator
TST m
Non-destructive AND, immediate data, and accumulator
TST (HL)
Non-destructive AND, memory data, and accumulator
SLP - Sleep
The SLP instruction causes the Z80180 to enter the SLEEP low power
consumption mode. See page 32 for a complete description of the SLEEP
state.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
174
MLT- Multiply
The MLT performs unsigned multiplication on two 8-bit numbers yielding a
16-bit result. MLT may specify BC, DE, HL, or SP registers. The 8-bit
operands are loaded into each half of the 16-bit register and the 16-bit result
is returned in that register.
OTIM, OTIMR, OTDM, OTDMR - Block I/O
The contents of memory pointed to by HL is output to the I/O address in (C).
The memory address (HL) and I/O address (C) are incremented in OTIM
and OTIMR and decremented in OTDM and OTDMR, respectively. The B
register is decremented. The OTIMR and OTDMR variants repeat the above
sequence until register B is decremented to 0. Since the I/O address (C) is
automatically incremented or decremented, these instructions are useful for
block I/O (such as Z80180 on-chip I/O) initialization. When I/O is accessed,
00H is output in high-order bits of address automatically.
TSTIO m - Test I/O Port
The contents of the I/O port addressed by C are ANDed with immediately
specified 8-bit data and the status flags are updated. The I/O port contents
are not written (non-destructive AND). When I/O is accessed, 00H is
output in higher bits of address automatically.
TST g - Test Register
Perform an AND instruction on the contents of the specified register with
the accumulator (A) and the status flags are updated. The accumulator
and specified register are not changed (non-destructive AND).
TST m - Test Immediate
Perform an AND instruction on the contents of the immediately specified
8-bit data with the accumulator (A) and the status flags are updated. The
accumulator is not changed (non-destructive AND).
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
175
TST (HL) - Test Memory
The contents of memory pointed to by HL are ANDed with the accumulator
(A) and the status flags are updated. The memory contents and accumulator
are not changed (non-destructive AND).
INO g, (m) - Input, Immediate I/O address
The contents of immediately specified 8-bit I/O address are input into the
specified register. When I/O is accessed, 00H is output in high-order bits
of the address automatically.
OUTO (m), g - Output, Immediate I/O address
The contents of the specified register are output to the immediately
specified 8-bit I/O address. When I/O is accessed, 00H is output in highorder bits of the address automatically.
CPU REGISTERS
The Z80180 CPU registers consist of Register Set GR, Register Set GR'
and Special Registers.
The Register Set GR consists of 8-bit Accumulator (A), 8-bit Flag Register
(F), and three General Purpose Registers (BC, DE, and HL) which may be
treated as 16-bit registers (BC, DE, and HL) or as individual 8-bit registers
(B, C, D, E, H, and L) depending on the instruction to be executed. The
Register Set GR' is alternate register set of Register Set GR and also contains
Accumulator (A'), Flag Register (F') and three General Purpose Registers
(BC', DE', and HL'). While the alternate Register Set GR' contents are not
directly accessible, the contents can be programmably exchanged at high
speed with those of Register Set GR.
The Special Registers consist of 8-bit Interrupt Vector Register (I), 8-bit
R Counter (R), two 16-bit Index Registers (IX and IY), 16-bit Stack
Pointer (SP), and 16-bit Program Counter (PC)
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
176
Figure 74 depicts CPU register configurations.
Register Set GR
Accumulator A
Flag Register F
B Register
C Register
D Register
E Register
H Register
L Register
General
Purpose
Registers
Register Set GR'
Accumulator A' Flag Register F'
B' Register
C' Register
D' Register
E' Register
H' Register
L' Register
General
Purpose
Registers
Special Register
Interrupt
R Counter
Vector Register
I
R
Index Register
IX
Index Register
IY
Stack Pointer
SP
Program Counter
PC
Figure 74.
CPU Register Configurations
Accumulator (A, A')
The Accumulator (A) is the primary register used for many arithmetic,
logical, and I/O instructions.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
177
Flag Registers (F, F')
The flag registers store status bits (described in the next section) resulting
from executed instructions.
General Purpose Registers (BC, BC', DE, DE', HL, HL')
The General Purpose Registers are used for both address and data
operation. Depending on the instruction, each half (8 bits) of these
registers (B, C, D, E, H, and I) may also be used.
Interrupt Vector Register (I)
For interrupts that require a vector table address to be calculated (INT0
Mode 2, INT1, INT2, and internal interrupts), the Interrupt Vector
Register (I) provides the most significant byte of the vector table address.
I is cleared to 00H during reset.
R Counter (R)
The least significant seven bits of the R counter (R) count the number of
instructions executed by the Z80180. R increments for each CPU Op Code
fetch cycle (each M1 cycle). R is cleared to 00H during reset.
Index Registers (IX, and IY)
The Index Registers are used for both address and data operations. For
addressing, the contents of a displacement specified in the instruction are
added to or subtracted from the Index Register to determine an effective
operand address.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
178
Stack Pointer (SP)
The Stack Pointer (SP) contains the memory address based LIFO stack.
SP is cleared to 0000H during reset.
Program Counter (PC)
The Program Counter (PC) contains the address of the instruction to be
executed and is automatically updated after each instruction fetch. PC is
cleared to 0000H during reset.
Flag Register (F)
The Flag Register stores the logical state reflecting the results of instruction
execution. The contents of the Flag Register are used to control program
flow and instruction operation.
Flag Register
Bit
7
6
5
4
3
2
1
0
Bit/Field
S
Z
Not Used
H
Not Used
P/V
N
C
R/W
R/W
R/W
?
R/W
?
R/W
R/W
R/W
Reset
0
0
?
0
?
0
0
0
R = Read W = Write X = Indeterminate ? = Not Applicable
Bit
Position
Bit/Field R/W
Value
Description
7
S
0
Sign. S stores the state of the most significant bit
R/W
(bit 7) of the result. This is useful for operations with
signed numbers in which values with bit 7 = 1 are
interpreted as negative.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
179
Bit
Position
Bit/Field R/W
Value
Description
6
Z
0
Zero.
Z is set to 1 when instruction execution produces 0 result.
Otherwise, Z is reset to 0.
5
Not Used ?
?
Not used
4
H
0
Half Carry.
H is used by the DAA (Decimal Adjust Accumulator)
instruction to reflect borrow or carry from the least
significant 4 bits and thereby adjust the results of BCD
addition and subtraction.
3
Not Used ?
?
Not used.
2
P/V
R/W
0
P/V: Parity/Overflow.
P/V serves a dual purpose. For logical operations P/V is
set to 1 if the number of 1 bit in the result is even and P/V
is reset to 0 if the number of 1 in the result is odd. For two
complement arithmetic, P/V is set to 1 if the operation
produces a result which is outside the allowable range
(+ 127 to -128 for 8-bit operations, + 32767 to - 32768 for
16-bit operations).
1
N
R/W
0
Negative.
N is set to 1 if the last arithmetic instruction was a subtract
operation (SUB, DEC, CP, etc.) and N is reset to 0 if the
last arithmetic instruction was an addition operation (ADD,
INC, etc.).
0
C
R/W
0
Carry.
C is set to 1 when a carry (addition) or borrow (subtraction)
from the most significant bit of the result occurs. C is also
affected by Accumulator logic operations such as shifts
and rotates.
R/W
R/W
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
180
Addressing Modes
The Z80180 instruction set includes eight addressing modes.
•
•
•
•
•
•
•
•
Implied Register
Register Direct
Register Indirect
Indexed
Extended
Immediate
Relative
IO
Implied Register (IMP)
Certain Op Codes automatically imply register usage, such as the
arithmetic operations that inherently reference the Accumulator, Index
Registers, Stack Pointer, and General Purpose Registers.
Register Direct (REG)
Many Op Codes contain bit fields specifying registers used for operation.
The exact bit field definitions vary depending on instruction depicted in
Figure 75.
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
181
8-bit Register
g or g field '
0
0 0 1
0 1 0
0 1 1
1 0 0
1 0 1
1 1 0
1 1 1
Register
B
C
D
E
H
L
—
A
ww
0
0
1
1
field
0
1
0
1
Register
B C
D E
H L
S P
xx field
0 0
0 1
1 0
1 1
Register
B C
D E
I X
S P
Register
B C
D E
H L
A F
yy field
0 0
0 1
1 0
1 1
Register
B C
D E
I Y
S P
16-bit Register
zz field
0 0
0 1
1 0
1 1
Suffixed H and L ww,xx,yy,zz (ex. wwH,IXL) indicate upper and
lower 8-bit of the 16-bit register respectively.
Figure 75.
Register Direct — Bit Field Definitions
Register Indirect (REG)
The memory operand address is contained in one of the 16-bit General
Purpose Registers (BC, DE, and HL) as illustrated in Figure 76.
B C
D E
H L
Operand
Memory
Figure 76.
Register Indirect Addressing
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
182
Indexed (INDX)
The memory operand address is calculated using the contents of an Index
Register (IX or IY) and an 8-bit signed displacement specified in the
instruction. Refer to Figure 77
Op Code 1
Op Code 2
displacement (d)
Operand
Memory
IX or IY
Figure 77.
Indexed Addressing
Extended (EXT)
The memory operand address is specified by two bytes contained in the
instruction, as depicted in Figure 78.
Op Code
n
m
m
n
Operand
Memory
Figure 78.
UM005001-ZMP0400
Extended Addressing
Z 8018x Fam il
y
M PU Us e r M anual
183
Immediate (IMMED)
The memory operands are contained within one or two bytes of the
instruction, as depicted in Figure 79.
Op Code
Op Code
8-bit
operand
m
n
m
Figure 79.
16-bit
operand
Immediate Addressing
Relative (REL)
Relative addressing mode is only used by the conditional and unconditional
branch instructions (refer to Figure 80). The branch displacement (relative to
the contents of the program counter) is contained in the instruction.
Op Code
displacement (d)
Program Counter (PC)
Figure 80.
Relative Addressing
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
184
IO (I/O)
IO addressing mode is used only by I/O instructions. This mode specifies
I/O address (IORQ is 0) and outputs them as follows.
1. An operand is output to A0–A7. The contents of accumulator is
output to A8–A15.
2. The contents of Register B is output to A0 –A7. The contents of
Register C is output to A8–A15.
3. An operand is output to A0–A7. 00H is output to A8–A15 (useful for
internal I/O register access)
4. The contents of Register C is output to A0 –A7. 00H is output to A8–
A15 (useful for internal I/O register access).
UM005001-ZMP0400
Z8018x Family
MPU User Manual
185
DC Characteristics
This section describes the DC characteristics of the Z8X180 family and
absolute maximum rating for these products.
ABSOLUTE MAXIMUM RATING
Table 27.
Absolute Maximum Rating
Item
Symbol
Value
Unit
Supply Voltage
Vcc
- 0.3 ∼ + 7.0
V
Input Voltage
Vin
-0.3 ∼ Vcc+0.3
V
Operating Temperature
Topr
0 ∼ 70
°C
Extended Temperature
Text
-40 ∼ 85
°C
Storage Temperature
Tstg
- 55 ∼ +150
°C
Permanent IC damage may occur if maximum ratings are exceeded.
Normal operation should be under recommended operating conditions. If
these conditions are exceeded, it could affect reliability of IC.
UM005001-ZMP0400
Z8018x Family
MPU User Manual
186
Z80180 DC CHARACTERISTICS
VCC = 5V ± 10%, VSS = OV, Ta = 0°to +70°C, unless otherwise noted.)
Table 28.
Z80180 DC Characteristics
Symbol Item
Condition
Minimum Typical Maximum Unit
VIH1
Input High Voltage
RESET, EXTAL NMI
VCC –0.6 –
VCC +0.3
V
VIH2
Input High Voltage
except RESET, EXTAL
NMI
2.0
VCC +0.3
V
VIL1
Input Low Voltage
RESET, EXTAL NMI
–0.3
0.6
V
VIL2
Input Low Voltage
except RESET, EXTAL
NMI
–0.3
0.8
Standard
7 TL VIL
V
VOH
Output High Voltage
all outputs
IOH = –200 µA
IOH = –20 µA
2.4
–
VCC –1.2 –
–
–
V
V
VOL
Output Low Voltage
all outputs
IOL = 2.2 mA
–
–
0.45
V
IIL
Input Leakage Current VIN = 0.5~
all inputs except XTAL, VCC –0.5
EXTAL
–
–
1.0
µA
ITL
Three-State Leakage
Current
–
–
1.0
µA
ICC
Power Dissipation*
(Normal Operation)
–
–
–
15
20
25
40
50
60
mA
mA
mA
UM005001-ZMP0400
f = 6 MHz
f = 8 MHz
f = 33 MHz
Z8018x Family
MPU User Manual
187
Table 28.
Z80180 DC Characteristics (Continued)
Symbol Item
CP
Condition
Minimum Typical Maximum Unit
Power Dissipation*
f = 6 MHz
(SYSTEM STOP mode) f = 8 MHz
f = 33 MHz
–
–
–
3.8
5
6.3
12.5
15.0
17.5
mA
mA
mA
Pin Capacitance
–
–
12
pF
VIN = 0V, f = 1MHz
TA = 25°C
Notes: * VIN min = VCC –1.0V. VIL max = 0.8V (All output terminals are a no load.)
VCC = 5.0V
Z8S180 DC CHARACTERISTICS
VCC = 5V ± 10%, VSS = OV, Ta = 0°to +70°C, unless otherwise noted.
Table 29.
Z8S180 DC Characteristics
Symbol Item
Condition
Minimum Typical Maximum Unit
VIH1
Input High Voltage
RESET, EXTAL NMI
VCC –0.6 –
VCC +0.3
V
VIH2
Input High Voltage
except RESET, EXTAL
NMI
2.0
VCC +0.3
V
VIH3
Input High Voltage
CKS, CKA0, CKA1
2.4
VDD + 0.3 V
VIL1
Input Low Voltage
RESET, EXTAL NMI
–0.3
0.6
V
VIL2
Input Low Voltage
except RESET, EXTAL
NMI
–0.3
0.8
V
UM005001-ZMP0400
Z8018x Family
MPU User Manual
188
Table 29.
Z8S180 DC Characteristics (Continued)
Symbol Item
Condition
Minimum Typical Maximum Unit
VOH1
Output High Voltage
All outputs
IOH = –200 µA
IOH = –20 µA
2.4
–
VCC –1.2 –
VOH2
Output High Voltage
Output High Phi
IOH = –200 µA
VCC –0.6
VOL1
Output Low Voltage
All outputs
IOL = 2.2 mA
–
VOL2
Output Low Voltage
Output Low Phi
IOL = 2.2 mA
–
–
V
V
–
0.45
V
–
–
0.45
V
IIL
Input Leakage Current VIN = 0.5 ~ VCC –0.5 –
all inputs except XTAL,
ETAL
–
1.0
µA
ITL
Three-State Leakage
Current
VIN = 0.5 ~ VCC –0.5 –
–
1.0
µA
ICC
Power Dissipation*
(Normal Operation)
f = 10 MHz
f = 20 MHz
f = 33 MHz
–
15
30
60
–
50
100
mA
Power Dissipation*
(SYSTEM STOP
Mode)
f = 10 MHz
f = 20 MHz
f = 33 MHz
–
1.5
3
5
–
6
9
mA
Power Dissipation*
(IDLE Mode)
f = 20 MHz
f = 33 MHz
–
4
10
mA
Power Dissipation*
(STANDBY Mode)
External Oscillator,
Internal Clock Stops
–
5
10
µA
Pin Capacitance
VIN = 0V,
f = 1MHz
TA = 25°C
–
–
12
pF
CP
Notes: * VIN min = VCC –1.0V. VIL max = 0.8V (All output terminals are a no load.)
VCC = 5.0V
UM005001-ZMP0400
Z8018x Family
MPU User Manual
189
Z8L180 DC CHARACTERISTICS
VCC = 3.3V ± 10%, VSS = OV, Ta = 0°to +70°C, unless otherwise
noted.)
Table 30.
Z8L180 DC Characteristics
Symbol Item
Condition
Minimum Typical Maximum Unit
VIH1
Input High Voltage
RESET, EXTAL NMI
VCC –0.6
VIH2
Input High Voltage
except RESET, EXTAL
NMI
2.0
VIL1
Input Low Voltage
RESET, EXTAL NMI
–0.3
0.8
V
VIL2
Input Low Voltage
except RESET, EXTAL
NMI
–0.3
0.8
V
VOH1
Output High Voltage
all outputs
IOH = –200 µA
2.4
V
VOH2
Output High Voltage
Output High Phi
IOH = –200 µA
VCC –0.6
V
VOL
Output Low Voltage
all outputs
IOL = 4 mA
–
–
0.4
V
VOL2
Output Low Voltage
Output Low Phi
IOL = 4 mA
–
–
0.4
V
IIL
Input Leakage Current VIN = 0.5 ~ VCC –0.5
all inputs except XTAL,
EXTAL
–
–
1.0
µA
ITL
Three-State Leakage
Current
–
–
1.0
µA
VIN = 0.5 ~ VCC –0.5
–
VCC +0.3 V
VCC +0.3 V
UM005001-ZMP0400
Z8018x Family
MPU User Manual
190
Table 30.
Z8L180 DC Characteristics (Continued)
Symbol Item
Condition
ICC
Power Dissipation*
(Normal Operation)
f = 20 MHz
20
100
mA
Power Dissipation*
(SYSTEM STOP
Mode)
f = 20 MHz
2
10
mA
Power Dissipation*
(IDLE Mode)
f = 20 MHz
3
10
mA
Power Dissipation*
(STANDBY Mode)
External Oscillator,
Internal Clock Stops
4
10
µA
Pin Capacitance
VIN = 0V,
f = 1MHz
TA = 25°C
–
12
pF
CP
Minimum Typical Maximum Unit
–
Notes: * VIN min = VCC –1.0V. VIL max = 0.8V (All output terminals are a no load.)
VCC = 3.3V
UM005001-ZMP0400
Z8018x Family
MPU User Manual
191
Z8L180
Typical ICCA at 4 MHz
ICC Active (mA.)
5
4
3
2
1
2.7
3.3
3.0
VDD (Volts)
Z8S180
Typical ICCA at 20 MHz
ICC Active (mA.)
50
40
30
20
10
2
3
4
5
VDD (Volts)
UM005001-ZMP0400
Z8018x Family
MPU User Manual
192
UM005001-ZMP0400
Z8018x Family
MPU User Manual
193
AC Characteristics
This section describes the AC characteristics of the Z8X180 family and
absolute maximum rating for these products.
AC CHARACTERISTICS— Z8S180
Table 31.
Z8S180 AC Characteristics VDD = 5V ±10% or V DD = 3.3V
±10%; 33-MHz Characteristics Apply Only to 5V Operation
Z8S180— 20
MHz
Z8S180— 33
MHz
No.
Symbol Item
Min
Max
Min
Max
Unit
1
tCYC
Clock Cycle Time
50
DC
30
DC
ns
2
tCHW
Clock “H” Pulse Width
15
—
10
—
ns
3
tCLW
Clock “L” Pulse Width
15
—
10
—
ns
4
tCF
Clock Fall Time
—
10
—
5
ns
5
tCR
Clock Rise Time
—
10
—
5
ns
6
tAD
PHI Rise to Address Valid Delay
—
30
—
15
ns
7
tAS
Address Valid to MREQ Fall or
IORQ Fall)
5
—
5
—
ns
8
tMED1
PHI Fall to MREQ Fall Delay
—
25
—
15
ns
9
tRDD1
PHI Fall to RD Fall Delay
IOC = 1 —
25
—
15
ns
PHI Rise to RD Rise Delay
0
IOC = —
25
—
15
10
tM1D1
PHI Rise to M1 Fall Delay
—
35
—
15
ns
11
tAH
Address Hold Time from
MREQ, IOREQ, RD, WR High
5
—
5
—
ns
12
tMED2
PHI Fall to MREQ Rise Delay
—
25
—
15
ns
UM005001-ZMP0400
Z8018x Family
MPU User Manual
194
Table 31.
Z8S180 AC Characteristics (Continued) VDD = 5V ±10% or
V DD = 3.3V ±10%; 33-MHz Characteristics Apply Only to 5V
Z8S180— 20
MHz
Z8S180— 33
MHz
No.
Symbol Item
Min
Max
Min
Max
Unit
13
tRDD2
PHI Fall to RD Rise Delay
—
25
—
15
ns
14
tM1D2
PHI Rise to M1 Rise Delay
—
40
—
15
ns
15
tDRS
Data Read Set-up Time
10
—
5
—
ns
16
tDRH
Data Read Hold Time
0
—
0
—
ns
17
tSTD1
PHI Fall to ST Fall Delay
—
30
—
15
ns
18
tSTD2
PHI Fall to ST Rise Delay
—
30
—
15
ns
19
tWS
WAIT Set-up Time to PHI Fall
15
—
10
—
ns
20
tWH
WAIT Hold Time from PHI Fall
10
—
5
—
ns
21
tWDZ
PHI Rise to Data Float Delay
—
35
—
20
ns
22
tWRD1
PHI Rise to WR Fall Delay
—
25
—
15
ns
23
tWDD
PHI Fall to Write Data Delay Time
—
25
—
15
ns
24
tWDS
Write Data Set-up Time to WR Fall
10
—
10
—
ns
25
tWRD2
PHI Fall to WR Rise Delay
—
25
—
15
ns
26
tWRP
WR Pulse Width (Memory Write
Cycle)
80
—
45
—
ns
WR Pulse Width (I/O Write Cycle)
150
—
70
—
ns
26a
27
tWDH
Write Data Hold Time from WR Rise 10
—
5
—
ns
28
tIOD1
PHI Fall to IORQ Fall Delay
=1
IOC —
25
—
15
ns
PHI Rise to IORQ Fall Delay
=0
IOC —
25
—
15
29
tIOD2
PHI Fall to IORQ Rise Delay
—
25
—
15
ns
30
tIOD3
M1 Fall to IORQ Fall Delay
125
—
80
—
ns
31
tINTS
INT Set-up Time to PHI Fall
20
—
15
—
ns
32
tINTH
INT Hold Time from PHI Fall
10
—
10
—
ns
UM005001-ZMP0400
Z8018x Family
MPU User Manual
195
Table 31.
Z8S180 AC Characteristics (Continued) VDD = 5V ±10% or
V DD = 3.3V ±10%; 33-MHz Characteristics Apply Only to 5V
Z8S180— 20
MHz
Z8S180— 33
MHz
No.
Symbol Item
Min
Max
Min
Max
Unit
33
tNMIW
NMI Pulse Width
35
—
25
—
ns
—
ns
34
tBRS
BUSREQ Set-up Time to PHI Fall
10
—
10
35
tBRH
BUSREQ Hold Time from PHI Fall
10
—
10
36
tBAD1
PHI Rise to BUSACK Fall Delay
—
25
—
15
ns
37
tBAD2
PHI Fall to BUSACK Rise Delay
—
25
—
15
ns
PHI Rise to Bus Floating Delay Time —
ns
38
tBZD
40
—
30
ns
39
tMEWH MREQ Pulse Width (High)
35
—
25
—
ns
40
tMEWL MREQ Pulse Width (Low)
35
—
25
—
ns
41
tRFD1
PHI Rise to RFSH Fall Delay
—
20
—
15
ns
42
tRFD2
PHI Rise to RFSH Rise Delay
—
20
—
15
ns
43
tHAD1
PHI Rise to HALT Fall Delay
—
15
—
15
ns
44
tHAD2
PHI Rise to HALT Rise Delay
—
15
—
15
ns
45
tDRQS
DREQ1 Set-up Time to PHI Rise
20
—
15
—
ns
46
tDRQH
DREQ1 Hold Time from PHI Rise
20
—
15
—
ns
47
tTED1
PHI Fall to TENDi Fall Delay
—
25
—
15
ns
48
tTED2
PHI Fall to TENDi Rise Delay
—
25
—
15
ns
49
tED1
PHI Rise to E Rise Delay
—
30
—
15
ns
50
tED2
PHI Fall or Rise to E Fall Delay
—
30
—
15
ns
51
PWEH
E Pulse Width (High)
25
—
20
—
ns
52
PWEL
E Pulse Width (Low)
50
—
40
—
ns
53
tEr
Enable Rise Time
—
10
—
10
ns
54
tEf
Enable Fall Time
—
10
—
10
ns
55
tTOD
PHI Fall to Timer Output Delay
—
75
—
50
ns
UM005001-ZMP0400
Z8018x Family
MPU User Manual
196
Table 31.
Z8S180 AC Characteristics (Continued) VDD = 5V ±10% or
V DD = 3.3V ±10%; 33-MHz Characteristics Apply Only to 5V
Z8S180— 20
MHz
Z8S180— 33
MHz
No.
Symbol Item
Min
Max
Min
Max
Unit
56
tSTDI
CSI/O Transmit Data Delay Time
(Internal Clock Operation)
—
2
—
2
tcyc
57
tSTDE
CSI/O Transmit Data Delay Time
(External Clock Operation)
—
7.5 tCY —
C
75 tCYC ns
+60
+75
58
tSRSI
CSI/O Receive Data Set-up Time
(Internal Clock Operation)
1
—
1
—
tcyc
59
tSRHI
CSI/O Receive Data Hold Time
(Internal Clock Operation)
1
—
1
—
tcyc
60
tSRSE
CSI/O Receive Data Set-up Time
(External Clock Operation)
1
—
1
—
tcyc
61
tSRHE
CSI/O Receive Data Hold Time
(External Clock Operation)
1
—
1
—
tcyc
62
tRES
RESET Set-up Time to PHI Fall
40
—
25
—
ns
63
tREH
RESET Hold Time from PHI Fall
25
—
15
—
ns
64
tOSC
Oscillator Stabilization Time
—
20
—
20
ns
65
tEXR
External Clock Rise Time (EXTAL) —
5
—
5
ns
66
tEXF
External Clock Fall Time (EXTAL)
—
5
—
5
ns
67
tRR
RESET Rise Time
—
50
—
50
ms
68
tRF
RESET Fall Time
—
50
—
50
ms
69
tIR
Input Rise Time (except EXTAL,
RESET)
—
50
—
50
ns
70
tIF
Input Fall Time (except EXTAL,
RESET)
—
50
—
50
ns
UM005001-ZMP0400
Z8018x Family
MPU User Manual
197
UM005001-ZMP0400
Z8018x Family
MPU User Manual
197
Timing Diagrams
I/O W rite Cycl
e*
I/O Re ad Cycl
e*
O pcode Fetch Cycl
e
T1
2
3
4
PH I
T2
TW
T3
T1
T2
TW
T3
T1
5
1
6
ADDRESS
19
W AIT
20 19
20
7
12 11
MREQ
7
8
IO RQ
29 11
11
13
28
13
RD
9
11
9
25
22
WR
26
14
M1
18
10
ST
17
15
21
15
16
16
Data IN
23
24
27
Data OUT
62
RESET
68
Figure 81.
63
67
62
67
63
68
AC Timing Diagram 1
UM005001-ZMP0400
Z8018x Family
MPU User Manual
198
Memory Read/Write Cycle timing is the sam as I/O Read/Write Cycle
except there are no automatica Wait States (TW), and MREQ is active
instead of IORQ.
PH I
32
31
INT0,1,2
33
NMI
M1
30
10
14
28
IORQ
15
Data IN
39
MREQ
40
42
41
RFSH
34
35
34
35
BUSREQ
37
36
BUSACK
38
38
A19 –
0, D7–
0
MREQ, RD
W R, IORQ
43
Output Buffe r Off
H ALT
Figure 82.
UM005001-ZMP0400
AC Timing Diagram 2
44
16
29
Z8018x Family
MPU User Manual
199
I/O W rite Cycl
e
I/O Re ad Cycl
e
T1
T2
Tw
T3
T1
T2
Tw
T3
PH I
ADDRESS
28
29
9
13
28
29
IO RQ
RD
22
25
WR
I/O Re ad Cycl
e
CPU Tim ing (IO C = 0)
I/O W rite Cycl
e
Figure 83.
CPU Timing (IOC = 0) (I/O Read Cycle, I/O Write Cycle)
UM005001-ZMP0400
Z8018x Family
MPU User Manual
200
T1
CPU or DMA Re ad/W rite Cycl
e (O nl
y DMA W rite Cycl
e for TENDi)
T2
TW
T3
T1
PH I
45
DREQ1
(l
e ve lsens e )
46*
45 46**
DREQ1
(e dge s e ns e )
CPU Cycl
e
Starts
18
47
48
TENDi
DMA Cycl
e
Starts
17
ST
Note s :
*TD RQS and TD RQH are spe cified for th e rising e dge of th e cl
ock fol
l
ow e d by T3.
**TD RQS and TDRQH are s pe cified for th e rising edge of th e cl
ock .
Figure 84.
UM005001-ZMP0400
DMA Control Signals
Z8018x Family
MPU User Manual
201
T1
T2
TW
TW
T3
PH I
~~
49
50
~~
E
(Mem ory Re ad/W rite )
49
50
~~
E
(I/O Re ad)
49
~~
E
(I/O W rite )
50
15
16
~~
~~
D 0–D 7
Figure 85.
E Clock Timing (Memory R/W Cycle) (I/O R/W Cycle)
PH I
E
BUS RELEASE m ode
SLEEP m ode
SYSTEM STO P m ode
Figure 86.
49
50
E Clock Timing (BUS RELEASE Mode, SLEEP Mode, and
SYSTEM STOP Mode
UM005001-ZMP0400
Z8018x Family
MPU User Manual
202
T2
PH I
E
Exam pl
e
I/O Re ad
→ O pcode Fe tch
E
(I/O W rite )
Figure 87.
TW
T3
50
49
50
51
53
Tim e r D ata
Re g. = 0000H
A 18/TO UT
55
UM005001-ZMP0400
54
52
T2
49
53
54
E Clock Timing (Minimum Timing Example of PWEL and
PWEH)
PH I
Figure 88.
T1
Timer Output Timing
Z8018x Family
MPU User Manual
203
Ne xt O pcode Fe tch
SLP Instruction Fe tch
T1
T2
TS
TS
~~
T3
T1
T2
PH I
31
INTi
~~
NM I
~~
32
33
~~
A 19 –A 0
~~
~~
M REQ, M 1
RD
43
44
H ALT
~~
Figure 89.
SLP Execution Cycle Timing Diagram
UM005001-ZMP0400
Z8018x Family
MPU User Manual
204
CSI/O Cl
ock
56
56
Transm it Data
(Inte rnalCl
ock )
57
57
11tcyc
11tcyc
Transm it D ata
(Exte rnalCl
ock )
58
58
59
59
Re ce ive D ata
(Inte rnalCl
ock )
11.5tcyc 16.5tcyc
11.5tcyc 16.5tcyc
Re ce ive D ata
(Exte rnalCl
ock )
Figure 90.
65
UM005001-ZMP0400
VIH1
66
VIH1
VIL1
External Clock Rise Time and Fall Time
70
Figure 92.
61
CSI/O Receive/Transmit Timing Diagram
EXTAL VIL1
Figure 91.
60
61
60
69
Input Rise Time and Fall Time (Except EXTAL,RESET)
Z8018x Family
MPU User Manual
205
STANDARD TEST CONDITIONS
The previous DC Characteristics and Capacitance sections apply to the
following standard test conditions, unless otherwise noted. All voltages
are referenced to GND (0V). Positive current flows in to the referenced
pin.
All AC parameters assume a load capacitance of 100 pF. Add 10 ns delay
for each 50 pF increase in load up to a maximum of 200 pF for the data
bus and 100 pF for the address and control lines. AC timing
measurements are referenced to 1.5 volts (except for CLOCK, which is
referenced to the 10% and 90% points).
The Ordering Information section lists temperature ranges and product
numbers. Package drawings are in the Package Information section. Refer
to the Literature List for additional documentation.
+5V
2.1KΩ
From Output
Under Test
100 pf
Figure 93.
v 200
µA
Test Setup
UM005001-ZMP0400
Z8018x Family
MPU User Manual
206
UM005001-ZMP0400
Z8018x Family
MPU User Manual
207
Instruction Set
This section explains the symbols in the instruction set.
REGISTER
g, g', ww, xx, yy, and zz specify a register to be used. g and g' specify an
8-bit register. ww, xx, yy, and zz specify a pair of 8-bit registers. Table 32
describes the correspondence between symbols and registers.
Table 32.
Register Values
g,g' Reg.
ww
Reg.
xx
Reg.
yy
Reg.
zz
Reg.
000 B
00
BC
00
BC
00
BC
00
BC
001 C
01
DE
01
DE
01
DE
01
DE
010 D
10
HL
10
IX
10
IY
10
HL
011 E
11
SP
11
SP
11
SP
11
AF
100 H
101 L
111 A
Note: Suffixed H and L to ww, xx, yy, zz (ex. wwH, IXL) indicate upper and lower
8-bit of the 16-bit register respectively.
BIT
b specifies a bit to be manipulated in the bit manipulation instruction.
Table 33 indicates the correspondence between b and bits.
UM005001-ZMP0400
Z8018x Family
MPU User Manual
208
Table 33.
Bit Values
b
Bit
000
0
001
1
010
2
011
3
100
4
101
5
110
6
111
7
CONDITION
f specifies the condition in program control instructions. Table 34
describes the correspondence between f and conditions.
Table 34.
Instruction Values
f
UM005001-ZMP0400
Condition
000
NZ
Nonzero
001
Z
Zero
010
NC
Non Carry
011
C
Carry
100
PO
Parity Odd
101
PE
Parity Even
110
P
Sign Plus
111
M
Sign Minus
Z8018x Family
MPU User Manual
209
RESTART ADDRESS
v specifies a restart address. Table 35 describes the correspondence
between v and restart addresses.
Table 35.
Address Values
v
Address
000
00H
001
08H
010
l0H
011
18H
100
20H
101
28H
110
30H
111
38H
FLAG
The symbols listed in Table 36 indicate the flag conditions.
Table 36.
Flag Conditions
•
Not Affected
↑ Affected
x Undefined
S Set to 1
R Reset to 0
P Parity
V Overflow
UM005001-ZMP0400
Z8018x Family
MPU User Manual
210
MISCELLANEOUS
Table 37 lists the operations mnemonics.
Table 37.
Operations Mnemonics
( )M
Data in the memory address
( )I
Data in the I/O address
m or n 8-bit data
mn
16-bit data
r
8-bit register
R
16-bit register
b.( )M A content of bit b in the memory address
b.gr
A content of bit b in the register gr
d or j 8-bit signed displacement
S
Source
D
Destination
•
AND operation
+
OR operation
⊕
EXCLUSIVE OR operation
**
Added new instructions to Z80
UM005001-ZMP0400
Z8018x Family
MPU User Manual
211
DATA MANIPULATION INSTRUCTIONS
Table 38.
Arithmetic and Logical Instructions (8-bit)
Flags
Addressing
Operation
Name
Mnemonics
Op Code
ADD
ADD A,g
10 000 g
ADD A, (HL)
10 000 110
ADD A, m
11 000 110 S
Immed Ext Ind
7
6
4
2
Reg RegI Imp Rel Bytes States Operation
S Z
S
↑ ↑ ↑ V
1
0
H P/V N C
R ↑
D
1
4
Ar + gr→ Ar
D
1
6
Ar + (HL)M→ Ar
↑ ↑ ↑ V
R ↑
D
2
6
Ar + m→ Ar
↑ ↑ ↑ V
R ↑
S
D
3
14
Ar + (IX + d)M→ Ar
↑ ↑ ↑ V
R ↑
S
D
3
14
Ar + (IY + d))M→ Ar
↑ ↑ ↑ V
R ↑
S
<m>
ADD A,(IX + d) 11 011 101
10 000 110
<d>
ADD A,(IY + d) 11 111 101
10 000 I10
<d>
ADC
ADC A,g
10 001 g
ADC A,(HL)
10 001 110
ADC A,m
11 001 110 S
D
1
4
Ar + gr + c→ Ar
↑ ↑ ↑ V
R ↑
D
1
6
Ar + (HL)M + c→ Ar
↑ ↑ ↑ V
R ↑
D
2
6
Ar + m + c→ Ar
↑ ↑ ↑ V
R ↑
S
D
3
14
Ar + (lX + d))M +
c→ Ar
↑ ↑ ↑ V
R ↑
S
D
3
14
Ar + (IY + d))M +
c→ Ar
↑ ↑ ↑ V
R ↑
S
S
<m>
ADC A,(IX + d) 11 011 101
10 001 110
<d>
ADC A,(IY + d) 11 111 101
10 001 110
<d>
UM005001-ZMP0400
Z8018x Family
MPU User Manual
212
Table 38.
Arithmetic and Logical Instructions (8-bit) (Continued)
Flags
Addressing
Operation
Name
Mnemonics
Op Code
AND
AND g
10 100 g
Immed Ext Ind
AND (HL)
10 100 110
AND m
11 100 110 S
7
6
4
2
Reg RegI Imp Rel Bytes States Operation
S Z
S
↑ ↑ S P
D
1
4
Ar*gr→ Ar
1
0
H P/V N C
R R
D
1
6
Ar*(HL)M→ Ar
↑ ↑ S P
R R
D
2
6
Ar*m→ Ar
↑ ↑ S P
R R
S
D
3
14
Ar*(1X + d))M→ Ar
↑ ↑ S P
R R
S
D
3
14
Ar*(1Y + d)v→ Ar
↑ ↑ S P
R R
S
<m>
AND (IX + d)
11 011 101
10 100 110
<d>
AND (IY + d)
11 111 101
10 100 110
<d>
Compare
CP g
10 111 g
CP (HL)
10 111 110
CP m
11 111 110 S
D
1
4
Ar-gr
↑ ↑ ↑ V
S ↑
D
1
6
Ar-(HL)M
↑ ↑ ↑ V
S ↑
D
2
6
Ar-m
↑ ↑ ↑ V
S ↑
S
D
3
14
Ar-(IX + d))M
↑ ↑ ↑ V
S ↑
S
D
3
14
Ar-(IY + d))M
↑ ↑ ↑ V
S ↑
S/D
1
3
Ar→ Ar
• • S •
S •
S
S
<m>
CP (IX + d)
11 011 101
10 111 110
<d>
CP (IY + d)
11 111 101
10 111 110
<d>
Compleme
nt
CPL
UM005001-ZMP0400
00 101 111
Z8018x Family
MPU User Manual
213
Table 38.
Arithmetic and Logical Instructions (8-bit) (Continued)
Flags
Addressing
Operation
Name
Mnemonics
Op Code
DEC
DEC g
00 g 101
DEC (HL)
00 110 101
DEC (IX + d)
11 011 101
Immed Ext Ind
7
6
4
2
Reg RegI Imp Rel Bytes States Operation
S Z
S/D
↑ ↑ ↑ V
1
S/D
S/D
4
gr-1→ gr
1
0
H P/V N C
S •
1
10
(HL)M-1→ (HL)M
↑ ↑ ↑ V
S •
3
18
(IX + d))M-I→
↑ ↑ ↑ V
S •
↑ ↑ ↑ V
S •
00 110 101
(IX + d))M
<d>
DEC (IY + d)
11 111 101
S/D
3
18
00 1101 01
(IY + d)M-1→
(IY + d)M
<d>
INC
INC g
00 g 100
INC (HL)
00 110 100
INC (IX + d)
11 011 101
S/D
S/D
S/D
1
4
gr + I→ gr
↑ ↑ ↑ V
R •
1
10
(HL)M + I→ (HL)M
↑ ↑ ↑ V
R •
3
18
(IX + d))M + 1→
↑ ↑ ↑ V
R •
↑ ↑ ↑ V
R •
00 110 100
(1X + d))M
<d>
INC (IY + d)
11 111 101
S/D
3
18
00 110 100
(IY + d)v + 1→
(IY + d)v
<d>
MULT
MLT ww**
11 101 101
S/D
2
17
wwHr→ wwLr→ wwI
• • • •
• •
2
6
0-Ar→ Ar
↑ ↑ ↑ Y
S ↑
01 WWI
100
NEGATE
NEG
11 101 101
S/D
01 000 100
UM005001-ZMP0400
Z8018x Family
MPU User Manual
214
Table 38.
Arithmetic and Logical Instructions (8-bit) (Continued)
Flags
Addressing
Operation
Name
Mnemonics
Op Code
OR
OR g
10 110 g
Immed Ext Ind
OR (HL)
10 110 110
OR m
11 110 110 S
7
6
4
2
Reg RegI Imp Rel Bytes States Operation
S Z
S
↑ ↑ R P
D
1
4
Ar + gr→ Ar
1
0
H P/V N C
R R
D
1
6
Ar + (HL)M→ Ar
↑ ↑ R P
R R
D
2
6
Ar + m→ Ar
↑ ↑ R P
R R
S
D
3
14
Ar + (IX + d)M→ Ar
↑ ↑ R P
R R
S
D
3
14
Ar + (IY + d)M→ Ar
↑ ↑ R P
R R
S
<m>
OR (IX + d)
11 011 101
10 110 110
<d>
OR (IY + d)
11 111 101
10 110 110
<d>
SUB
SUB g
10 010 g
SUB (HL)
10 010 110
SUB m
11 010 110 S
D
1
4
Ar-gr→ Ar
↑ ↑ ↑ V
S ↑
D
1
6
Ar-(HL)M→ Ar
↑ ↑ ↑ V
S ↑
D
2
6
Ar-m→ Ar
↑ ↑ ↑ V
S ↑
S
D
3
14
Ar-(IX + d)M-c→ Ar
↑ ↑ ↑ V
S ↑
S
D
3
14
Ar-(IY + d)M-c→ Ar
↑ ↑ ↑ V
S ↑
S
S
<m>
SUB (IX + d)
11 011 101
10 011 110
<d>
SUB (IY + d)
11 111 101
10 010 110
<d>
UM005001-ZMP0400
Z8018x Family
MPU User Manual
215
Table 38.
Arithmetic and Logical Instructions (8-bit) (Continued)
Flags
Addressing
Operation
Name
Mnemonics
Op Code
SUBC
SBC A,g
10 011 g
Immed Ext Ind
SBC A,(HL)
10 011 110
SBC A,m
11 011 110 S
7
6
4
2
Reg RegI Imp Rel Bytes States Operation
S Z
S
↑ ↑ ↑ V
D
1
4
Ar-gr-c→ Ar
1
0
H P/V N C
S ↑
D
1
6
Ar-(HL)M-c→ Ar
↑ ↑ ↑ V
S ↑
D
2
6
Ar-m-c→ Ar
↑ ↑ ↑ V
S ↑
S
D
3
14
Ar-(IX + d)M-c→ Ar
↑ ↑ ↑ V
S ↑
S
D
3
14
Ar-(IY + d)M-c→ Ar
↑ ↑ ↑ V
S ↑
2
7
Ar•
gr
↑ ↑ S P
R R
2
10
Ar•
(HL)M
↑ ↑ S P
R R
3
9
Ar•
m
↑ ↑ S P
R R
1
4
Ar⊕ + gr→ Ar
↑ ↑ R P
R R
S
<m>
SBC A,(IX + d) 11 011 101
10 011 110
<d>
SBC A,(IY + d) 11 111 101
10 011 110
<d>
TEST
TST g**
11 101 101
S
00 g 100
TST {HL)**
11101101
S
00 110 100
TST m**
11 101 101 S
01 100 100
<m>
XOR
XOR g
10 101 g
XOR (HL)
10 101 110
XOR m
11 101 110 S
S
D
S
D
1
6
Ar⊕ + (HL)M→ Ar
↑ ↑ R P
R R
D
2
6
Ar⊕ + m→ Ar
↑ ↑ R P
R R
D
3
14
Ar⊕ + (IX + d))M→ Ar
↑ ↑ R P
R R
<m>
XOR (IX + d)
11 011 101
S
10 101 110
<d>
UM005001-ZMP0400
Z8018x Family
MPU User Manual
216
Table 38.
Arithmetic and Logical Instructions (8-bit) (Continued)
Flags
Addressing
Operation
Name
Mnemonics
Op Code
Immed Ext Ind
XOR (IY + d)
11 111 101
7
Reg RegI Imp Rel Bytes States Operation
S
D
3
S Z
4
2
1
0
H P/V N C
↑ ↑ R P
Ar⊕ + (IY + d))M→ Ar
14
6
R R
10 101 110
<d>
Table 39.
Rotate and Shift Instructions
Flags
Operation
Name
Mnemonics
Rotate
and
Shift
Data
Op Code
RL A
00 010 1111
RL g
11 001 011
Addressing
State
Immed Ext Ind Reg Regi Imp Rel Bytes s
1 0
S Z H P/V N C
1
3
••R •
R ↑
2
7
↑ ↑ R P
R ↑
2
13
↑ ↑ R P
R ↑
S/D
4
19
↑ ↑ R P
R ↑
S/D
4
19
↑ ↑ R P
R ↑
S/D
S/D
00 010 g
RL (HL)
7 6 4 2
Operation
C
11 001 011
S/D
b7
b0
00 010 110
RL (IX + d)
11 011 101
11 001 011
<d>
00 010 110
RL (IY + d)
11 111 101
11 001 011
Ar
b7
b0
<d>
(HL)M
00 010 110
RLC A
00 000 111
RLC g
11 001 011
S/D
S/D
1
3
2
7
2
13
b7
b0
••R •
R ↑
↑ ↑ R P
R ↑
↑ ↑ R P
R ↑
00 000 g
RLC (HL)
11 001 011
00 000 110
UM005001-ZMP0400
S/D
b7
b0
C
Z8018x Family
MPU User Manual
217
Table 39.
Rotate and Shift Instructions (Continued)
Flags
Addressing
Operation
Name
Mnemonics
RLC (IX + d)
Op Code
11 011 101
7 6 4 2
State
Immed Ext Ind Reg Regi Imp Rel Bytes s
Operation
1 0
S Z H P/V N C
S/D
4
19
↑ ↑ R P
R ↑
S/D
4
19
↑ ↑ R P
R ↑
2
16
↑ ↑ R P
R •
11 001 011
<d>
00 000 110
RLC (IY + d)
11 111 101
11 001 011
<d>
00 000 110
RLD
11 101 101
S/D
01 101 111
RRA
00 011 111
RRg
11 001 011
C
b7
b0
1
3
••R •
R ↑
2
7
↑ ↑ R P
R ↑
2
13
↑ ↑ R P
R ↑
S/D
4
19
↑ ↑ R P
R ↑
S/D
4
19
↑ ↑ R P
R ↑
1
3
••R •
R ↑
2
7
↑ ↑ R P
R ↑
2
13
↑ ↑ R P
R ↑
S/D
4
19
↑ ↑ R P
R ↑
S/D
4
19
↑ ↑ R P
R ↑
S/D
S/D
00 011 g
RR (HL)
11 001 011
S/D
00 011 110
RR (IX + d)
11 011 101
11 001 011
<d>
00 011 110
RR (IY + d)
11 111 101
b0
b7
C
11 001 011
<d>
00 011 110
RRCA
00 001 111
RRC g
11 001 011
S/D
S/D
00 001 g
RRC (HL)
11 001 011
S/D
00 001 110
RRC (IX + d)
11 011 101
11 001 011
<d>
00 001 110
RRC (IY + d)
11 111 101
UM005001-ZMP0400
Z8018x Family
MPU User Manual
218
Table 39.
Rotate and Shift Instructions (Continued)
Flags
Addressing
Operation
Name
Mnemonics
Op Code
7 6 4 2
State
Immed Ext Ind Reg Regi Imp Rel Bytes s
Operation
1 0
S Z H P/V N C
11 001 011
<d>
00 001 110
RRD
11 101 101
S/D
2
16
01 100 111
SLA g
11 001 011
S/D
2
7
b7
b0
2
13
b7
b0
4
19
00 100 g
SLA (HL)
↑ ↑ R P
R •
↑ ↑ R P
R ↑
↑ ↑ R P
R ↑
↑ ↑ R P
R ↑
Ar
(HL)M
11 001 011
S/D
00 100 110
SLA (IX + d)
11 011 101
S/D
11 001 011
0
C
b7
b0
<d>
00 100 110
SLA (IY + d)
11 111 101
4
19
↑ ↑ R P
R ↑
2
7
↑ ↑ R P
R ↑
2
13
↑ ↑ R P
R ↑
S/D
4
19
↑ ↑ R P
R ↑
S/D
4
19
↑ ↑ R P
R ↑
2
7
↑ ↑ R P
R ↑
S/D
11 001 011
<d>
00 100 110
SRA g
11 001 011
S/D
00 101 g
SRA (HL)
11 001 011
S/D
b7
b0
C
00 101 110
SRA (IX + d)
11 011 101
11 001 011
<d>
00 101 110
SRA (IY + d)
11 111 101
11 001 011
<d>
00 101 110
SRL g
11 001 011
00 111 g
UM005001-ZMP0400
S/D
0
b7
b0
C
Z8018x Family
MPU User Manual
219
Table 39.
Rotate and Shift Instructions (Continued)
Flags
Addressing
Operation
Name
Mnemonics
SRL (HL)
Op Code
7 6 4 2
State
Immed Ext Ind Reg Regi Imp Rel Bytes s
Operation
1 0
S Z H P/V N C
2
3
↑ ↑ R P
R ↑
S/D
4
19
↑ ↑ R P
R ↑
S/D
4
19
↑ ↑ R P
R ↑
2
7
1→ b•
gr
••••
••
2
13
1→ b•
(HL)M
••••
••
S/D
4
19
1→ b•
(IX + d)M
••••
••
S/D
4
19
l → b•
(IY + d)M
••••
••
2
7
0 → b•
gr
••••
••
2
13
0 → 6*b•
(HL)M
••••
••
4
19
0→•
b•
(IX + d)M
••••
••
11 001 011
S/D
00 111 110
SRL (IX + d)
11 011 101
11 001 011
<d>
00 111 110
SRL (IY + d)
11 111 101
11 001 011
<d>
00 111 110
Bit Set
SET b,g
11 001 011
S/D
11 b g
SET b,(HL)
11 001 011
S/D
11 b 110
SET b,(IX + d) 11 011 101
11 001 011
<d>
11 b 110
SET b,(IY + d) 11 111 101
11 001 011
<d>
11 b 110
Bit Reset RES b,g
11 001 011
S/D
10 b g
RES b,(HL)
11 001 011
S/D
10 b 110
RES b,(IX + d) 11 011 101
S/D
11 001 011
<d>
10 b 110
UM005001-ZMP0400
Z8018x Family
MPU User Manual
220
Table 39.
Rotate and Shift Instructions (Continued)
Flags
Addressing
Operation
Name
Mnemonics
Op Code
Bit Reset RES b,(IY + d) 11 011 101
7 6 4 2
State
Immed Ext Ind Reg Regi Imp Rel Bytes s
Operation
1 0
S Z H P/V N C
4
19
0→ b•
(IY + d)M
••••
••
2
6
b•
gr→ z
X ↑ S X
R •
2
9
b•
(HL)M→ z
X ↑ S X
R •
S
4
15
b•
(IX + d)M→ z
X ↑ S X
R •
S
4
15
b•
(IY + d)M→ z
X ↑ S X
R •
S/D
11 001 01l
<d>
10 b 110
Bit Test
BIT b, g
11 001 011
S
01bg
BIT b,(HL)
11 001 011
S
01 b 110
BIT b,(IX + d)
11 011 101
11 001 011
<d>
01 b 110
BIT b,(IY + d)
11 111 101
11 001 011
<d>
01 b 110
UM005001-ZMP0400
Z8018x Family
MPU User Manual
221
Table 40.
Arithmetic Instructions (16-bit)
Flags
Addressing
7
6
4
2
1
0
S
Z
H
P/V N C
Operation
Name
Mnemonics
Op Code
ADD
ADD HL,ww
00 ww1 001
S
D
1
7
HLR + wwR→ HLR
• • X
•
R ↑
ADD IX,xx
11 011 101
S
D
2
10
IX R + xx R→ *IXR
• • X
•
R ↑
S
D
2
10
IYR + yyR→ IYR
• • X
•
R ↑
S
D
2
10
HLR + wwR +
c→ HLR
↑
V
R ↑
Immed
Ext
Ind
Reg RegI Imp Rel Bytes States
Operation
00 xx1 001
ADD IY,yy
11 111 101
00 yy1 001
ADC
ADC HL,ww
11 101 101
DEC
DEC ww
00 ww1 011
DEC IX
11 011 101
↑
X
01 ww1 010
1
4
ww R -1→ •
ww R
• • • •
• •
S/D
2
7
1XR -1→ IX R
• • • •
• •
S/D
2
7
1YR -1→ IYR
• • • •
• •
S/D
00 101 011
DEC IY
11 111 101
00 101 011
INC
INC ww
00 ww 0011
INC IX
11 011 101
1
4
ww R + 1→ ww R
• • • •
• •
S/D
2
7
1XR + 1→ IX R
• • • •
• •
S/D
2
7
1YR + 1→ IYR
• • • •
• •
D
2
10
HLR-wwR-c→ HLR
↑
S ↑
S/D
00 100 011
INC IY
11 111 101
00 100 011
SBC
SBC HL ww
11 101 101
S
↑
X
V
01 ww0 010
UM005001-ZMP0400
Z8018x Family
MPU User Manual
222
DATA TRANSFER INSTRUCTIONS
Table 41.
8-Bit Load
Flags
Addressing
Operation
Name
Load
8-Bit
Data
Mnemonics
Op Code
LD A,I
11 101 101
Immed Ext
Ind
Reg
RegI Imp
Rel
7 6 4 2
1 0
N C
Bytes States Operation
S Z H P/V
S/D
2
6
1r→ Ar
↑ ↑ R IEF2 R •
S/D
2
6
Rr→ Ar
↑ ↑ R IEF2 R •
01 010 111
LD A,R
11 101 101
01 011 111
LD A,(BC)
00 001 010
S
D
1
6
(BC)M→ Ar
••••
• •
LD A,(DE)
00 011 010
S
D
1
6
(DE)M→ Ar
••••
• •
LD A,(mn)
00 111 010
D
3
12
(mn)M→ Ar
••••
• •
S/D
2
6
Ar→ Ir
••••
• •
S/D
2
6
Ar→ Rr
••••
• •
S
<n>
<m>
LD L,A
11 101 101
01 000 111
LD R,A
11 101 101
01 001 111
LD (BC),A
00 000 010
D
S
1
7
Ar→ (BC)M
••••
• •
LD(DE),A
00 010 010
D
S
1
7
Ar→ (DE)M
••••
• •
LD (mn),A
00 110 010
S
3
13
Ar→ (mn)M
••••
• •
1
4
gr’→ gr
••••
• •
1
6
(HL)M→ gr
••••
• •
D
2
6
m→ gr
••••
• •
S
D
3
14
(IX + d)Mgr
••••
• •
S
D
3
14
(IY + d)M→ gr
••••
• •
2
9
m→ (HL)M
••••
• •
D
<n>
<m>
LD gg’
01 g g’
S/D
LD g,(HL)
01 g 110
D
LD g,m
00 g 110
S
S
<m>
LD g,(IX + d)
11 011 101
01 g 110
<d>
LD g,(IY + d)
11 111 101
01 g 110
<d>
LD (HL),m
00 110 110 S
<m>
UM005001-ZMP0400
D
Z8018x Family
MPU User Manual
223
Table 41.
8-Bit Load (Continued)
Flags
Addressing
Operation
Name
Load
8-Bit
Data
Mnemonics
Op Code
LD (IX + d),m
Immed Ext
11 011 101 S
7 6 4 2
1 0
Bytes States Operation
S Z H P/V
N C
D
4
15
m→ (IX + d)M
••••
• •
D
4
15
m→ (IY + d)M
••••
• •
Ind
Reg
RegI Imp
Rel
00 110 110
<d>
LD (IY + d),m
11 111 101 S
01 110 g
<d>
<m>
LD (HL),g
01 110 g
LD (IX + d),g
11 011 101
1
7
gr→ (HL)M
••••
• •
D
S
3
15
gr→ (IX+d)M
••••
• •
D
S
3
15
gr→ (IY + d)M
••••
• •
S
D
01 110 g
<d>
LD (IY + d),g
11 111 101
01 110 g
<d>
(1) In the case of R1 and Z Mask, interrupts are not sampled at the end of LD A, I or LD A,R.
Table 42.
16-Bit Load
Flags
Addressing
Operation
Name
Mnemonics
Load
16-Bit
Data
LD ww,mn
Op Code
Immed
00 ww0 001
S
Ext
Ind
7 6 4 2
Reg RegI Imp
D
Rel
1 0
Bytes States Operation
S Z H P/V N C
3
9
mn→ wwR
•••• ••
4
12
mn→ IXR
•••• ••
<n>
<m>
LD IX,mn
11 011 101
S
D
00 100 001
<n>
<m>
UM005001-ZMP0400
Z8018x Family
MPU User Manual
224
Table 42.
16-Bit Load (Continued)
Flags
Addressing
Operation
Name
Mnemonics
Load
16-Bit
Data
LD IY,mn
Op Code
Immed
11 111 101
S
Ext
Ind
7 6 4 2
Reg RegI Imp
Rel
1 0
Bytes States Operation
S Z H P/V N C
D
4
12
mn→ IYR
•••• ••
00 100 001
<n>
<m>
LD SP,HL
11 111 001
S/D
1
4
HIR→ SPR
•••• ••
LD SP,IX
11 011 101
S/D
2
7
IX R-SPR
•••• ••
S/D
2
7
IYR→ SPR
•••• ••
4
18
(mn + 1)M→ wwHr
•••• ••
11 111 001
LD SP,IY
11 111 101
11 111 001
LD ww,(mn)
11 101 101
S
D
(mn)M→ wwLr
01 ww1 011
<n>
<m>
LD HL,(mn)
00 101 010
S
D
3
15
<n>
(mn + 1)M→ Hr
•••• ••
(mn)M→ Lr
<m>
LD IX,(mn)
11 011 101
S
D
4
18
(mn + 1)M→ IXHr
•••• ••
(mn)M→ IXLr
00 101 010
<n>
<m>
LD IY,(mn)
11 111 101
S
D
4
18
(mn + 1)M→ IYHr
•••• ••
(mn)M → IYLr
00 101 010
<n>
<m>
LD (mn),ww
11 101 101
01 ww0 011
<n>
<m>
UM005001-ZMP0400
D
S
4
19
wwHr→ (mn + 1)M
wwLr→ (mn)M
•••• ••
Z8018x Family
MPU User Manual
225
Table 42.
16-Bit Load (Continued)
Flags
Addressing
Operation
Name
Mnemonics
Load
16-bit
Data
LD (mn),HL
Op Code
Immed
00 100 010
Ext
Ind
7 6 4 2
Reg RegI Imp
D
Rel
S
1 0
Bytes States Operation
S Z H P/V N C
3
•••• ••
16
Hr→ (mn + 1)M
<n>
Lr→ (mn)M
<m>
LD (mn),IX
11 011 101
D
S
4
19
•••• ••
IXHr-(mn + 1)M
00 100 010
IXLr→ (mn)M
<n>
<m>
LD (mn),IY
11 111 101
D
S
4
19
•••• ••
IYHr→ (mn + 1)M
00 100 010
IYLr→ (mn)M
<n>
<m>
Table 43.
Block Transfer
Flags
Addressing
Operation
Name
Mnemonics Op Code
Block
Transfer
Search
Data
7
Immed Ext Ind Reg RegI Imp Rel Bytes States
Operation
6
S Z
(3)
CPD
11 101 101
S
S
2
12
10 101 001
↑ ↑
Ar = (HL)M
11 101 101
10 111 001
2
1 0
H P/V N C
(2)
↑ ↑
S •
BCR-1→ BCR
HLR-1→ HLR
CPDR
4
S
S
2
14
BCR ≠ 0 Ar ≠ (HL)M
12
BCR = 0 or Ar = (HL)M
Q
(3)
↑ ↑
(2)
↑ ↑
S •
Ar-(HL)R
BCR-1-BCR
HLR-1→ HLR
Repeat Q until
Ar = (HL)M or BCR = 0
(3)
(2)
UM005001-ZMP0400
Z8018x Family
MPU User Manual
226
Table 43.
Block Transfer (Continued)
Flags
Addressing
Operation
Name
Mnemonics Op Code
CPI
11101101
7
Immed Ext Ind Reg RegI Imp Rel Bytes States
S
S
2
12
10100001
11101101
4 2
1 0
Operation
S Z
H P/V N C
Ar-(HL)M
↑ ↑
↑ ↑
S •
BCR-1→ BCR
HLR + 1→ HLR
CPIR
6
S
S
2
10110001
14
BCR ≠ 0 Ar*(HL)M
12
BCR = 0 or Ar = (HL)M
(3)
↑ ↑
(2)
↑ ↑
S •
Ar-(HL)M
BCR-1→ BCR
HLR + 1→ HLR
Q
Repeat Q until
Ar = (HL)M or BCR = 0
LDD
11 101 101
S/D
2
12
10 101 000
(HL)M → (DE)M
(2)
• • R ↑
R •
• • R R
R •
BCR -1→ BCR
DER-1→ DER
HLR-1→ HLR
LDDR
11 101 101
S/D
2
14(BCR ≠ 0)
12(BCR = 0)
10 111 000
Q
(HL)M → (DE)M
BCR -1 → BCR
DER -1 → DER
HLR -1 → HLR
Repeat Q until
BCR = 0
LDI
11 101 101
S/D
2
12
10 100 000
(2)
(HL)M→ DE)R
• • R ↑
R •
• • R R
R •
BCR-1→ BCR
DER + 1→ DER
HLR + 1→ HLR
LDIR
11 101 101
10 110 000
S/D
2
14(BCR≠0)
12(BCR = 0)
Q
(HL)M→ (DE)M
BCR-1→ BCR
DER + 1→ DER
HLR + 1→ HLR
Repeat Q until
BCR = 0
(2) P/V = 0: BCR-1 = 0
P/V = 1: BCR-1 ≠ 0
(3) Z = 1: Ar = (HL)M
Z = 0 :Ar ≠ (HL)M
UM005001-ZMP0400
Z8018x Family
MPU User Manual
227
Table 44.
Stock and Exchange
Flags
Addressing
Operation
Name
Mnemonics
Op Code
PUSH
11zz 0101
PUSH zz
Immed Ext
Ind
Reg
S
7
RegI Imp Rel Bytes States
D
1
11
Operation
zzLr→ (SP-2)M
6
4
2
1 0
S Z H P/V N C
• • • •
••
• • • •
••
• • • •
••
• • • •
••
• • • •
••
• • • •
••
zzHr→ (SP-1)M
SPR-2→ SPR
PUSH IX
11 011 101
S/D
2
14
11 100 101
IXLr→ (SP-2)M
IXHr→ (SP-1)M
SPR-2→ SPR
PUSH
PUSH IY
11 111 101
S/D
2
14
11 100 101
IYLr→ (SP-2)M
IYHr→ (SP-1)M
SPR-2→ SPR
POP
POP zz
11 zz0 001
D
S
1
9
(SP + 1)M→ xxHr(4)
(SP)M→ zzLx
SPR + 2→ SPR
POP IX
11 011 101
S/D
2
12
(SP + 1)M→ IXHr
(SP)M→ IXLr
11 100 001
SPR + 2→ SPR
POP IY
11 111 101
11 100 001
S/D
2
12
(SP + 1)M→ IYHr
(SP)M-IYLr
SPR + 2→ SPR
UM005001-ZMP0400
Z8018x Family
MPU User Manual
228
Table 44.
Stock and Exchange (Continued)
Flags
Addressing
7
6
4
2
1 0
Operation
Name
Mnemonics
Op Code
Exchange EX AFAF’
00 001 000
S/D
1
4
AFR-AFR'
• • • •
••
EX DE, HL
11 101 011
S/D
1
3
DER-HLR
• • • •
••
EX X
11 011 001
S/D
1
3
BCR-BCR'
• • • •
••
• • • •
••
• • • •
••
• • • •
••
Immed Ext
Ind
Reg
RegI Imp Rel Bytes States
Operation
S Z H P/V N C
DER→ DER'
HLR→ HLR'
EX (SP),HL
11 100 011
S/D
1
16
Hr→ (SP + 1)M
Lr→ (SP)M
EX (SP),IX
11 011 101
S/D
2
19
IXHr→ (SP + 1)M
IXLr-(SP)M
EX (SP),IY
11 111 101
S/D
11 100 011
(4) In the case of POP AF, Flag is written as current contents of the stack
.
UM005001-ZMP0400
2
19
IYHr-(SP + 1)M
IYLr→ (SP)M
Z8018x Family
MPU User Manual
229
PROGRAM AND CONTROL INSTRUCTIONS
Table 45.
Program Control Instructions
Flags
Addressing
Operation
Name
Mnemonics
Op Code
Call
11 001 101
CALL mn
Immed Ext Ind
7
Reg RegI Imp Rel Bytes States
D
3
16
Operation
PCHr→ (SP-1)M
<n>
PCLr→ (SP-2)M
<m>
mn→ PCR
6 4
2
1
0
S Z H P/V N C
• • • •
• •
• • • •
• •
• • • •
• •
• • • •
• •
SPR-2→ SPR
CALL f,mn
11 f 100
D
3
6 (f : false)
continue : f is false
16 (f: true)
CALL mn: f is true
2
9 (Br ≠ 0)
Br-1→ Br
2
7 (Br = 0)
continue: Br = 0
3
6 (f: false)
mn→ PCR: f is true
3
9 (f: true)
continue: f is false
3
9
mn→ PCR
• • • •
• •
<n>
<m>
Jump
DJNZj
00 010 000
D
<j-2>
PCR + j→ PCR: Br ≠ 0
JP f,mn
11 f 010
D
<n>
<m>
JP mn
11 000 011
D
<n>
<m>
JP (HL)
11 101 001
D
1
3
HLR→ PCR
• • • •
• •
JP (IX)
11 011 101
D
2
6
IX R→ PCR
• • • •
• •
D
2
6
IYR→ PCR
• • • •
• •
D
2
8
PCR + j→ PCR
• • • •
• •
D
2
6
continue: C = 0
• • • •
• •
2
8
PCR + j→ PCR: C = 1
2
6
continue : C = 1
• • • •
• •
2
8
PCR + j→ PCR : C = 0
11 101 001
JP (IY)
11 111 101
11 101 001
JR j
00 011 000
<j-2>
JR Cj
00 111 000
<j-2>
JR NCj
00 110 000
<j-2>
D
UM005001-ZMP0400
Z8018x Family
MPU User Manual
230
Table 45.
Program Control Instructions (Continued)
Flags
Addressing
Operation
Name
Mnemonics
Op Code
Jump
00 101 000
JR Zj
Immed Ext Ind
7
Reg RegI Imp Rel Bytes States
D
<j-2>
JR NZj
00 100 000
D
<j-2>
Return
RET
11001001
D
Operation
2
6
continue : Z = 0
2
8
PCR, + j→ PCR : Z = 1
2
6
continue : Z = 1
2
8
PCR + j→ PCR : Z = 0
1
9
(SP)M→ PCLr
6 4
2
1
0
S Z H P/V N C
• • • •
• •
• • • •
• •
• • • •
• •
• • • •
• •
• • • •
• •
• • • •
• •
(SP + 1)M→ PCHr
SPR + 2→ SPR
RET f
RETI
11f 000
11101101
D
D
1
5 (f : false)
1
10 (f : true) RET : f is true
2
12 (R0,R1) (SP)M→ PCLr
01001101
continue : f is false
ZZ(z)
(SP + 1)M→ PCHr
12
(SP)M→ PCLr
SPR + 2→ SPR
RETN
11101101
D
2
(SP + 1)M→ PCHr
01000101
SPR + 2→ SPR
IEF2→ IEF1
Restart
RST v
11 v 111
D
1
11
PCHr→ (SP-1)M
PCLr→ (SP-2)M
0→ PCHr
v→ PCLr
SPR-2→ SPR
UM005001-ZMP0400
Z8018x Family
MPU User Manual
231
Table 46.
I/O Instructions
Flags
Addressing
Operation
Name
Mnemonics
Op Code
INPUT
11 011 011
IN A,(m)
Immed Ext Ind Reg RegI Imp Rel Bytes States
D
S
2
9
<m>
Operation
(Am)1,→ Ar
7
6
4 2
1
0
S
Z
H P/V N
C
• • • •
• •
↑
↑
R P
R
•
↑
↑
R P
R
•
m→ A0~A7
Ar→ A8~A16
IN g,(C)
11 101 101
D
S
2
9
01 g 000
(BC)1→ gr
g = 110 : Only the
flags change
Cr→ A0~A7
Br→ A8~16
IN0 g,(m)**
11 101 101
D
S
3
12
00 g 000
(00m)g→ gr
g = 110 : Only the
flags change
<m>
m→ A0~A7
(00)→ A8~A16
IND
11 101 101
D
S
2
12
10 101 010
(BC)M→ (HL)M
(5)
(6)
X
↑
X X
X
S
X X
↑
X
Hl2→ 1→ Hl2
Br→ 1→ Br
Cr→ A0~A7
INDR
11 101 101
D
S
2
10 111 010
14 (Br ≠ 0)
12 (BR =
0)
Q
(BC)1→ (HL)M
HL2→ 1→ HL8
Br-1→ Br
(6)
↑
X
Repeat Q until
Br = 0
Cr→ A0~A7
Br→ A8∼ A16
(5)
INI
11 101 101
10 100 010
D
S
2
12
(BC)1→ (HL)M
X
↑
(6)
X X
↑
HLR + 1→ HLR
Br-1→ Br
Cr→ A0~A7
Br→ A8~A16
(6)
UM005001-ZMP0400
X
Z8018x Family
MPU User Manual
232
Table 46.
I/O Instructions (Continued)
Flags
Addressing
Operation
Name
Mnemonics
INPUT
INIR
Op Code
Immed Ext Ind Reg RegI Imp Rel Bytes States
11 101 101
D
S
2
10 110 010
Operation
14 (Br ≠ 0)
12 (Br = 0)
Q
(BC)I→ (HL)M
HLR + 1→ HLR
Br-f→ Br
7
6
4 2
1
0
S
Z
H P/V N
C
X
S
X X
↑
X
Repeat Q until
Br = 0
Cr→ A0~A7
Br→ A8→ A16
OUTPUT OUT (m)A
11 010 011
S
D
2
10
<m>
Ar→ (Am)1
• • • •
• •
• • • •
• •
• • • •
• •
m→ A0~A7
Ar→ A8~A16
OUT (C),g
11 101 101
S
D
2
10
01 g 001
gr→ (BC)1
Cr→ A0~A7
Br→ A8~A16
OUT0(m),g**
11 101 101
S
D
3
13
00 g 001
m→ A0~A7
<m>
OTDM**
11 101 101
gr→ (00m)1
00→ A8~A16
S
D
2
14
10 001 011
(HL)M→ (00C)1
(5)
(6)
↑
↑
↑ P
(HL)M→ (00C)1 R
HLR-1-HLR
Cr~1→ Cr
Br-1→ Br
S
R S
↑
↑
HLR-1→ HLR
Cr-1→ Cr
Br-1→ Br
Cr→ A0~A7
00→ A8~A16
OTDMR**
11 101 101
10 011 011
S
D
2
16 (Br ≠ 0)
14 (Br = 0)
Q
(6)
↑
Repeat Q until
Br = 0
Cr→ A0~A7
00→ A8~A16
UM005001-ZMP0400
(6)
R
Z8018x Family
MPU User Manual
233
Table 46.
I/O Instructions (Continued)
Flags
Addressing
Operation
Name
Mnemonics
Op Code
OUTPUT OTDR
11 101 101
7
6
4 2
1
0
S
Z
H P/V N
C
(HL)M→ (BC)M1 X
HLR-1→ HLR
Br-1Βr
S
X X
↑
X
Immed Ext Ind Reg RegI Imp Rel Bytes States
S
D
2
10 111 011
Operation
14 (Br ≠ 0)
12 (Br = 0)
Q
Repeat Q until
Br = 0
Cr→ A0~A7
OUTI
11 101 101
S
D
2
12
Br→ A8~A16
(HL)M→ (BC)M
X
HLR + 1→ HLR
Q
(5)
(6)
↑
X X
↑
S
X X
↑
X
↑
S P
R
R
X
10 100 011
Br-1→ Br
Repeat Q until
BR = 0
Cr→ A0~A7
Br→ A8~A16
OTIR
11 101 101
S
D
2
10 110 011
14 (Br ≠ 0)
12 (Br = 0)
Q
(6)
(HL)M→ (BC)M X
HLR + 1→ HLR
Br-1→ Br
Repeat Q until
Br = 0
Cr→ A0~A7
Br→ A8~A16
TSTIOm**
11 101 101 S
S
3
12
01 110 100
<m>
OTIM**
11 101 101
10 000 011
(00C)1*m
↑
Cr→ A0~A7
00→ A8~A16
S
D
2
14
(HL)M→ (00C)I
(5)
↑
↑
(6)
↑ P
↑
HLR + 1→ HLR
Cr + 1→ Cr
Br-1→ Br
Cr→ A0~A7
00→ A8~A16
(6)
UM005001-ZMP0400
↑
Z8018x Family
MPU User Manual
234
Table 46.
I/O Instructions (Continued)
Flags
Addressing
Operation
Name
Mnemonics
OTIMR**
Op Code
11 101 101
7
6
4 2
1
0
S
Z
H P/V N
C
(HL)M→ (00C)I R
HLR + 1→ HLR
Cr + 1→ Cr
Br-1→ Br
S
R S
↑
R
Immed Ext Ind Reg RegI Imp Rel Bytes States
S
D
2
10 010 011
Operation
16 (Br ≠ 0)
14 (Br = 0)
Q
Repeat Q until
Br = 0
Cr→ A0~A7
00→ A8~A16
OUTD
11 101 101
10 101 011
S
D
2
12
(HL)M→ (BC)1
HLR-1→ Η LR
Br-1→ Br
Cr→ A0~A7
Br→ A8~A16
(5) Z = 1 : Br-1 = 0
Z = 0 : Br-1 ≠ 0
(6) N = 1: MSB of Data = 1
N = 0 : MSB of Data = 0
UM005001-ZMP0400
(5)
X
↑
(6)
X X
↑
X
Z8018x Family
MPU User Manual
235
Special Control Instructions
Table 47.
Special Control Instructions
Flags
Addressing
Operation
Name
Mnemonics
Op Code
Special
Function
DAA
00 100 111
Carry
Control
CCF
CPU
Control
Immed Ext Ind Reg
Regi
Imp
States
S Z H P/V
N C
1
4
Decimal
Adjust
Accumulator
↑ ↑ ↑ P
•↑
00 111 111
1
3
C→ C
•• R •
R ↑
SCF
00 110 111
1
3
1→ C
•• R •
R S
DI
11 110 011
1
3
0→ IEF1,0→ IEF2 (7)
•• ••
••
EI
11 111 011
1
3
1→ IEF1,1→ ΙEF2 (7)
•• ••
••
HALT
01 110 110
1
3
CPU halted
•• ••
••
IM0
11 101 101
2
6
Interrupt
•• ••
••
•• ••
••
•• ••
••
01 000 110
IM1
11 101 101
Mode 0
2
6
01 010 110
IM2
11 101 101
Operation
1 0
Bytes
S/D
Rel
7 6 4 2
Interrupt
Mode 1
2
6
01 011 110
Interrupt
Mode 2
NOP
00 000 000
1
3
No operation
•• ••
••
SLP**
11 101 101
2
8
Sleep
•• ••
••
01 110 110
7) Interrupts are not sampled at the end of DI or EI.
UM005001-ZMP0400
Z8018x Family
MPU User Manual
236
UM005001-ZMP0400
Z8018x Family
MPU User Manual
237
Instruction Summary
** : Added new instructions to Z80
MNEMONICS
Bytes
Machine
Cycles
States
ADC A,m
ADC A,g
ADC A, (HL)
ADC A, (IX+d)
ADC A, (IY+d)
ADD A,m
ADD A,g
ADD A, (HL)
ADD A, (IX+d)
ADD A, (IY+d)
ADC HL,ww
ADD HL,ww
ADD IX,xx
ADD IY,yy
AND m
AND g
AND (HL)
AND (IX+d)
AND (IY+d)
BIT b, HU
BIT b, (IX+d)
BIT b, (IY+d)
BIT b,g
CALL f,mn
2
1
1
3
3
2
1
1
3
3
2
1
2
2
2
1
1
3
3
2
4
4
2
3
2
2
2
6
6
2
2
2
6
6
6
5
6
6
2
2
2
6
6
3
5
5
2
2
6
4
6
14
14
6
4
6
14
14
10
7
10
10
6
4
6
14
14
9
15
15
6
6
(If condition is false)
UM005001-ZMP0400
Z8018x Family
MPU User Manual
238
MNEMONICS
CALL mn
CCF
CPD
CPDR
CP (HL)
CPI
CPIR
CP (IX+d)
CP (IY+d)
CPL
CP m
CP g
DAA
DEC (HL)
DEC IX
DEC IY
DEC (IX+d)
DEC (IY+d)
DEC g
DEC ww
DI
DJNZ j
UM005001-ZMP0400
Bytes
Machine
Cycles
States
3
6
3
1
2
2
6
1
6
8
2
6
1
2
2
2
6
8
2
6
3
3
1
2
1
1
1
2
2
3
3
1
1
1
2
6
6
1
2
2
2
4
3
3
8
8
2
2
1
5
16
(If condition is true)
16
3
12
14
(If BC R ≠ 0 and Ar ≠ (HL) M
12
(If BC R = 0 or Ar = (HL)M
6
12
14
(If BC R ≠ 0 and Ar ≠ (HL) M
12
(If BCR = 0 or Ar = (HL) M
14
14
3
6
4
4
10
7
7
18
18
4
4
3
9 (if Br ≠ 0)
Z8018x Family
MPU User Manual
239
MNEMONICS
EI
EX AF,AF'
EX DE,HL
EX (SP),HL
EX (SP)I,IX
EX (SP),IY
EXX
HALT
IM 0
IM 1
IM 2
INC g
INC (HL)
INC (IX+d)
INC (IY+d)
INC ww
INC IX
INC IY
IN A,(m)
IN g,(C)
INI
INIR
IND
INDR
INDR
IN0 g,(m)**
JP f,mn
Bytes
Machine
Cycles
States
2
1
1
1
1
2
2
1
1
2
2
2
1
1
3
3
1
2
2
2
2
2
2
2
2
2
2
3
3
3
1
2
1
6
7
7
1
1
2
2
2
2
4
8
8
2
3
3
3
3
4
6
4
4
6
4
4
2
7 (if Br = 0)
3
4
3
16
19
19
3
3
6
6
6
4
10
18
18
4
7
7
9
9
12
14 (if Br ≠ 0)
12 (If Br = 0)
12
14 (If Br ≠ 0)
12 (If Br = 0)
12
6
(If f is false)
UM005001-ZMP0400
Z8018x Family
MPU User Manual
240
MNEMONICS
JP (HL)
JP (IX)
JP (IY)
JP mn
JR j
JR C,j
JR NC,j
JR Z,j
JR NZ,j
LD A, (BC)
LD A, (DE)
LD A,I
LD A, (mn)
LD A,R
LD (BC),A
LDD
UM005001-ZMP0400
Bytes
Machine
Cycles
States
3
3
1
2
2
3
2
2
1
2
2
3
4
2
2
4
2
2
2
4
2
2
2
4
2
2
2
4
1
1
2
3
2
1
2
2
2
2
4
2
3
4
9
(If f is true)
3
6
6
9
8
6
(If condition is false)
8
(If condition is true)
6
(if condition is false)
8
(If condition is true)
6
(If condition is false)
8
If condition is true)
6
(If condition is false)
8
(If condition is true)
6
6
6
12
6
7
12
Z8018x Family
MPU User Manual
241
MNEMONICS
Bytes
Machine
Cycles
States
LD (DE),A
LD ww,mn
LD ww,(mn)
LDDR
1
3
4
2
2
2
3
1
2
2
2
2
4
4
4
3
4
4
4
3
3
4
3
4
4
2
1
3
3
2
3
3
6
6
4
3
5
3
4
2
6
4
4
6
5
7
4
6
5
7
5
7
6
7
7
2
2
6
6
2
LD (HL),m
LD HL,(mn)
LD (HL),g
LDI
LDI,A
LDIR
LD IX,mn
LID IX,(mn)
LD (IX+d),m
LD (IX+ d),g
LD IY,mn
LD IY,(mn)
LD (IY+d),m
LD (IY+d),g
LD (mn),A
LD (mn),ww
LD (mn),HL
LD (mn),IX
LD (mn),IY
LD R,A
LD g,(HL)
LD g,(IX+d)
LD g,(IY+d)
LD g,m
7
9
18
14 (If BC R ≠ 0)
12 (If BC R = 0
9
15
7
12
6
14 (If BC R ≠ 0)
12 (If BC R = 0)
12
18
15
15
12
18
15
15
13
19
16
19
19
6
6
14
14
6
UM005001-ZMP0400
Z8018x Family
MPU User Manual
242
MNEMONICS
Bytes
Machine
Cycles
States
LD g,g'
LD SP,HL
LD SP,IX
LD SP,IY
MLT ww"
NEG
NOP
OR (HL)
OR (IX+d)
OR (IY+d)
OR m
OR g
OTDM**
OTDMR**
1
1
2
2
2
2
1
1
3
3
2
1
2
2
2
2
2
2
2
2
2
2
2
2
2
2
3
2
2
1
2
2
3
3
13
2
1
2
6
6
2
2
6
8
6
6
4
6
8
6
6
4
4
4
4
4
5
4
4
3
OTDR
OTIM**
OTIMR**
OTIR
OUTD
OUTI
OUT (m),A
OUT (C),g
OUT0 (m),g **
POP IX
POP IY
POP zz
UM005001-ZMP0400
4
4
7
7
17
6
3
6
14
14
6
4
14
16 (If Br ≠ 0)
14 (If Br = 0)
14 (If Br ≠ 0)
12 (If Br = 0
14
16 (If Br ≠ 0)
14 (If Br = 0)
14 (If Br ≠ 0)
12 (If Br = 0)
12
12
10
10
13
12
12
9
Z8018x Family
MPU User Manual
243
MNEMONICS
Bytes
Machine
Cycles
States
PUSH IX
PUSH IY
PUSH zz
RES b,(HL)
RES b,(IX+d)
RES b,(IY+d)
RES b,g
RET
RET f
2
2
1
2
4
4
2
1
1
6
6
5
5
7
7
3
3
3
1
RETI
RETN
RLA
RLCA
RLC (HL)
RLC (IX-1-dl
RLC (IY+d)
RLC g
RLD
RL (HL)
RL (IX+d)
RL (IY+d)
RL g
RRA
RRCA
RRC (HL)
RRC (IX+d)
2
10 (Z)
2
1
1
2
4
4
2
2
2
4
4
2
1
1
2
4
14
14
11
13
19
19
7
9
5
(If condition is false)
4
10
(If condition is true)
4 (R0, R1) 12 (R0, R1)
22 (Z)
4
12
1
3
1
3
5
13
7
19
7
19
3
7
8
16
5
13
7
19
7
19
3
7
1
3
1
3
5
13
7
19
UM005001-ZMP0400
Z8018x Family
MPU User Manual
244
MNEMONICS
Bytes
Machine
Cycles
States
RRC (IY+d)
RRC g
RRD
RR (HL)
RR (IX+d)
RR (IY+d)
RR g
RST v
SBC A,(HL)
SBC A, (IX+d)
SBC A,(IY+d)
SBC A,m
SBC A,g
SBC HL,ww
SCF
SET b,(HL)
SET b,(IX+d)
SET b,(IY+d)
SET b,g
SLA (HL)
SLA (IX+d)
SLA (IY+d)
SLA g
SLP**
SRA (HL)
SRA (IX+d)
SRA (IY+d)
SRA g
SRL (HL)
SRL (IX+d)
4
2
2
2
4
4
2
1
1
3
3
2
1
2
1
2
4
4
2
2
4
4
2
2
2
4
4
2
2
4
7
3
8
5
7
7
3
5
2
6
6
2
2
6
1
5
7
7
3
5
7
7
3
2
5
7
7
3
5
7
UM005001-ZMP0400
19
7
16
13
19
19
7
11
6
14
14
6
4
10
3
13
19
19
7
13
19
19
7
8
13
19
19
7
13
19
Z8018x Family
MPU User Manual
245
MNEMONICS
Bytes
Machine
Cycles
States
SRL (IY+d)
SRL g
SUB (HL)
SUB (IX+d)
SUB (IY+d)
SUB m
SUB g
**TSTIO m
**TST g
TST m**
TST (HL)**
XOR (HL)
XOR (IX+d)
XOR (IY+d)
XOR m
XOR g
4
2
1
3
3
2
1
3
2
3
2
1
3
3
2
1
7
3
2
6
6
2
2
4
3
3
4
2
6
6
2
2
19
7
6
14
14
6
4
12
7
9
10
6
14
14
6
4
UM005001-ZMP0400
Z8018x Family
MPU User Manual
246
UM005001-ZMP0400
Z8018x Family
MPU User Manual
247
Op Code Map
Table 48.
1st Op Code Map Instruction Format: XX
ww (L0 = ALL)
BC
DE
L0 = 0~7
HL
SP
g (LO = 0~7)
H I
LO
B
D
H
(HL)
B
D
H
0000
0001
0010
0011
0100
0101 0110 0111
1000
1001
1010
1011
2
3
4
5
8
9
A
B
HL
AF
zz
NC
P0
P
f
00H
10H
20H
30H
v
1100
1101
1110
1111
C
D
E
F
0
1
0000
0
N0P
DJNZj JR
NZ,j
C
0001
1
LD ww, mn
D
0010
2
LD (ww), A
E
0011
3
INC ww
H
0100
4
INC g
note1
CALL f, mn
L
0101
5
DEC g
note1
PUSH zz
(HL) 0110
6
LD g,m
note1 note2
A
0111
7
RLCA
B
1000
8
EXAF,A JR j
F’
C
1001
9
ADD HL, ww
D
1010
A
LD A,(ww)
E
1011
B
H
1100
L
1101
JR
NC,j
7
DE
NZ
B
S (HI = ALL)
6
(HL)
BC
note 1)
LD g, s
LD
(mn)
,HL
ADD
A,s
LD
(mn),
A
SUB s AND s OR s
RET f
0
POP zz
1
JP f, mn
2
JP mn OUT
(m),A
RLA
HALT note2
note2
note2
note2
ADD
A,m
DAA SCF
RST v
JR Z,j JR C,j
RET f
SUB m
EX(SP), DI
HL
3
4
5
AND m OR m 6
7
8
RET
LD g, s
ADC
A,s
LD A,
(mn)
SBC
A,s
JP(HL)
XOR s CP s
LD
SP,
HL
9
JP f, mn
A
DEC ww
Table2 IN A(m) EXDE,H EI
L
B
C
INC g
CALL f, mn
C
D
DEC g
CALL note3
mn
(HL) 1110
E
LD g,m
A
F
RRCA
RRA
CPL
CCF
0
1
2
3
4
5
6
7
C
E
L
A
C
E
L
A
1111
LD
HL,
(mn)
EXX
note2
g(L0 = 8~F)
note2
note2
note2
note2
ADC
A,m
8
9
A
B
Table3
note3 D
SBC A,m XOR m
CP m E
C
D
E
F
Z
C
PE
M
f
08H
18H
28H
3BH
v
RST v
F
LO = 8~F
UM005001-ZMP0400
Z8018x Family
MPU User Manual
248
Note 1: (HL) replaces g.
Note 2: (HL) replaces s.
Note 3: If DDH is supplemented as first Op Code for the instructions
which have HL or (HL) as an operand in Table 48, the instructions are
executed replacing HL with IX and (HL) with (IX+d).
ex. 22H : LD (mn), HL
DDH 22H : LD (mn), IX
If FDH is supplemented as 1st Op Code for the instructions which have
HL or (HL) as an operand in Table 48, the instructions are executed
replacing HL with IY and (HL) with (IY+d).
ex. 34H : INC (HL)
FDH 34H : INC (IY+d)
However, JP (HL) and EX DE, HL are exceptions and note the following.
•
If DDH is supplemented as 1st Op Code for JP (HL), (IX) replaces
(HL) as operand and JP (IX) is executed
•
If FDH is supplemented as 1st Op Code for JP (HL), (IY) replaces
(HL) as operand and JP (IY) is executed
•
Even if DDH or FDH is supplemented as 1st Op Code for EX DE,
HL, HL is not replaced and the instruction is regarded as illegal
instruction.
UM005001-ZMP0400
Z8018x Family
MPU User Manual
249
Table 49.
2nd Op Code Map Instruction Format: CB XX
b (L0 = 0~7)
H I 0000
g (HI = ALL)
LO
0
0
2
4
6
0
2
4
6
0
2
4
6
0001
0010
0011
0100
0101
0110
0111
1000
1001
1010
1011
1100
1101
1110
1111
1
2
3
4
5
6
7
8
9
A
B
C
D
E
F
B
0000
0
C
0001
1
D
0010
2
E
0011
3
H
0100
4
L
0101
5
(HL 0110
)
6
A
0111
7
7
B
1000
8
8
C
1001
9
D
1010
A
E
1011
B
B
H
1100
C
C
L
1101
D
(HL 1110
)
E
A
F
1111
0
1
RLC g RL g
SLA g
2
3
BIT b,g
RES b,g
SET b,g
NOTE1)
NOTE1)
NOTE1)
4
5
NOTE NOTE NOTE
1)
1)
1)
RRC g RR g
6
SRA g SRL g
9
BIT b,g
RES b,g
SET b,g
A
D
NOTE NOTE NOTE NOTE NOTE1)
1)
1)
1)
1)
NOTE1)
NOTE 1)
E
F
0
1
2
3
4
5
6
7
8
9
A
B
C
D
E
F
1
3
5
7
1
3
5
7
1
3
5
7
b (LO = 8 ~ F)
UM005001-ZMP0400
Z8018x Family
MPU User Manual
250
Table 50.
2nd Op Code Map Instruction Format: ED XX
ww (L0 = ALL)
BC
DE
HL
SP
G (L0 = 0~7)
B
H I 0000
LO
0
D
H
B
D
H
0001
0010
0011
0100
0101
0110
0111
1000
1001
1010
1011
1100
1101
1110
1111
1
2
3
4
5
6
7
8
9
A
B
C
D
E
F
0000
0
IN0 g, (m)
IN g, (C)
LDI
LDIR
0
0001
1
OUT0 (m),g
OUT (C),g
CPI
CPIR
1
0010
2
SBC HL, ww
INI
INIR
2
0011
3
LD (mn), ww
OTIR
3
0100
4
0101
5
RETN
0110
6
IM 0
0111
7
LD I,A LD A,I
1000
8
IN0 g, (m)
IN g, (C)
LDD
LDDR
8
1001
9
OUT0 (m), g
OUT (C) , g
CPD
CPDR
9
1010
A
ADC HL,ww
IND
INDR
A
1011
B
LD ww, (mn)
1100
C
1101
D
1110
E
1111
F
TST g
TST
(HL)
TST g
NEG
OTIM OTIM OUTI
R
TST m TSTIO
m
4
5
IM 1
SLP
6
RRD
7
OTD
M
OTD
MR
OUTD OTDR
B
MLT ww
C
RETI
D
IM 2
LDR,
A
LD A,R
E
RLD
F
0
1
2
3
4
5
6
7
C
E
L
A
C
E
L
A
g (L0 = 8~F)
UM005001-ZMP0400
8
9
A
B
C
D
E
F
Z8018x Family
MPU User Manual
251
Bus Control Signal Conditions
BUS AND CONTROL SIGNAL CONDITION IN EACH MACHINE
CYCLE
* (ADDRESS) invalid
Z (DATA) high impedance.
** added new instructions to Z80
Table 51.
Instruction
ADD HL,ww
ADD IX,xx
ADD IY,yy
ADC HL,ww
SBC HL,ww
Bus and Control Signal Condition in Each Machine Cycle
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
~MC5
TiTiTiTi *
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
~MC6
TiTiTiTi *
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
~MC6
TiTiTiTi *
Z
1
1
1
1
1
1
1
UM005001-ZMP0400
Z8018x Family
MPU User Manual
252
Table 51.
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Instruction
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
ADD A,g
ADC A,g
SUB g
SBC A,g
AND g
OR g
XOR g
CP g
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
Ti
Z
1
1
1
1
1
1
1
ADD A,m
ADC A,m
SUB m
SBC A,m
AND m
OR m
XOR m
CP m
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
m
0
1
0
1
1
1
1
ADD A, (HL)
ADC A, (HL)
SUB (HL)
SBC A, (HL)
AND HU
OR (HL)
XOR (HL)
CP (HL)
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 HL
DATA
0
1
0
1
1
1
1
ADD A, (IX+ d)
ADD A, (IY+d)
ADC A, (IX+d)
ADC A, (IY+d)
SUB (lX+d)
SUB (IY+d)
SBC A, (IX+ d)
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
SBC A, (IY+ d)
AND (IX+d)
MC3
T1T2T3 1st operand
Address
d
0
1
0
1
1
1
1
UM005001-ZMP0400
*
Z8018x Family
MPU User Manual
253
Table 51.
Instruction
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
*
Z
1
1
1
1
1
1
1
AND (IY+ d)
OR (IX + d)
OR (IY+d)
XOR (IX + d)
XOR (IY+d)
MC4
~MC6
TiTiTi
CP (IX+d)
CP (IY+d)
MC6
T1T2T3 IX+d
IY+d
DATA
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st
Op Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd
Op Code
0
1
0
1
0
1
1
MC1
T1T2T3 1st Op Code
Address
1st
Op Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd
Op Code
0
1
0
1
0
1
1
MC3
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 1st operand
Address
d
0
1
0
1
1
1
1
MC4
T1T2T3 3rd Op Code
Address
3rd Op
Code
0
1
0
1
0
1
1
MC5
T1T2T3 IX+ d
IY+d
DATA
0
1
0
1
1
1
1
BIT b,g
BIT b, (HL)
BIT b, (IX+d)
BIT b, (IY+d)
UM005001-ZMP0400
Z8018x Family
MPU User Manual
254
Table 51.
Instruction
CALL mn
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
CCF
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
n
0
1
0
1
1
1
1
MC3
T1T2T3 2nd operand
Address
m
0
1
0
1
1
1
1
MC4
Ti
Z
1
1
1
1
1
1
1
MC5
T1T2T3 SP-1
PCH
1
0
0
1
1
1
1
MC6
T1T2T3 SP-2
PCL
1
0
0
1
1
1
1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
n
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
n
0
1
0
1
1
1
1
MC3
T1T2T3 2nd operand
Address
m
0
1
0
1
1
1
1
MC4
Ti
Z
1
1
1
1
1
1
1
MC5
T1T2T3 SP-1
PCH
1
0
0
1
1
1
1
MC6
T1T2T3 SP-2
PCL
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
CALL f,mn (If
MC1
condition is false)
CALL f,mn
if condition is
true)
Address
UM005001-ZMP0400
*
*
Z8018x Family
MPU User Manual
255
Table 51.
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Instruction
CPI
CPD
CPIR
CPDR
(If BC R ≠ 0 and
Ar = (HL)M )
CPIR
CPDR
(If BC R=0 or
Ar=(HL)M )
CPL
Machine
Cycle
States
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC4
~MC6
TiTiTi
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC4~M
C8
TiTiTi
TiTi
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC4~M
C6
TiTiTi
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
Ti
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
DAA
DI*1
Address
*
*
*
*
* 1 Interrupt request is not sampled.
UM005001-ZMP0400
Z8018x Family
MPU User Manual
256
Table 51.
Instruction
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
Ti*2
*
Z
1
1
1
1
1
1
1
MC3
T1T2T3 1st operand
Address
j-2
0
1
0
1
1
1
1
MC4~M
C5
TiTi
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
Ti*1
*
Z
1
1
1
1
1
1
1
MC3
T1T2T3 1st operand
Address
j-2
0
1
0
1
1
1
1
EI*3
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
EX DE, HL
EXX
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC1
T1T2T3 1st Op Code
Address
1st
Op Code
0
1
0
1
0
1
0
MC2
Ti
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 SP
DATA
0
1
0
1
1
1
1
MC3
T1T2T3 SP+1
DATA
0
1
0
1
1
1
1
MC4
Ti
Z
1
1
1
1
1
1
1
MC5
T1T2T3 SP+1
H
1
0
0
1
1
1
1
MC6
T1T2T3 SP
L
1
0
0
1
1
1
1
DJNZ j
(If Br ≠ 0)
DJNZ j
(If Br=0)
EX AF, AF’
EX (SP), HL
*
*
*
*2 DMA,REFRESH, or BUS RELEASE cannot be executed after this state. (Request is ignored)
*3 Interrupt request is not sampled.
UM005001-ZMP0400
Z8018x Family
MPU User Manual
257
Table 51.
Instruction
EX (SP),IX
EX (SP),IY
HALT
IM0
IM1
IM2
INC g
DEC g
INC (HL)
DEC (HL)
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 SP
DATA
0
1
0
1
1
1
1
MC4
T1T2T3 SP+1
DATA
0
1
0
1
1
1
1
MC5
Ti
Z
1
1
1
1
1
1
1
MC6
T1T2T3 SP+1
IXH
IYH
1
0
0
1
1
1
1
MC7
T1T2T3 SP
IXL
IYL
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
—
—
0
1
0
1
0
0
0
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
Ti
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC3
Ti
Z
1
1
1
1
1
1
1
MC4
T1T2T3 HL
DATA
1
0
0
1
1
1
1
*
Next Op Code Next Op
Address
Code
*
*
UM005001-ZMP0400
Z8018x Family
MPU User Manual
258
Table 51.
Instruction
INC (IX+ d)
INC (IY+d)
DEC (IX+d)
DEC (IY+d)
INC ww
DEC ww
INC IX
INC IY
DEC IX
DEC IY
IN A,(m)
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 1st operand
Address
d
0
1
0
1
1
1
1
MC4~M
C5
TiTi
Z
1
1
1
1
1
1
1
MC6
T1T2T3 X+ d
IY+ d
DATA
0
1
0
1
1
1
1
MC7
T1
Z
1
1
1
1
1
1
1
MC8
T1T2T3 IX+ d
IY+d
DATA
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
Ti
Z
1
1
t
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
Ti
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
m
0
1
0
1
1
1
1
MC3
T1T2T3 m to A0~A7 DATA
A to A8~A15
0
1
1
0
1
1
1
UM005001-ZMP0400
*
*
*
*
Z8018x Family
MPU User Manual
259
Table 51.
Instruction
IN g,(C)
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
INIR
INDR
(If Br≠0)
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 BC
DATA
0
1
1
0
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 1st operand
Address
m
0
1
0
1
1
1
1
MC4
T1T2T3 m to A0~A7
00H to
A8~A15
DATA
0
1
1
0
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 BC
DATA
0
1
1
0
1
1
1
MC4
T1T2T3 HL
DATA
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 BC
DATA
0
1
1
0
1
1
1
MC4
T1T2T3 HL
DATA
1
0
0
1
1
1
1
MC5~M
C6
TiTi
Z
1
1
1
1
1
1
1
INO g,(m)**
INI
IND
Address
*
UM005001-ZMP0400
Z8018x Family
MPU User Manual
260
Table 51.
Instruction
INIR
INDR
(If Br=0)
JP mn
JP f,mn
(if is false)
JP f,mn
(If f is true)
JP (HL)
JP (IX)
JP (IY)
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 BC
DATA
0
1
1
0
1
1
1
MC4
T1T2T3 HL
DATA
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
n
0
1
0
1
1
1
1
MC3
T1T2T3 2nd operand
Address
m
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
n
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
n
0
1
0
1
1
1
1
MC3
T1T2T3 2nd operand
Address
m
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
UM005001-ZMP0400
Z8018x Family
MPU User Manual
261
Table 51.
Instruction
JR j
JR C,j JR NC,j
JR Z,j JR NZ,j
(if condition
is false)
JR C,j JR NC,j
JR Z,j JR NZ,j
(if condition
is true)
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
j-2
0
1
0
1
1
1
1
MC3~M
C4
TiTi
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
j-2
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
j-2
0
1
0
1
1
1
1
MC3~M
C4
TiTi
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
Ti
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
m
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 HL
DATA
0
1
0
1
1
1
1
LD g,g'
LD g,m
Address
LD g, (HL)
*
*
*
UM005001-ZMP0400
Z8018x Family
MPU User Manual
262
Table 51.
Instruction
LD g, (IX+d)
LD g, (IY+d)
LD (HL),g
LD (IX + d),g
LD (IY + d),g
LD (HL),m
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 1st operand
Address
d
0
1
0
1
1
1
1
MC4~M
C5
TiTi
Z
1
1
1
1
1
1
1
MC6
T1T2T3 IX+d
IY+d
DATA
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
Ti
Z
1
1
1
1
1
1
1
MC3
T1T2T3 HL
g
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 1st operand
Address
d
0
1
0
1
1
1
1
MC4~
MC6
TiTiTi
Z
1
1
1
1
1
1
1
MC7
T1T2T3 IX+d
IY+d
g
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
m
0
1
0
1
1
1
1
MC3
T1T2T3 HL
DATA
1
0
0
1
1
1
1
UM005001-ZMP0400
*
*
*
Z8018x Family
MPU User Manual
263
Table 51.
Instruction
LD (IX+d),m
LD (IY+d),m
LD A, (BC)
LD A, (DE)
LD A,(mn)
LD (BC),A
LD (DE),A
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 1st operand
Address
d
0
1
0
1
1
1
1
MC4
T1T2T3 2nd operand
Address
m
0
1
0
1
1
1
1
MC5
T1T2T3 IX+ d
IY+d
DATA
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 BC
DE
DATA
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
n
0
1
0
1
1
1
1
MC3
T1T2T3 2nd operand
Address
m
0
1
0
1
1
1
1
MC4
T1T2T3 mn
DATA
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
Ti
Z
1
1
1
1
1
1
1
MC3
T1T2T3 BC
DE
A
1
0
0
1
1
1
1
*
UM005001-ZMP0400
Z8018x Family
MPU User Manual
264
Table 51.
Instruction
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
*4
LD ww, mn
LD IX,mn
LD IY,mn
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
n
0
1
0
1
1
1
1
MC3
T1T2T3 2nd operand
Address
m
0
1
0
1
1
1
1
MC4
Ti
Z
1
1
1
1
1
1
1
MC5
T1T2T3 mn
A
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
n
0
1
0
1
1
1
1
MC3
T1T2T3 2nd operand
Address
m
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 1st operand
Address
n
0
1
0
1
1
1
1
MC4
T1T2T3 2nd operand
Address
m
0
1
0
1
1
1
1
LD (mn),A
LD A,I
LD A,R
LD I,A
LD R,A
Address
*
*4 In the case of R1 and Z MASK, interrupt request is not sampled.
UM005001-ZMP0400
Z8018x Family
MPU User Manual
265
Table 51.
Instruction
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
LD IX,(mn)
LD IY,(mn)
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
n
0
1
0
1
1
1
1
MC3
T1T2T3 2nd operand
Address
m
0
1
0
1
1
1
1
MC4
T1T2T3 mn
DATA
0
1
0
1
1
1
1
MC5
T1T2T3 mn+1
DATA
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 1st operand
Address
n
0
1
0
1
1
1
1
MC4
T1T2T3 2nd operand
Address
m
0
1
0
1
1
1
1
MC5
T1T2T3 mn
DATA
0
1
0
1
1
1
1
MC6
T1T2T3 mn+ 1
DATA
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 1st operand
Address
n
0
1
0
1
1
1
1
MC4
T1T2T3 2nd operand
Address
m
0
1
0
1
1
1
1
MC5
T1T2T3 mn
DATA
0
1
0
1
1
1
1
MC6
T1T2T3 mn+1
DATA
0
1
0
1
1
1
1
LD HL, (mn)
LD ww,(mn)
Address
UM005001-ZMP0400
Z8018x Family
MPU User Manual
266
Table 51.
Instruction
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
n
0
1
0
1
1
1
1
MC3
T1T2T3 2nd operand
Address
m
0
1
0
1
1
1
1
MC4
Ti
Z
1
1
1
1
1
1
1
MC5
T1T2T3 mn
L
1
0
0
1
1
1
1
MC6
T1T2T3 mn+1
H
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 1st operand
Address
n
0
1
0
1
1
1
1
MC4
T1T2T3 2nd operand
Address
m
0
1
0
1
1
1
1
MC5
Ti
Z
1
1
1
1
1
1
1
MC6
T1T2T3 mn
wwL
1
0
0
1
1
1
1
MC7
T1T2T3 mn+1
wwH
1
0
0
1
1
1
1
LD (mn),HL
LD (mn),ww
UM005001-ZMP0400
*
*
Z8018x Family
MPU User Manual
267
Table 51.
Instruction
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
RD
WR MREQ
IORQ M1 HALT ST
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 1st operand
Address
n
0
1
0
1
1
1
1
MC4
T1T2T3 2nd operand
Address
m
0
1
0
1
1
1
1
MC5
Ti
Z
1
1
1
1
1
1
1
MC6
T1T2T3 mn
IXL
IYL
1
0
0
1
1
1
1
MC7
T1T2T3 mn+1
IXH
IYH
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
Ti
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
Ti
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC4
T1T2T3 DE
DATA
1
0
0
1
1
1
1
LD SP, HL
LDI
LDD
Data
MC1
LD (mn),IX
LD (mn),IY
LD SP,IX
LD SP,IY
Address
*
*
*
UM005001-ZMP0400
Z8018x Family
MPU User Manual
268
Table 51.
Instruction
LDIR
LDDR
(If BCR≠0)
LDIR
LDDR
(If BCR=0)
MLT ww**
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC4
T1T2T3 DE
DATA
1
0
0
1
1
1
1
MC5~M
C6
TiTi
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC4
T1T2T3 DE
DATA
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
~MC13
TiTiTTi *
TiTiTiTi
TiTiTi
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
NEG
NOP
Address
UM005001-ZMP0400
*
Z8018x Family
MPU User Manual
269
Table 51.
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Instruction
OUT (m),A
OUT (C),g
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 1st operand
Address
m
0
1
0
1
1
1
1
MC3
Ti
Z
1
1
1
1
1
1
1
MC4
T1T2T3 m to A0~A7 A
A to A8~A15
1
0
1
0
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
Ti
Z
1
1
1
1
1
1
1
MC4
T1T2T3 BC
g
1
0
1
0
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 1st operand
Address
m
0
1
0
1
1
1
1
MC4
Ti
*
Z
1
1
1
1
1
1
1
MC5
T1T2T3 m to A0~A7
00H to
A8~A15
g
1
0
1
0
1
1
1
OUT0 (m),g**
*
*
UM005001-ZMP0400
Z8018x Family
MPU User Manual
270
Table 51.
Instruction
OTIM**
OTDM**
OTIMR**
OTDMR**
(If Br≠0)
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
Ti
Z
1
1
1
1
1
1
1
MC4
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC5
T1T2T3 C to A0~A7
00H to
A8~A15
DATA
1
0
1
0
1
1
1
MC6
Ti
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
Ti
Z
1
1
1
1
1
1
1
MC4
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC5
T1T2T3 C to A0~A7
00H to
A8~A15
DATA
1
0
1
0
1
1
1
MC6~M
C8
TiTiTi
Z
1
1
1
1
1
1
1
UM005001-ZMP0400
*
*
*
*
Z8018x Family
MPU User Manual
271
Table 51.
Instruction
OTIMR**
OTDMR**
(if Br= 0)
OUTI
OUTD
OTIR
OTDR
(If Br`≠ 0)
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
Ti
Z
1
1
1
1
1
1
1
MC4
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC5
T1T2T3 C to A0~A7
00H to
A8~A15
DATA
1
0
1
0
1
1
1
MC6
Ti
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC4
T1T2T3 BC
DATA
1
0
1
0
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC4
T1T2T3 BC
DATA
1
0
1
0
1
1
1
MC5~M
C6
TiTi
Z
1
1
1
1
1
1
1
*
*
*
UM005001-ZMP0400
Z8018x Family
MPU User Manual
272
Table 51.
Instruction
OTIR
OTDR
(if Br=0)
POP zz
POP IX
POP IY
PUSH zz
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC4
T1T2T3 BC
DATA
1
0
1
0
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 SP
DATA
0
1
0
1
1
1
1
MC3
T1T2T3 SP+1
DATA
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 SP
DATA
0
1
0
1
1
1
1
MC4
T1T2T3 SP+1
DATA
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
~MC3
TiTi
Z
1
1
1
1
1
1
1
MC4
T1T2T3 SP-1
zzH
1
0
0
1
1
1
1
MC5
T1T2T3 SP-2
zzL
1
0
0
1
1
1
1
UM005001-ZMP0400
*
Z8018x Family
MPU User Manual
273
Table 51.
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Instruction
PUSH IX
PUSH IY
RET
RET f
(If condition
is false)
RET f
(If condition
is true)
RETI (R0, R1)
RETN
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3~M
C4
TiTi
Z
1
1
1
1
1
1
1
MC5
T1T2T3 SP-1
IXH
IYH
1
0
0
1
1
1
1
MC6
T1T2T3 SP-2
IXL
IYL
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 SP
DATA
0
1
0
1
1
1
1
MC3
T1T2T3 SP+1
DATA
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2~M
C3
TiTi
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
Ti
Z
1
1
1
1
1
1
1
MC3
T1T2T3 SP
DATA
0
1
0
1
1
1
1
MC4
T1T2T3 SP+1
DATA
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 SP
DATA
0
1
0
1
1
0
1
MC4
T1T2T3 SP+1
DATA
0
1
0
1
1
1
1
*
*
*
UM005001-ZMP0400
Z8018x Family
MPU User Manual
274
Table 51.
Instruction
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0*5 1
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0*5 1
1
1
MC3
~MC5
TiTiTi
Z
1
1
1
1
1*5 1
1
1
MC6
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0*5 1
0
1
MC7
Ti
Z
1
1
1
1
1*5 1
1
1
MC8
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0*5 1
0
1
MC9
T1T2T3 SP
data
0
1
0
1
1*5 1
1
1
MC10
T1T2T3 SP+1
data
0
1
0
1
1*5 1
1
1
RLCA
RLA
RRCA
RRA
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
RLC g
RL g
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
RRC g
RR g
SLA g
SRA g
SRL g
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
Ti
Z
1
1
1
1
1
1
1
RETI (Z)
*
*
*
*5 The upper and lower data show the state of M1 when IOC = 1 and IOC = 0 respectively.
UM005001-ZMP0400
Z8018x Family
MPU User Manual
275
Table 51.
Instruction
RLC (HL)
RL (HL)
RRC (HL)
RR (HL)
SLA (HL)
SRA (HL)
SRL (HL)
RLC (IX + d)
RLC (IY + d)
RL (IX + d)
RL (IY + d)
RRC (IX + d)
RRC (IY + d)
RR (IX + d)
RR (IY + d)
SLA (IX + d)
SLA (IY + d)
SRA (IX + d)
SRA (IY + d)
SRL (IX + d)
SRL (IY + d)
RLD
RRD
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC4
Ti
Z
1
1
1
1
1
1
1
MC5
T1T2T3 HL
DATA
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2ndOp
Code
0
1
0
1
0
1
1
MC3
T1T2T3 1st operand
Address
d
0
1
0
1
1
1
1
MC4
T1T2T3 3rd Op Code
Address
3rd Op
Code
0
1
0
1
0
1
1
MC5
T1T2T3 IX+d
IY+d
DATA
0
1
0
1
1
1
1
MC6
Ti
Z
1
1
1
1
1
1
1
MC7
T1T2T3 IX+d
IY+d
DATA
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC4~M
C7
TiTiTiTi
*
Z
1
1
1
1
1
1
1
MC8
T1T2T3 HL
DATA
1
0
0
1
1
1
1
*
*
UM005001-ZMP0400
Z8018x Family
MPU User Manual
276
Table 51.
Instruction
RST v
SCF
SET b,g
RES b,g
SET b. (HL)
RES b, (HL)
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
~MC3
TiTi
Z
1
1
1
1
1
1
1
MC4
T1T2T3 SP-1
PCH
1
0
0
1
1
1
1
MC5
T1T2T3 SP-2
PCL
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
Ti
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2ndOp
Code
0
1
0
1
0
1
1
MC3
T1T2T3 HL
DATA
0
1
0
1
1
1
1
MC4
Ti
Z
1
1
1
1
1
1
1
MC5
T1T2T3 HL
DATA
1
0
0
1
1
1
1
UM005001-ZMP0400
*
*
*
Z8018x Family
MPU User Manual
277
Table 51.
Instruction
SET b, (IX+d)
SET b, (IY+d)
RES b, (IX+d)
RES b, (IY+d)
SLP**
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 1st operand
Address
d
0
1
0
1
1
1
1
MC4
T1T2T3 3rd Op Code
Address
3rd Op
Code
0
1
0
1
0
1
1
MC5
T1T2T3 IX+d
IY+d
DATA
0
1
0
1
1
1
1
MC6
Ti
Z
1
1
1
1
1
1
1
MC7
T1T2T3 IX+ d
IY+d
DATA
1
0
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1stOp
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
—
—
Z
1
1
1
1
1
0
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 1st operand
Address
m
0
1
0
1
1
1
1
MC4
T1T2T3 C to A0~A7
00H to
A8~A15
DATA
0
1
1
0
1
1
1
TSTIO m**
*
7FFFFH
UM005001-ZMP0400
Z8018x Family
MPU User Manual
278
Table 51.
Instruction
TST g**
TST m**
TST (HL)**
Bus and Control Signal Condition in Each Machine Cycle (Continued)
Machine
Cycle
States
Address
Data
RD
WR MREQ
IORQ M1 HALT ST
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
Ti
Z
1
1
1
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
1
0
1
0
1
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
T1T2T3 1st operand
Address
m
0
1
0
1
1
1
1
MC1
T1T2T3 1st Op Code
Address
1st Op
Code
0
2
0
2
0
2
0
MC2
T1T2T3 2nd Op Code
Address
2nd Op
Code
0
1
0
1
0
1
1
MC3
Ti
*
Z
1
1
1
1
1
1
1
MC4
T1T23
HL
Data
0
1
0
1
1
1
1
UM005001-ZMP0400
*
Z8018x Family
MPU User Manual
279
INTERRUPTS
Table 52.
Instruction
NMI
INT0 Mode 0
(RST Inserted)
INT0 Mode 0
(Call
Inserted)
Interrupts
Machine
Cycle
States
Address
Data
RD WR MREQ IORQ M1 HALT ST
0
1
0
1
0
1
0
Z
1
1
1
1
1
1
1
SP-1
PCH
1
0
0
1
1
1
1
T1T2T3
SP-2
PCL
1
0
0
1
1
1
1
MC1
T1T2TW
TWT3
Next Op
Code
Address
1st (PC)
Op Code
1
1
1
0
0
1
0
MC2
~MC3
T1T1
*
Z
1
1
1
1
1
1
1
MC4
T1T2T3
SP-1
PCH
1
0
0
1
1
1
1
MC5
T1T2T3
SP-2
PCL
1
0
0
1
1
1
1
MC1
T1T2Tw
TWT3
1st
Next Op
Op Code
Code
Address (PC)
1
1
1
0
0
1
0
MC2
T1T2T3
PC
n
0
1
0
1
1
1
1
MC3
T1T2T3
PC+1
m
0
1
0
1
1
1
1
MC4
Ti
*
Z
1
1
1
1
1
1
1
MC5
T1T2T3
SP-1
PC+2(H)
1
0
0
1
1
1
1
MC6
T1T2T3
SP-2
PC+2(L)
1
0
0
1
1
1
1
MC1
T1T2TW
TWT3
Next
Op Code
Address (PC)
1
1
1
0
0
1
0
MC2
T1T2T3
SP-1
PCH
1
0
0
1
1
1
1
MC3
T1T2T3
SP-2
PCL
1
0
0
1
1
1
1
MC1
T1T2T3
Next Op
Code
Address (PC)
MC2
~MC3
T1T1
*
MC4
T1T2T3
MC5
INT0 Mode 1
UM005001-ZMP0400
Z8018x Family
MPU User Manual
280
Table 52.
Instruction
INT0 Mode 2
INT1
INT2
Internal
Interrupts
Interrupts (Continued)
Machine
Cycle
States
Address
Data
RD WR MREQ IORQ M1 HALT ST
MC1
T1T2TW
TWT3
Next
Vector
Op Code
Address (PC)
1
1
1
0
0
1
0
MC2
Ti
*
Z
1
1
1
1
1
1
1
MC3
T1T2T3
SP-1
PCH
1
0
0
1
1
MC4
T1T2T3
SP-2
PCL
1
0
0
1
1
1
1
MC5
T1T2T3
I, Vector
DATA
0
1
0
1
1
1
1
MC6
T1T2T3
T1T2,TW
I, Vector+1
DATA
0
1
0
1
1
1
1
MC1
T1T2,TW
TWT3
Next
Op Code
Address (PC)
1
1
1
1
1
1
0
MC2
Ti
*
Z
1
1
1
1
1
1
1
MC3
T1T2T3
SP-1
PCH
1
0
0
1
1
1
1
MC4
T1T2T3
SP-2
PCL
1
0
0
1
1
1
1
MC5
T1T2T3
I, Vector
DATA
0
1
0
1
1
1
1
MC6
T1T2T3
I, Vector+1
DATA
0
1
0
1
1
1
1
UM005001-ZMP0400
1
Z8018x Family
MPU User Manual
281
Operating Modes Summary
REQUEST ACCEPTANCES IN EACH OPERATING MODE
Table 53.
Current Normal
Status Operation
(CPU mode
and IOSTOP
Request
Mode)
Request Acceptances in Each Operating Mode
WAIT State
Refresh
Cycle
Interrupt
Acknowledge
Cycle
DMA Cycle
BUS
RELEASE SLEEP
Mode
Mode
SYSTEM
STOP
Mode
WAIT
Acceptable
Acceptable
Not
acceptable
Acceptable
Acceptable
Not
acceptable
Not
acceptable
Not
acceptable
Refresh Request
Request of Refresh
by the on-chip
Refresh Controller
Refresh cycle Not
begins at the
acceptable
end of Machine
Cycle (MC)
Not
acceptable
Refresh cycle
begins at the
end MC
Refresh cycle Not
begins at the acceptable
end of MC
Not
acceptable
Not
acceptable
DREQ0
DREQ1
DMA cycle
begins at the
end of MC
Acceptable
Refresh cycle
precedes.
DMA cycle
begins at the
end of one
MC
Acceptable
DMA cycle
begins at the
end of MC.
Acceptable
Refer to
“DMA
Controller”
for details.
Acceptable Not
*After BUS acceptable
RELEASE
cycle, DMA
cycle begins
at the end of
one MC
Not
acceptable
BUSREQ
Bus is released Not
at the end of
acceptable
MC
Not
acceptable
Bus is released
at the end of
MC
Bus is
Continue
released at the BUS
end of MC
RELEASE
mode
Acceptable
Acceptable
Interrupt INT0,
INT1,
1NT2
Accepted after
executing the
current
instruction.
Not
acceptable
Not
acceptable
Acceptable
Return from
SLEEP
mode to
normal
operation.
Acceptable
Return from
SYSTEM
STOP mode
to normal
operation
DMA cycle
begins at the
end of MC
Accepted
Not
after
acceptable
executing the
current
instruction
Not
acceptable
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
282
Table 53.
Current Normal
Status Operation
(CPU mode
and IOSTOP
Mode)
Request
Request Acceptances in Each Operating Mode
DMA Cycle
BUS
RELEASE SLEEP
Mode
Mode
SYSTEM
STOP
Mode
↑
↑
Not
acceptable
WAIT State
Refresh
Cycle
Interrupt
Acknowledge
Cycle
Internal ↑
I/O
Interrupt
↑
↑
↑
↑
↑
↑
Not acceptable Acceptable
Interrupt
DMA cycle
acknowledge
stops
cycle precedes.
NMI is accepted
after executing
NMI
↑
Acceptable
Return from
SYSTEM
STOP mode
to normal
operation
Note: * Not acceptable when DMA Request is in level-sense.
↑: Same as above.
MC: Machine Cycle
REQUEST PRIORITY
The Z80180 features three types of requests.
.
Table 54. The Z80180 Types of Requests
Type 1
Accepted in specified state
WAIT
Type 2
Accepted in each machine cycle
Refresh Request, DMA
Request, and Bus Request.
Type 3
Accepted in each instruction
Interrupt Request
Type 1, Type 2, and Type 3 requests priority as follows.
•
•
UM005001-ZMP0400
Highest priority Type 1 > Type 2 > Type 3 lowest priority
Each request priority in Type 2 is shown as follows. highest priority
Bus Req. > Refresh Req. > DMA Request lowest priority
Z8018x Family
MPU User Manual
283
Note: If Bus Request and Refresh Request occur simultaneously,
Bus Request is accepted but Refresh Request is cleared.
OPERATION MODE TRANSITION
NORMAL *1
0
T=
SE
RE
0
T=
SE
RE
HAL
T In
stru
ctio
n
Inte
rru
pt
RESET = 0
RESET
HALT
P
SL
0
S
RE
ET
=0
I nte
rru
pt
SL
PI
IOSTOP = 1
IOSTOP = 0
RESET = 0
SYSTEM
STOP
on
cti
tru
t
Ins
up
err
Int
RE
SE
T=
SLEEP
nst
ruc
tion
IOSTOP
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
284
En
1
T=
SE
RE
RESET = 0
=0
EQ
SR
BU
=1
BUS
RELEASE
Figure 94.
EF R
E SH
Q
of R
=0
=1
RE Q
REQ
B US
=0
BUS
ET
B
RE
US
SH
RES
FRE
=0
DMA
H
ES
FR
RE uest
Req
ET
E
of R
RE
S
End
RESET
Re
que
st *
2
do
fD
MA
*3
En d
RE
T
SE
DM
A
REF
R
Req E SH
ues
t
NORMAL *1
=0
REFRESH
Operation Mode Transition
* 1. NORMAL: CPU executes instructions normally in NORMAL mode.
* 2. DMA request: DMA is requested in the following cases.
– DREQ0, DREQ1 = 0
memory to/from (memory mapped) I/0 DMA transfer
– b. DEO = 1 (memory to/from memory DMA transfer)
* 3. DMA end: DMA ends in the following cases:
UM005001-ZMP0400
Z8018x Family
MPU User Manual
285
–
–
–
DREQ0, DREQ1 = 1
memory to/from (memory mapped)
I/O DMA transfer
BCR0, BCR1 = 0000H (all DMA transfers)
NMI = 0 (all DMA transfers)
OTHER OPERATION MODE TRANSITIONS
The following operation mode transitions are also possible.
1.
HALT
IOSTOP
2.
{
{
}
}
DMA
REFRESH
BUS RELEASE
DMA
REFRESH
BUS RELEASE
SLEEP
BUS RELEASE
SYSTEM STOP
BUS RELEASE
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
286
UM005001-ZMP0400
Z8018x Family
MPU User Manual
287
Status Signals
PIN OUTPUTS IN EACH OPERATING MODE
Table 55 describes pin outputs in each operating mode.
Table 55.
Pin Outputs in Each Operating Mode
M1 MREQ IORQ RD WR RFSH HALT BUSACK ST
Address Data
BUS
BUS
Op Code Fetch
(1st Op Code)
0
0
1
0
1
1
1
1
0
A
IN
Op Code Fetch
(except 1 st Op
Code)
0
0
1
0
1
1
1
1
1
A
IN
MemRead
1
0
1
0
1
1
1
1
1
A
IN
Memory Write
1
0
1
1
0
1
1
1
1
A
OUT
I/O Read
1
1
0
0
1
1
1
1
1
A
IN
I/O Write
1
1
0
1
0
1
1
1
1
A
OUT
Internal
Operation
1
1
1
1
1
1
1
1
1
A
IN
1
0
1
1
1
0
1
1
*
A
IN
NMI
0
0
1
0
1
1
1
1
0
A
IN
INT0
0
1
0
1
1
1
1
1
0
A
IN
INT1, INT2 &
Internal
Interrupts
1
1
1
1
1
1
1
1
0
A
IN
BUS RELEASE
1
Z
Z
Z
Z
1
1
0
*
Z
IN
HALT
0
0
1
0
1
1
0
1
0
A
IN
SLEEP
1
1
1
1
1
1
0
1
1
1
IN
Mode
CPU
Operation
Refresh
Interrupt
Acknowledge
Cycle
(1st Machine
Cycle)
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
288
Table 55.
Pin Outputs in Each Operating Mode (Continued)
Mode
Internal
DMA
M1 MREQ IORQ RD WR RFSH HALT BUSACK ST
Address Data
BUS
BUS
Memory Read
1
0
1
0
1
1
*
1
0
A
IN
Memory Write
1
0
1
1
0
1
*
1
0
A
OUT
I/O Read
1
1
0
0
1
1
*
1
0
A
IN
I/O Write
1
1
0
1
0
1
*
1
0
A
OUT
1
1
1
1
1
1
1
1
1
Z
IN
RESET
•
•
•
•
•
•
•
1 : High
0 : Low
A : Programmable
Z : High Impedance
IN : Input
OUT : Output
* : Invalid
PIN STATUS
Tables 56 describes the status of each ping during RESET and LOW
POWER OPERATION modes.
UM005001-ZMP0400
Z8018x Family
MPU User Manual
289
Table 56.
Pin Status During RESET and LOW POWER OPERATION Modes
Pin Status in Each Operation Mode
Symbol
Pin Function
RESET
SLEEP
IOSTOP
SYSTEM
STOP
WAIT
—
IN (N)
IN (N)
IN (A)
IN (N)
BUSACK
—
1
OUT
OUT
OUT
BUSREQ
—
IN (N)
IN (A)
IN (A)
IN (A)
RESET
—
0
IN (A)
IN (A)
IN (A)
NMI
—
IN (N)
IN (A)
IN (A)
IN (A)
INT0
—
IN (N)
IN (A)
IN (A)
IN (A)
INT1
—
IN (N)
IN (A)
IN (A)
IN (A)
INT2
—
IN (N)
IN (A)
IN (A)
IN (A)
ST
—
1
1
OUT
1
A0–A17, A19
—
Z
1
A
1
A18/TOUT
A18
Z
1
A
1
TOUT
Z
OUT
H
H
D0–D7
—
Z
Z
A
Z
RTS0
—
1
H
OUT
H
CTS0
—
IN (N)
IN (A)
IN (N)
N (N)
DCD0
—
IN (N)
IN (A)
IN (N)
IN (N)
TXA0
—
1
OUT
H
H
RXA0
—
IN (N)
IN (A)
IN (N)
IN (N)
Z
OUT
Z
Z
CKA0/DREQ0 CKA0
(Internal Clock Mode)
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
290
Table 56.
Pin Status During RESET and LOW POWER OPERATION Modes (Continued)
Pin Status in Each Operation Mode
Pin Function
RESET
SLEEP
IOSTOP
SYSTEM
STOP
CKA0
(External Clock Mode)
Z
IN (A)
IN (N)
IN (N)
DREQ0
Z
IN (N)
IN (A)
IN (N)
TXA1
—
1
OUT
H
H
RXA1
—
IN (N)
IN (A)
IN (N)
IN (N)
Z
OUT
Z
Z
CKA1
(External Clock Mode)
Z
IN (A)
IN (N)
IN (N)
TEND0
Z
1
OUT
1
TXS
—
1
OUT
H
H
RXS/CTS 1
RXS
IN (N)
IN (A)
IN (N)
IN (N)
CTS1
IN (N)
IN (A)
IN (N)
IN (N)
CKS
(Internal Clock Mode)
Z
OUT
1
1
CKS
(External Clock Mode)
Z
IN (A)
Z
Z
DREQ1
—
IN (N)
IN (N)
IN (A)
IN (N)
TEND1
—
1
1
OUT
1
HALT
—
1
0
OUT
0
RFSH
—
1
1
OUT
1
IORQ
—
1
1
OUT
1
Symbol
CKA1/TEND0 CKA1
(Internal Clock Mode)
CKS
UM005001-ZMP0400
Z8018x Family
MPU User Manual
29 1
Table 56.
Pin Status During RESET and LOW POWER OPERATION Modes (Continued)
Pin Status in Each Operation Mode
Symbol
Pin Function
RESET
SLEEP
IOSTOP
SYSTEM
STOP
MREQ
—
1
1
OUT
1
E
—
0
E Clock
Output
←
←
M1
—
1
1
OUT
1
WR
—
1
1
OUT
1
RD
—
1
1
OUT
1
Phi
—
Phi Clock
←
←
←
Output
•
•
•
•
1: HIGH 0: LOW A: Programmable Z: High Impedance
IN (A): Input (Active) IN (N): Input (Not active) OUT: Output
H: Holds the previous state
← : same as the left
UM005001-ZMP0400
Z 8018x Fam il
y
M PU Us e r M anual
292
UM005001-ZMP0400
Z8018x Family
MPU User Manual
293
I/O Registers
INTERNAL I/O REGISTERS
By programming IOA7 and IOA6 as the I/O control register, internal I/O
register addresses are relocatable within ranges from0000H to 00FFH in
the I/O address space.
Table 57.
Register
ASCI Control Register A
Channel 0:
Internal I/O Registers
Mnemonics Address
CNTLA0
0
Remarks
0
MPBR/
EFR
MOD2 MOD1
bit
MPE
RE
TE
during RESET
0
0
0
1
invalid
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
RTS0
MOD0
MODE Selection
Multi Processor Bit Receive/
1 Reset
Error Flag
Request to Send
Transmit Enable
Receive Enable
Multi Processor Enable
ASCI Control Register A
Channel 1:
CNTLA1
0
1
bit
MPE
during RESET
0
R/W
R/W
RE
TE
0
0
R/W
R/W
CKA1D
MPBR/
EFR
1
invalid
0
0
R/W
R/W
R/W
R/W
MOD2 MOD1
MOD0
0
R/W
MODE Selection
Multi Processor Bit Receive/
Error Flag Reset
CKA1 Disable
Transmit Enable
Receive Enable
Multi Processor Enable
MOD 2
0
0
0
0
1
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
0
1
0
1
0
1
Start + 7 bit Data + 1 Stop
Start + 7 bit Data + 2 Stop
Start + 7 bit Data + Parity + 1 Stop
Start + 7 bit Data + Parity + 2 Stop
Start + 8 bit Data + 1 Stop
Start + 8 bit Data + 2 Stop
Start + 8 bit Data + Parity + 1 Stop
Start + 8 bit Data + Parity + 2 Stop
UM005001-ZMP0400
Z8018x Family
MPU User Manual
294
Table 57.
Register
ASCI Control Register B
Channel 0:
Internal I/O Registers (Continued)
Mnemonics Address
CNTLB0
0
Remarks
2
CTS/
PS
PEO
DR
SS2
SS1
0
*
0
0
1
1
1
R/W
R/W
R/W
R/W
R/W
R/W
R/W
bit
MPBT
MP
during RESET
invalid
R/W
R/W
SS0
Clock Source and
Speed Select
Divide Ratio
Parity Even or Odd
Clear to send/Prescale
Multi Processor
Multi Processor Bit Transmit
* CTS: Depending on the condition 0f CTS Pin.
PS: Cleared to 0.
ASCI Control Register B
Channel 1:
CNTLB1
0
3
MPBT
MP
CTS/
PS
DR
SS2
during RESET
invalid
0
0
0
0
1
1
1
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
bit
PEO
SS1
SS0
Clock Source and
Speed Select
Divide Ratio
Parity Even or Odd
Clear to Send/Prescale
Multi Processor
Multi Processor Bit Transmit
General
divide ratio
SS2 1 0
0
0
0
0
1
1
1
0
0
1
1
0
0
1
0
1
0
1
0
1
0
1 1 1
UM005001-ZMP0400
PS=0
(divide ratio=10)
PS=1
(divide ratio=30)
DR=0 (X 16)
DR=1 (X 64)
160
φ ÷
÷
320
÷
640
÷ 1280
÷ 2560
÷ 5120
÷ 10240
φ ÷
÷
÷
÷
÷
÷
÷
DR=0 (X 16)
640
1280
2560
5120
10240
20480
40960
External clock (frequency < φ ÷ 40)
φ ÷
÷
÷
÷
÷
÷
÷
480
960
1920
3840
7680
15360
30720
DR=1 (X 64)
φ ÷
÷
÷
÷
÷
÷
÷
1920
3840
7680
15360
30720
61440
122880
Z8018x Family
MPU User Manual
295
Table 57.
Register
ASCI Status Channel 0:
Internal I/O Registers (Continued)
Mnemonics Address
STAT0
0
Remarks
4
bit
during RESET
RDRF
0
R/W
R
OVRN
PE
FE
RIE
DCD0
TDRE
0
0
0
invalid
*
**
R
R
R
R/W
R
R
TIE
0
R/W
Transmit Interrupt Enable
Transmit Data Register Empty
Data Carrier Detect
Receive Interrupt Enable
Framing Error
Parity Error
Overrun Error
Receive Data Register Full
* DCD0: Depending on the condition of DCD0 Pin.
ASCI Status Channel 1:
STAT1
0
L
TDRE
1
H
0
** CTS0 Pin
5
bit
during RESET
R/W
RDRF
0
R
OVRN
PE
FE
0
0
0
R
R
R
RIE
CTS1E TDRE
0
R/W
0
1
R
R
TIE
0
R/W
Transmit Interrupt Enable
Transmit Data Register Empty
CTS1 Enable
Receive Interrupt Enable
Framing Error
Parity Error
Overrun Error
Receive Data Register Full
UM005001-ZMP0400
Z8018x Family
MPU User Manual
296
Table 57.
Register
Internal I/O Registers (Continued)
Mnemonics Address
ASCI Transmit Data
Register Channel 0:
TDR0
0
6
ASCI Transmit Data
Register Channel 1:
TDR1
0
7
ASCI Receive Data
Register Channel 0:
TSR0
0
8
ASCI Receive Data
Register Channel 1:
TSR1
0
9
CSI/O Control Register:
CNTR
0
A
Remarks
bit
EF
EIE
RE
TE
during RESET
0
0
0
0
R/W
R/W
R/W
R/W
R
—
1
SS2
SS1
1
1
SS0
1
R/W
R/W
R/W
Speed Select
Transmit Enable
Receive Enable
End Interrupt Enable
End Flag
SS2 1 0
0
0
0
0
UM005001-ZMP0400
0
0
1
1
0
1
0
1
Baud Rate
Phi ÷
÷
÷
÷
20
40
80
160
SS2 1 0
1
1
1
1
0
0
1
1
0
1
0
1
Baud Rate
Phi ÷
÷
÷
320
640
1280
External
frequency < ÷ 20)
Z8018x Family
MPU User Manual
297
Table 57.
Register
Internal I/O Registers (Continued)
Mnemonics Address
CSI/O Transmit/
Receive Data Register:
TRDR
0
B
Timer Data Register
Channel 0L:
TMDR0L
0
C
Timer Data Register
Channel 0H:
TMDR0H
0
D
Timer Reload Register
Channel 0L:
RLDR0L
0
E
Timer Reload Register
Channel 0H:
RLDR0H
0
F
Timer Control Register
Channel 0L:
TCR
1
0
Remarks
TE1
TE0
TOC1
TOC0
TDE1
during RESET
0
0
0
0
0
0
0
0
R/W
R
R
R/W
R/W
R/W
R/W
R/W
bit
TF1
TF0
R/W
TDE0
Timer Down
Count Enable 1,0
Timer Output Control 1,0
Timer Interrupt Enable 1,0
Timer Interrupt Flag 1,0
TOC1,0
00
01
10
11
A18/TOUT
Inhibited
Toggle
0
1
UM005001-ZMP0400
Z8018x Family
MPU User Manual
298
Table 57.
Register
Timer Data Register
Channel 1L:
Timer Data Register
Channel 1H:
Timer Reload Register
Channel 1L
Timer Reload Register
Channel 1H:
Free Running Counter:
DMA Source Address
Register Channel 0L:
DMA Source Address
Register Channel 0H:
DMA Source Address
Register Channel 0B:
DMA Destination Address
Register Channel 0L:
DMA Destination Address
Register Channel 0H:
DMA Destination Address
Register Channel 0B:
DMA Byte Count Register
Channel 0L:
DMA Byte Count Register
Channel 0H:
DMA Memory Address
Register
Channel 1L:
DMA Memory Address
Register
Channel 1H:
Internal I/O Registers (Continued)
Mnemonics Address
TMDR1L
1
4
TMDR1H
1
5
RLDR1L
1
6
RLDR1H
1
7
FRC
SAR0L
1
2
8
0
SAR0H
2
1
SAR0B
2
2
DAR0L
2
3
DAR0H
2
4
DAR0B
2
5
BCROL
2
6
BCROH
2
7
MAR1L
2
8
MAR1H
2
9
Remarks
Read only
Bits 0-2 (3) are used for SAR0B
A19*, A18, A17, A16
X
X
X
X
X
X
0
0
1
0
1
0
X
X
1
1
Bits 0-2 (3) are used for DAR0B
A19*,
A18,
A17,
A16
X
X
X
X
X
X
0
0
1
0
1
0
X
X
1
1
DMA Transfer Request
DREQ0 (external)
RDR0 (ASCI0)
RDR1 (ASCI1)
Not used
DMA Transfer Request
DREQ0 (external)
TDR0 (ASCI0)
TDR1 (ASCI1)
Not used
* In the R1 and Z mask, these DMAC registers are expanded from 4 bits to 3 bits in the
package version of CP-68.
UM005001-ZMP0400
Z8018x Family
MPU User Manual
299
Table 57.
Register
DMA Memory Address
Register
Channel 1B:
Internal I/O Registers (Continued)
Mnemonics Address
MAR1B
2
A
DMA I/O Address Register IAR1L
Channel 1L:
2
B
DMA I/O Address Register IAR1H
Channel 1H
2
C
DMA Byte Count Register BCR1L
Channel 1L:
2
E
DMA Byte Count Register
Channel 1H:
BCR1H
2
F
DMA Status Register:
3
0
DSTAT
Remarks
Bits 0 - 2 are used for MAR1B
bit
during RESET
R/W
DE1
DE0
0
0
1
1
R/W
W
W
R/W
DWE1 DWE0
DIE1
R/W
0
DIE0
—
DME
0
1
0
R/W
R
DMA Master enable
DMA Interrupt Enable 1,0
DMA Enable Bit Write Enable 1,0
DMA enable ch 1,0
DMA Mode Register:
DMODE
3
1
bit
—
—
DM1
DM0
during RESET
1
1
0
0
R/W
R/W
SM1
R/W
SM0
MMOD
—
0
0
0
1
R/W
R/W
R/W
Memory MODE select
Ch 0 Source Mode 1,0
Ch 0 Destination Mode 1,0
DM1,0
0
0
1
1
Destination
0
1
0
1
MMOD
0
1
M
M
M
I/O
Address
DAR0+1
DAR0-1
DAR0 fixed
DAR0 fixed
SM1,0
0
0
1
1
0
1
0
1
Source
M
M
M
I/O
Address
SAR0+1
SAR0-1
SAR0 fixed
SAR0 fixed
Mode
Cycle Steal Mode
Burst Mode
UM005001-ZMP0400
Z8018x Family
MPU User Manual
300
Table 57.
Register
MMU Common Base
Register:
Internal I/O Registers (Continued)
Mnemonics Address
CBR
3
Remarks
8
CB7
CB6
CB5
CB4
CB3
CB2
CB1
during RESET
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
bit
CB0
0
R/W
MMU Common Base Register
MMU Bank Base Register BBR
3
9
BB7
BB6
BB5
BB4
BB3
BB2
BB1
during RESET
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
bit
BB0
0
R/W
MMU Bank Base Register
MMU Common/Bank
Register
CBAR
3
A
CA3
CA2
CA1
CA0
BA3
BA2
BA1
during RESET
1
1
1
1
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
bit
R/W
R/W
R/W
BA0
MMU Bank
Area Register
MMU Common Area Register
Operation Mode Control
Register
OMCR
3
E
MIE
MITE
IOC
during RESET
1
1
1
R/W
R/W
W
R/W
bit
—
—
—
—
—
1
1
1
1
1
I/O Compatibility
M1 Temporary Enable
M1 Enable
I/O Control Register:
ICR
3
F
IOA7
IOA6
IOSTP
during RESET
0
0
0
R/W
R/W
R/W
R/W
bit
—
—
—
—
—
1
1
1
1
1
I/O Stop
I/O Address
UM005001-ZMP0400
Z8018x Family
MPU User Manual
301
Table 57.
Register
DMA/WAIT Control
Register:
Internal I/O Registers (Continued)
Mnemonics Address
DCNTL
3
Remarks
2
MWI1
MWI0
IWI1
DMS1
DMS0
during RESET
1
1
1
1
0
0
R/W
R/W
R/W
R/W
R/W
R/W
bit
IWI0
R/W
DIMA1 DIMA0
0
0
R/W
R/W
DMA Ch 1
I/O Memory
Mode Select
I/O Wait Insertion
Memory Wait Insertion
MWI1,0
00
01
10
11
DMSi
1
0
DIM1,0
00
01
10
11
The number of
wait states
0
1
2
3
IWI1,0
00
01
10
11
DREQi Select, i=1,0
The number of
wait states
0
2
3
4
Sense
Edge sense
Level sense
Transfer Mode
M→ I/O
M→ I/O
I/O→ M
I/O→ M
Address Increment/Decrement
MAR1+1
MAR1-1
IAR1 fixed
IAR1 fixed
IAR1 fixed
IAR1 fixed
MAR1+1
MAR1-1
UM005001-ZMP0400
Z8018x Family
MPU User Manual
302
Table 57.
Register
Interrupt Vector Low
Register
Internal I/O Registers (Continued)
Mnemonics Address
IL
3
Remarks
3
IL7
IL6
IL5
during RESET
0
0
0
R/W
R/W
R/W
R/W
bit
—
0
—
—
—
—
0
0
0
0
ITE2
ITE1
ITE0
0
0
0
R/W
R/W
Interrupt Vector Low
INT/TRAP Control
Register
ITC
3
4
TRAP
UF0
during RESET
0
0
R/W
R/W
R
bit
—
1
—
1
—
1
R/W
INT Enable 2,1,0
Unidentified Fetch Object
TRAP
Refresh Control Register:
RCR
3
6
REFE
REFW
during RESET
1
1
R/W
R/W
bit
—
1
—
1
R/W
—
—
1
1
CYC1
CYC0
0
0
R/W
R/W
Cycle select
Refresh Wait State
Refresh Enable
Interval of Refresh Cycle
00
01
10
11
UM005001-ZMP0400
10 states
20
40
80
Z8018x Family
MPU User Manual
303
ORDERING INFORMATION
Codes
•
Package
P = Plastic Dip
V = Plastic Chip Carrier
F = Quad Flat Pack
•
Temperature
S = 0°C to +70°C
E = -40°C to 100°C
•
Speed
06 = 6 MHz
08 = 8 MHz
10 = 10 MHz
•
Environmental
C = Plastic Standard
•
Example
Z8018008PSC is an 80180 8 MHz, Plastic DIP, 0
°C to
70°C, Plastic Standard Flow.
Z
80180
08
P
S
C
Environmental Flow
Temperature
Package
Speed
Product Number
ZiLOG Prefix
UM005001-ZMP0400
Z8018x Family
MPU User Manual
304
UM005001-ZMP0400
Z8018x Family
MPU User Manual
305
A
B
AC characteristics 197
Baud rate selection
ASCI 142
CSI/O 150
Address generation, physical 64
Address map
I/O 44
I/O address translation 57
Logical examples 55
Logical memory organization 58
Logical space configuration 59
Physical address transition 56
Addressing
Extended 182
I/O 184
Indexed 182
Indirect 181
Architecture 12
ASCI
Baud rate selection 142
Block diagram 117
Clock diagram 141
Control register A0 125
Control register A1 128
Control register B 131
Functions 116
Interrupt request circuit diagram 140
Register descriptions 117
Status register 0 120
Status register 1 123
Asynchronous serial communications interface
(ASCI) 14
Block diagram 6
ASCI 117
CSI/O 146
DMAC 92
MMU 56
PRT 157
Bus state controller 13
C
Central processing unit (CPU) 14
Circuit diagram, ASCI interrupt request 140
Clock generator 13
Clocked serial I/O (CSI/O) 14
CPU register configurations 176
CPU timing
Basic instruction 23
BUSREQ/BUSACK Bus Exchange 25
HALT and Low Power modes 31
I/O data read/write 22
Internal I/O registers 41
MMU register description 60
Op Code fetch timing 18
Operand and data read/write 20
RESET 25
Wait state generator 27
UM005001-ZMP0400
Z8018x Family
MPU User Manual
306
Direct register bit field definitions 181
CSI/O
Baud rate selection 150
Block diagram 146
Control/Status register 147, 150, 159,
Divide ratio
DMA
Controller (DMAC) 90
CYCLE STEAL mode timing diagram
160, 161, 172
External clock receivetiming diagram 156
External clock transmit timing diagram
106
Edge-sense timing diagram 108
Interrupt request generation 114
Level-sense timing diagram 107
Mode register (DMODE) 97
Operation 104
Status register (DSTAT) 95
TEND0 output timing diagram 108
Transfer request 110
WAIT control register 100
154
Internal clock receivetiming diagram 155
Internal clock transmit timing diagram
153
interrupt request generation 151
Operation 151
Receive/Transmit timing diagram 204
Timer initialization, count down and reload
timing diagram 163
Timer output control 163
Timer output timing diagram 164
Cycle timing
87
D
134
DMAC
Block diagram 92
Register 93
DRAM refresh intervals 89
Dynamic RAM refresh control 86
Data formats 131
DC characteristics
Absolute maximum ratings 185
Z80180 186
Z8L180 189
Z8S180 187
DCD0 timing diagram 139
Description, general 1
Design rules, circuit board 170
UM005001-ZMP0400
E
E clock
BUS RELEASE, SLEEP and SYSTEM
STOP modes timing diagram 201
Memory and I/O R/W cycles timing diagram 201
Minimum timing example of PWEL and
PWEH timing diagram 202
Timing conditions 166
Timing diagram (R/W and INTACK cy-
Z8018x Family
MPU User Manual
307
cles)
167
INT0
Interrupt mode 2 timing 80
Mode 1 interrupt sequence 77
Mode 1 timing 78
Timing diagram (SLEEP and SYSTEM
STOP modes) 168
Extended addressing 182
External clock rise and fall time 204
INT0 mode 0 timing 76
Interrupt
F
Features
Acknowledge cycle timings 82
Control registers and flags 65
Controller 13
CSI/O request generation 151
DMA request generation 114
Enable (ITE) 68
INT/TRAP control register (ITC) 67
Maskable interrupt 0 (INT0) 75
Non-maskable 72
PRT request generation 164
Sources 65
Sources during reset 83
TRAP 70
Vector register (I) 66
1
H
HALT mode
31
I
I/O
Addressing 184
Control register (ICR) 42
I/O control register 42
Immediate addressing
Addressing
Immediate
183
Indexed addressing 182
Indirect addressing 181
IOSTOP mode 35
L
Level-sense programming 109
Input ris and fall time (except EXTAL and RESET) timing diagram 204
Logical memory organization 58
Instruction set
M
CPU registers 175
Flag register 178
Summary
173
M1 temporary enable timing 16
Maskable interrupt level 0 75
UM005001-ZMP0400
Z8018x Family
MPU User Manual
308
Memory and I/O Wait state insertion 29
P
Memory management unit (MMU) 13
Pin description
109
Memory to memory 105
Memory to ASCI
A0 through CTS1 7
BUSREQ through RFSH 9
D0 through INT2 8
RTS0 through TEND1 10
TEST through XTAL 10
MMU Register description 60
Mode
HALT 31
IOSTOP 35
SLEEP 33
SYSTEM STOP 35
Modem control signals 138
N
Pin package
64-pin DIP 3
68-pin PLCC 4
80-pin QFP 5
Programmable reload timer (PRT) 14
Programming
Level-sense
NMI
and DMA operation timing diagram 115
Use 74
PRT
Block diagram 157
Bus release mode timing diagram 167
Interrupt request generation 164
Timer control register 161
Non-maskable interrupt 72
O
On-chip clock generator
Circuit board design rules 170
External clock interface 169
Operating frequencies 168
Operation modes
Control register 84
CPU timing 18
IOC 16
M1 Enable 15
M1 temporary enable 16
UM005001-ZMP0400
109
R
Refresh
87
Control register 88
Register
ASCI Control A0 125
ASCI Control A1 128
ASCI Control B 131
ASCI Status 0 120
ASCI Status 1 123
Z8018x Family
MPU User Manual
309
CSI/O control/status 147, 150, 159,
Timing diagram
SLP execution cycle 203
160, 161, 172
Direct bit field definitions 181
DMA mode (DMODE) 97
DMA status 95
DMA/WAIT control 100
Flag 178
I/O Control 42
I/O control (ICR) 42
Indirect addressing 181
INT/TRAP control (ITC) 67
Interrupt Vector (I) 66
MMU bank base (BBR) 62
MMU common bank area (CBAR) 60
MMU common base (CBR) 61
Operation mode control 15, 84
PRT timer control register 161
Refresh control 88
Relative addressing
Addressing
Relative
183
RETI
control signal states 85
Instruction sequence 84
RTS0 timing diagram 140
S
Secondary bus interface 165
SLEEP mode
33
SLP execution cycle timing diagram
Status summary table 10
SYSTEM STOP mode 35
T
Test conditions, standard 205
Timer initialization, count down and reload
163
Timer output timing diagram
Timing diagram
Timer output 202
Timing diagram 163
AC 197
Bus Exchange Timing During CPU Internal Operation 27
Bus Exchange Timing During Memory
Read 26
CPU (I/O Read/Write cycles) 199
CSI/O external clock receive 156
CSI/O external clock transmit 154
CSI/O internal clock receive 155
CSI/O internal clock transmit 153
CSI/O receive/transmit 204
CSI/O timer output 164
DCD0 139
DMA control signals 200
DMA CYCLE STEAL mode 106
DMA edge-sense 108
DMA level-sense 107
UM005001-ZMP0400
Z8018x Family
MPU User Manual
310
DMA TEND0 output 108
E clock (memory and I/O R/W cycles) 201
E clock (R/W and INTACK cycles) 167
E clock (SLEEP and SYSTEM STOP
modes) 168
E clock BUS RELEASE, SLEEP and SYSTEM STOP modes) 201
E clock minimum timing example of
PWEL and PWEH) 202
External clock rise and fall 204
HALT 33
I/O Read and Write cycles with IOC = 0 17
I/O read and write cycles with IOC=1 17
I/O read/write timing 23
Input rise and fall time 204
Instruction 24
INT0 interrupt mode 2 80
INT0 mode 0 76
INT0 mode 1 78
INT1, INT2 and Internal interrupts 86
M1 temporary enable 16
Memory read/write timing (with Wait
state) 22
Memory read/write timing (without Wait
state) 21
NMI and DMA operation 115
Op Code Fetch timing (with Wait state) 20
Op Code Fetch timing (without Wait state)
19
PRT bus release mode 167
Refresh cycle 87
RESET 25
RTS0 140
UM005001-ZMP0400
35
SLEEP
TRAP timing - 2nd Op Code Undefined 71
TRAP timing - 3rd Op Code Undefined 72
WAIT
TRAP
28
68
Interrupt 70
Timing
71
U
Undefined Fetch Object (UFO) 68
V
Vector acquisition
INT0 mode 2
INT1, INT2
79
81
Vector table 82
W
Wait state generation
I/O Wait insertion
Memory and
29
29
Programmable Wait state insertion 28
Wait input and reset 30
Wait state insertion 30