CEL ZIC2410FG72R

ZIC2410 Datasheet
peripheral functions such as timers and UART
and is one of the first devices to provide an
embedded Voice CODEC. This chip is ideal for
very low power applications.
APPLICATIONS
„
Home Automation and Security
„
Automatic Meter Reading
„
Factory Automation and Motor Control
„
Medical Patient Monitoring
„
Voice Applications
„
Replacement for legacy wired UART
„
Energy Management
„
Remote Keyless Entry w/
Acknowledgement
„
Toys
„
PC peripherals
The ZIC2410 is available in two industry standard
packages: a 48-pin QFN (7x7mm) or a 72-pin
VFBGA (5x5mm) package.
CEL provides its customers with the CEL ZigBee
Stack, software in a compiled library, as well as all
the hardware & software tools required to develop
custom applications. User application software
can be compiled using any popular C-language
compiler such as Keil.
KEY FEATURES
„
„
„
„
„
„
„
„
Embedded 8051 Compatible
Microprocessor with 96KB Embedded
Flash Memory for Program Space plus
8KB of Data Memory
Scalable Data Rate: 250kbps for ZigBee,
500kbps and 1Mbps for custom
applications.
Voice Codec Support:
µ-law/a-law/ADPCM
High RF RX Sensitivity: –98dBm @1.5V
High RF TX Power: +8dBm @1.5V
4 Level Power Management Scheme
with Deep Sleep Mode (0.3µA)
Single Voltage operation: 1.9 to 3.3V
using an internal regulator (1.5V core)
Software Tools and Libraries for the
Development of Custom Applications
DESCRIPTION:
ZIC2410 is a true single-chip solution, compliant
with ZigBee specifications and IEEE802.15.4, a
complete wireless solution for all ZigBee
applications. The ZIC2410 consists of an RF
transceiver with baseband modem, a hardwired
MAC and an embedded 8051 microcontroller with
internal flash memory.
The device provides
numerous
general-purpose
I/O
pins,
Rev A
FEATURES
„
RF Transceiver
„
„
„
„
„
„
„
„
„
„
„
Single-chip 2.4GHz RF Transceiver
Programmable Output Power up to
[email protected]
High Sensitivity of –[email protected]
Scalable Data Rate: 250Kbps for ZigBee,
500Kbps and 1Mbps for custom application
On-chip VCO, LNA, and PA
Low Operating Voltage of 1.5V
Direct Sequence Spread Spectrum
O-QPSK Modulation
RSSI Measurement
Compliant to IEEE802.15.4
No External T/R Switch or Filter needed
Hardwired MAC
„
„
„
„
„
„
„
„
„
„
„
„
„
„
„
„
„
„
„
„
„
„
Two 256-byte circular FIFOs
FIFO management
AES Encryption/Decryption Engine (128bit)
CRC-16 Computation and Check
8051 Compatible (single cycle execution)
96KB Embedded Flash Memory
8KB Data Memory
128-byte CPU dedicated Memory
1KB Boot ROM
Dual DPTR Support
Multi-Bank Support for 96KB Program
Memory (3Banks of 32KB)
I2S/PCM Interface with two128-byte FIFOs
µ-law/a-law/ADPCM Voice Codec
Two High-Speed UARTs with Two 16-byte
FIFOs (up to 1Mbps)
4 Timers/2 PWMs
Watchdog Timer
Sleep Timer
Quadrature Signal Decoder
24 General Purpose I/Os
Internal RC oscillator for Sleep Timer
On-chip Power-on-Reset
4-channel 8-bit ADC
SPI Master/Slave Interface
ISP (In System Programming)
Internal Temperature Sensor
Clock Inputs
„
„
16MHz Crystal for System Clock
(optional 19.2MHz)
32.768KHz Crystal for Sleep Timer (optional)
Power
„
„
8051-Compatible Microcontroller
„
„
„
„
Internal Regulator for Single Voltage
Operation w/ a large input voltage range
(1.9~3.3V)
4-Level Power Management Scheme with
Deep Sleep Mode (0.3µA)
Separate On-chip Regulators for Analog and
Digital Circuitry.
Battery Monitoring Support
Included Software
„
„
„
Application Framework
Software Tools
IEEE and ZigBee Compliant Libraries
Package Options
„
„
Lead-Free 48-pin QFN Package
(shown below)
(7mm x 7mm x 0.9mm)
Lead-Free 72-pin VFBGA Package
(5mm × 5mm x 0.9mm)
ORDERING INFORMATION
Ordering Part Number
ZIC2410QN48R
ZIC2410FG72R
ZIC2410-EDK-1
Description
48-pin QFN Package (T/R)
72-pin VFBGA Package (T/R)
Demonstration Kit
Minimum Order Quantity (MOQ)
Tape & Reel (2500 per reel)
Tape & Reel (2500 per reel)
1
ZIC2410 Datasheet
Table of Contents
1 FUNCTIONAL DESCRIPTION ............................................... 5 1.1 1.2 FUNCTIONAL OVERVIEW ................................................................ 6 MEMORY ORGANIZATION ............................................................... 7 1.2.1 1.2.2 1.2.3 1.2.4 PROGRAM MEMORY .......................................................................... 7 DATA MEMORY .................................................................................... 8 GENERAL PURPOSE REGISTERS (GPR) ......................................... 9 SPECIAL FUNCTION REGISTERS (SFR) ......................................... 10 1.3 RESET ............................................................................................. 17 1.4 CLOCK SOURCE ............................................................................ 19 1.5 INTERRUPT SCHEMES .................................................................. 20 1.6 POWER MANAGEMENT ................................................................. 22 1.7 ON-CHIP PERIPHERALS ................................................................ 26 1.7.1 TIMER 0/1 ........................................................................................... 26 1.7.2 TIMER 2/3, PWN 2/3 .......................................................................... 29 1.7.3 WATCHDOG TIMER ........................................................................... 31 1.7.4 SLEEP TIMER .................................................................................... 32 1.7.5 INTERNAL RC OSCILLATOR............................................................. 33 1.7.6 UART0/1 ............................................................................................. 34 1.7.7 SPI MASTER/SLAVE .......................................................................... 39 1.7.8 VOICE ................................................................................................. 42 1.7.9 RANDOM NUMBER GENERATOR (RNG) ........................................ 51 1.7.10 QUAD DECODER .............................................................................. 52 1.7.11 INTERNAL VOLTAGE REGULATOR .................................................. 53 1.7.12 4-CHANNEL 8-BIT SENSOR ADC ..................................................... 54 1.7.13 ON-CHIP POWER-ON RESET ........................................................... 55 1.7.14 TEMPERATURE SENSOR ................................................................. 56 1.7.15 BATTERY MONITORING ................................................................... 57 1.8 MEDIUM ACCESS CONTROL LAYER (MAC) ................................. 58 1.8.1 RECEIVED MODE .............................................................................. 59 1.8.2 TRANSMIT MODE .............................................................................. 60 1.8.3 DATA ENCRYPTION AND DECRYPTION.......................................... 60 1.9 PHYSICAL LAYER (PHY) ................................................................ 66 1.9.1 INTERRUPT ....................................................................................... 68 1.9.2 REGISTERS ....................................................................................... 68 1.10 IN-SYSTEM PROGRAMMING (ISP)................................................ 88 1.11 ZIC2410 INSTRUCTION SET SUMMARY ....................................... 89 1.12 DIGITAL I/O...................................................................................... 92 2 AC & DC CHARACTERISTICS............................................ 93 2.1 2.2 2.3 ABSOLUTE MAXIMUM RATINGS ................................................... 93 DC CHARACTERISTICS ................................................................. 93 ELECTRICAL SPECIFICATIONS .................................................... 94 2.3.1 ELECTRICAL SPECIFICATIONS with an 8MHz CLOCK ................... 94 2.3.2 ELECTRICAL SPECIFICATIONS with a 16MHz CLOCK ................... 97 2.3.3 AC CHARACTERISTICS .................................................................... 99 Rev A
Document No. 0005-05-07-00-000
Page 3 of 119
ZIC2410 Datasheet
3 PACKAGE & PIN DESCRIPTIONS.................................... 101 3.1 PIN ASSIGNMENTS ...................................................................... 101 3.1.1 QN48 Package ................................................................................. 101 3.1.2 FG72 Package .................................................................................. 104 3.2 PACKAGE INFORMATION ............................................................ 107 3.2.1 PACKAGE INFORMATION: ZIC2410QN48 (QN48pkg) .................. 107 3.2.2 PACKAGE INFORMATION: ZIC2410FG72 (FG72pkg) ................... 110 3.3 APPLICATION CIRCUITS ............................................................... 112 3.3.1 APPLICATION CIRCUITS (QN48 package) ..................................... 112 3.3.2 APPLICATION CIRCUITS (FG72 package) ..................................... 114 4 REFERENCES ................................................................... 116 4.1 4.2 4.3 5 TABLE OF TABLES......................................................................... 116 TABLE OF FIGURES ...................................................................... 117 TABLE OF EQUATIONS ................................................................. 119 REVISION HISTORY .......................................................... 119 Rev A
Document No. 0005-05-07-00-000
Page 4 of 119
ZIC2410 Datasheet
1 FUNCTIONAL DESCRIPTION Figure 1 shows the block diagram of ZIC2410. The ZIC2410 consists of a 2.4GHz RF, Modem
(PHY Layer), a MAC hardware engine, a Voice CODEC block, Clocks, Peripherals, and a
memory and Microcontroller (MCU) block.
Figure 1 – Functional Block Diagram of ZIC2410
Note: The ZIC2410QN48 has 22 GPIOs; the ZIC2410FG72 has 24.
Rev A
Document No. 0005-05-07-00-000
Page 5 of 119
ZIC2410 Datasheet
1.1 FUNCTIONAL OVERVIEW In the receive mode, the received RF signal is amplified by the Low Noise Amplifier (LNA),
down-converted to a quadrature signal and then to baseband. The baseband signal is filtered,
amplified, converted to a digital signal by the ADC and transferred to a modem. The data,
which is the result of signal processing such as dispreading, is transferred to the MAC block.
In transmit mode, the buffered data at the MAC is transferred to a baseband modem which,
after signal processing such as spreading and pulse shaping, outputs a signal through the DAC.
The Analog baseband signal is filtered by the low-pass filter, converted to RF signal by the upconversion mixer, is amplified by PA, and finally applied to the antenna.
The MAC block provides IEEE802.15.4 compliant hardware and it is located between
microprocessor and a baseband modem. MAC block includes FIFOs for transmitting/receiving
packet, AES engine for security operation, CRC and related control circuit. In addition, it
supports automatic CRC check and address decoding.
ZIC2410 integrates a high performance embedded microcontroller, compatible to an Intel i8051
microcontroller in an instruction level. This embedded microcontroller has 8-bit operation
architecture sufficient for controller applications. The embedded microcontroller has 4-stage
pipeline architecture to improve the performance over previous compatible chips making it
capable of executing simple instructions during a single cycle.
The memory organization of the embedded microcontroller consists of program memory and
data memory. The data memory has 2 memory areas. For more detailed explanation, refer to
the data memory section (1.2.2.)
The ZIC2410 includes 22 GPIO for the QN48 packaged device and 24 GPIO for the FG72
packaged part and various peripheral circuits to aid in the development of an application circuit
with an interrupt handler to control the peripherals. ZIC2410 uses 16MHz crystal oscillator for
RF PLL and 8MHz clock generated from 16MHz in clock generator is used for microcontroller,
MAC, and the clock of a baseband modem.
The ZIC2410 supports a voice function as follows. The data generated by an external ADC is
input to the voice block via I2S interface. After the data is received via I2S it is compressed by
the voice codec, and stored in Voice TXFIFO. The data in Voice TXFIFO is transferred to the
MAC TXFIFO and then transmitted via PHY. In contrast, the received data in MAC RXFIFO is
transferred to voice RXFIFO via DMA operation. The data in voice RXFIFO is decompressed
by the internal voice codec. The decompressed data is then transferred to the external DAC via
I2S interface.
Rev A
Document No. 0005-05-07-00-000
Page 6 of 119
ZIC2410 Datasheet
1.2 MEMORY ORGANIZATION 1.2.1 PROGRAM MEMORY The address space of the program memory is 64KB (0x0000~0XFFFF). Basically, the lower
63KB of program memory is implemented by Non-volatile memory. The upper 1KB from
0XFC00 to 0XFFFF is implemented by both Non-volatile memory and ROM. As shown in
Figure 2 below, there are two types of memory in the same address space. The address space,
which is implemented by Non-volatile memory, is used as general program memory and the
address space, which is implemented by ROM, is used for ISP (In-System Programming).
As shown in (a) of Figure 2 below, when Power is turned on, the upper 1KB of program memory
is mapped to ROM. As shown in (b) of Figure 2, if this program area (1KB) is used as nonvolatile program memory, ENROM should be set to ‘0’. See the SFR section (1.2.4) for
ENROM.
(a)
(b)
0xFFFF
0xFFFF
BOOT LOADER
(1KB)
0xFC00
0xFBFF
BOOT LOADER
(1KB)
0xFC00
0xFBFF
PROGRAM MEMORY
(64KB)
PROGRAM MEMORY
(63KB)
0x0000
0x0000
ENROM = 1 (AFTER
RESET)
ENROM = 0
Figure 2 – Address Map of Program Memory
ZIC2410 includes non-volatile memory of 96KB. However, as described already, program
memory area is 64KB. Therefore, if necessary, the upper 64KB of physical 96KB non-volatile
memory is separated into two 32KB memory banks. Each bank is logically mapped to the
program memory. When FBANK value is ‘0’, lower 64KB of non-volatile memory is used as
shown in (a) of Figure 3. When FBANK value is ‘1’, lower 32 KB and upper 32KB of non-volatile
memory are used as shown in (b) of Figure 3. See the SFR section (1.2.4) for FBANK.
Rev A
Document No. 0005-05-07-00-000
Page 7 of 119
ZIC2410 Datasheet
(a)
(b)
Upper 32KB
(0x10000~0x17FFF)
Upper 32KB
(0x10000~0x17FFF)
Mid 32KB
(0x08000~0x0FFFF)
Mid 32KB
(0x08000~0x0FFFF)
Low 32KB
(0x00000~0x07FFF)
Low 32KB
(0x00000~0x07FFF)
FBANK=0
FBANK=1
Figure 3 – Bank Selection of Program Memory
1.2.2 DATA MEMORY ZIC2410 reserves 64 KB of data memory address space. This address space can be accessed
by the MOVX command.
Figure 4 shows the address map of this data memory.
Rev A
Document No. 0005-05-07-00-000
Page 8 of 119
ZIC2410 Datasheet
Figure 4 – Address Map of Data Memory
The data memory used in the application programs resides in the address range 0x00000x1FFF.
The registers and memory used in the MAC block reside in the address range 0x2000-0x21FF
and 0x2300-0x24FF respectively. The registers to control or report the status of the PHY block
reside in the address range 0x2200-0x22FF.
Registers related to the numberous peripheral functions of the embedded microprocessor reside
in the address range of 0x2500-0x27FF.
1.2.3 GENERAL PURPOSE REGISTERS (GPR) Figure 5 describes the address map of the General Purpose Registers (GPRs). GPRs can be
addressed either directly or indirectly. As shown in the lower address space of Figure 5, a bank
consists of 8 registers.
The address space above the bank area is the bit addressable area, which is used as a flag by
software or by a bit operation. The address space above the bit addressable area includes
registers used as a general purpose of a byte unit. For the detailed information, refer to the
paragraphs following Figure 5 below.
Rev A
Document No. 0005-05-07-00-000
Page 9 of 119
ZIC2410 Datasheet
0xFF
SFR
0x80
0x7F
Data RAM Area
0x30
0x2F
GPR
Bit Addressable Area
0x20
Bank3
0x18
Bank2
0x10
Bank1
0x08
Bank0
0x00
Figure 5 – GPRs Address Map
Register Bank 0-3: It is located from 0x00 to 0x1F (32 bytes). One bank consists of each 8
registers out of 32 registers. Therefore, there are total 4 banks. Each bank should be selected
by software as referring the RS field in PSW register. The bank (8 registers) selected by RS
value can be accessed by a name (R0-R7) by software. After reset, the default value is set to
bank0.
Bit Addressable Area: The address is assigned to each bit of 16 bytes (0x20~0x2F) and
registers, which is the multiple of 8, in SFR. Each bit can be accessed by the address which is
assigned to these bits. 128 bits (16 bytes, 0x20~0x2F) can be accessed by direct addressing for
each bit (0~127) and by a byte unit as using the address from 0x20~0x2F.
Data RAM Area: A user can use registers (0x30~0x7F) as a general purpose.
1.2.4 SPECIAL FUNCTION REGISTERS (SFR) Generally, a register is used to store the data. MCU needs the memory to control the
embedded hardware or the memory to show the hardware status. Special Function Registers
(SFRs) process the functions described above. SFRs include the status or control of the I/O
ports, the timer registers, the stack pointers and so on. Table 1 shows the address to all SFRs
in ZIC2410.
All SFRs are accessed by a byte unit. However, when SFR address is a multiple of 8, it can be
accessed by a bit unit.
Table 1 – Special Function Register (SFR) Map
Register
Name
EIP
B
EIE
Rev A
SFR
Address
0xF8
0xF0
0xE8
B7
B6
B5
B4
B3
B2
B1
B0
VCEIP
SPIIP
RTCIP
T3IP
AESIP
T2IP
RFIP
VCEIE
SPIIE
RTCIE
T3IE
AESIE
T2IE
RFIE
Document No. 0005-05-07-00-000
Initial
Value
0x00
0x00
0x00
Page 10 of 119
ZIC2410 Datasheet
Register
Name
ACC
EICON
WDT
PSW
WCON
P3REN
P1REN
P0REN
IP
P3OEN
P1OEN
P0OEN
P3
TL3
TL2
TH3
TH2
T23CON
IE
AUXR1
FBANK
EXIF
P1
TH1
TH0
TL1
TL0
TMOD
TCON
PCON
P0SEL
P0MSK
DPH
DPL
SP
P0
SFR
Address
0xE0
0xD8
0xD2
0xD0
0xC0
0xBC
0xBA
0xB9
0xB8
0xB4
0xB2
0xB1
0xB0
0xAD
0xAC
0xAB
0xAA
0xA9
0xA8
0xA2
0xA1
0x91
0x90
0x8D
0x8C
0x8B
0x8A
0x89
0x88
0x87
0x85
0x84
0x83
0x82
0x81
0x80
B7
CY
B6
AC
B5
F0
B4
B3
RTCIF
WDTWE WDTEN
RS
B2
WDTCLR
OV
ISPMODE
B0
B1
WDTPRE
F1
P
ENROM
PS1
PS0
PT1
PX1
PT0
PX0
EA
ES1
ES0
TR3
ET1
M3
EX1
TR2
ET0
M2
EX0
DPS
RAM1
T3IF
RAM0
AESIF
T2IF
GATE1
TF1
CT1
TR1
TF0
FBANK
RFIF
M1
TR0
GATE0
IE1
CT0
IT1
M0
IE0
PD
ExNoEdge
IT0
IDLE
P0AndSEL
Initial
Value
0x00
0x00
0x0B
0x00
0x00
0xFF
0xFF
0xFF
0x00
0x00
0x00
0x00
0x3F
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0xFF
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0xFF
0x00
0x00
0x07
0xFF
The following section describes each SFR related to microprocessor.
Table 2 – Register Bit Conventions
Symbol
Access Mode
RW
Read/write
RO
Read Only
Rev A
Document No. 0005-05-07-00-000
Page 11 of 119
ZIC2410 Datasheet
Table 3 – Special Function Registers
Bit
Name
Descriptions
R/W
Reset
Value
WCON (WRITE CONTROL REGISTER, 0xC0)
This register can control the upper 1KB of program memory.
7:3
Reserved
0
ISP Mode Indication: When MS [1:0], an external pin, is ‘3’, this
2
field is set to 1 by hardware. It notifies the MCU whether
RO
ISPMODE
ISPMODE or not.
When this field is ‘1’, the upper 1KB (0xFC00~0xFFFF) is
1
mapped to ROM. When this field is ‘0’, the upper 1KB
R/W
1
ENROM
(0xFC00~0xFFFF) is mapped to non-volatile memory.
0
Reserved
0
FBANK (PROGRAM MEMORY BANK SELECTION REGISTER, 0xA1)
7:1
Reserved
0x00
Program Memory Bank Select.
0: Bank0 (Default)
0
1: Bank1
R/W
0
FBANK
2: Not Used
3: Not Used
ACCUMULATOR (0xE0)
This register is marked as A or ACC and it is related to all the operations.
7:0
Accumulator
R/W
0x00
A
B REGISTER (0xF0)
This register is used for a special purpose when multiplication and division are processed. For other
instructions, it can be used as a general-purpose register. After multiplication is processed, this register
contains the MSB data and ‘A register’ contains LSB data for the multiplication result. In division
operation, this register stores the value before division (dividend) and the remainder after division. At this
time, before division, the divisor should be stored in ‘A register’ and result value (quotient) is stored in it
after division.
7:0
B register. Used in MUL/DIV instructions.
R/W
0x00
B
PROGRAM STATUS WORD (PSW, 0xD0)
This register stores the status of the program. The explanation for each bit is as follows.
7
Carry flag
R/W
0
CY
6
Auxiliary carry flag
R/W
0
AC
5
Flag0. User-defined
R/W
0
F0
4:3
RS
2
1
OV
F1
Register bank select.
0: Bank0
1: Bank1
2: Bank2
3: Bank3
R/W
0
Overflow flag
R/W
0
Flag1. User-defined
R/W
0
Parity flag.
0
Set to 1 when the value in accumulator has odd number of ‘1’
R/W
0
P
bits.
STACK POINTER (0x81)
When PUSH and CALL commands are executed, some data (like the parameters by function call) are
stored in stack to inform the values. In the embedded MCU, the data memory area which can be used for
a general purpose (0x08~0x7F) is used as a stack area.
This register value is increased before the data is stored and the register value is decreased after the data
is read when the data of stack is disappeared by POP and RET command. The default value is 0x07.
7:0
Stack Pointer
R/W
0x07
SP
Rev A
Document No. 0005-05-07-00-000
Page 12 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
R/W
Reset
Value
DATA POINTER (DPH: 0x83, DPL: 0x82)
Data pointer consists of a high byte (DPH) and a low byte (DPL) to support 16-bit address. It can be
accessed by 16-bit register or by two 8-bit registers respectively.
7:0
Data pointer, high byte
R/W
0x00
DPH
7:0
Data pointer, low byte
R/W
0x00
DPL
AUXR1 (AUXILIARY CONTROL REGISTER, 0xA2)
This register is used to implement Dual DPTR functions. Physically, DPTR consists of DPTR0 and
DPTR1. However, DPTR0 and DPTR1 can be accessed depending on the DPS value of AUXR1
respectively. In other words, they cannot be accessed at the same time.
7:1
Reserved
0x00
Dual DPTR Select: Used to select either DPTR0 or DPTR1.
0
When DSP is ‘0’, DPTR0 is selected. When DSP is ‘1’, DPTR1 is
R/W
0
DPS
selected.
P3 (0xB0)
This port register can be used as other functions besides general purpose I/O.
This port register is used as a general purpose I/O port (12mA
P3.7
Drive).
When Timer3 is operated as a PWM mode, it outputs PWM wave
/PWM3
(PWM3) of Timer3.
7
R/W
0
When port register is used as UART1, it is used as a CTS signal
/CTS1
(CTS1) of UART1.
When used as a Master mode, SPI Slave Select signal is
outputted. When used as a Slave mode, this port register
/SPICSN
receives SPI Slave Select signal. This signal activate in low
This port register is used as a general purpose I/O port (12mA
P3.6
Drive)
When Timer2 is operated as a PWM mode, it outputs PWM wave
/PWM2
(PWM2) of Timer2.
6
/RTS1
/SPICLK
P3.5
/T1
When port register is used as UART1, it is used as a RTS signal
(RTS1) of UART1.
/SPIDO
/QUADYB
When port register is used as QUAD function, it is used as the
input signal of YB value.
/T0
/RTS0
Rev A
1
R/W
1
When Timer1 is operated as a COUNTER mode, it is operated as
a counter input signal (T1) of Timer1.
In a Master mode or a Slave mode, this port register is used for
outputting SPI data.
4
R/W
This port register is used as a general purpose I/O port.
When port register is used as UART0, it is used as a CTS signal
(CTS0) of UART0.
P3.4
0
When used as a Master mode, SPI clock is outputted. When
used as a Slave mode, this port register receives SPI clock.
/CTS0
5
R/W
This port register is used as a general purpose I/O port.
When Timer0 is operated as a COUNTER mode, it is operated as
a counter input signal (T0) of Timer0.
When port register is used as UART0, it is used as a RTS signal
(RTS0) of UART0.
Document No. 0005-05-07-00-000
Page 13 of 119
ZIC2410 Datasheet
Bit
R/W
Reset
Value
When port register is used as an input signal, it can receive an
external interrupt (INT1).
This port register is used as a general purpose I/O port.
R/W
1
/INT0
When port register is used as an input signal, it can receive an
external interrupt (INT0).
R/W
1
P3.1
This port register is used as a general purpose I/O port.
R/W
1
R/W
1
R/W
1
It can be used as TRSWB (TRSW Inversion) signal by setting the
PHY register.
R/W
1
P1.5
This port register is used as a general purpose I/O port.
R/W
1
P1.4
This port register is used as a general purpose I/O port.
R/W
1
R/W
1
Name
/SPIDI
/QUADYA
P3.3
3
/INT1
P3.2
2
1
/TXD0
/QUADXB
0
Descriptions
In a Master mode or a Slave mode, this port register is used for
receiving SPI data.
When port register is used as QUAD function, it is used as the
input signal of YA value.
This port register is used as a general purpose I/O port.
When port register is used as UART0, it is used as a UART0 data
output (TXD0).
When port register is used as QUAD function, it is used as the
input signal of XB value.
P3.0
This port register is used as a general purpose I/O port.
/RXD0
When port register is used as UART0, it is used as a UART0 data
input (RXD0).
/QUADXA
When port register is used as QUAD function, it is used as the
input signal of XA value.
P1 (0x90)
This port register can be used as other functions besides general purpose I/O.
P1.7
7
/P0AND
When P0AndSel value in P0SEL register is set to ‘1’, P1.7
outputs the result of bit-wise AND operation of (P0 OR P0MSK).
/TRSW
It can be used as TRSW (RF TX/RX Indication signal) signal by
setting the PHY register.
P1.6
6
5
4
/TRSWB
This port register is used as a general purpose I/O port.
/QUADZB
When this port register is used as QUAD function, it is used as
the input signal of ZB value.
/RTXTALI
This port register is used for connecting to the external crystal
(32.768KHz), which is used in the Sleep Timer, by setting the
PHY register.
P1.3
3
This port register is used as a general purpose I/O port.
/QUADZA
Rev A
This port register is used as a general purpose I/O port.
When this port register is used as QUAD function, it is used as
the input signal of ZA value.
Document No. 0005-05-07-00-000
Page 14 of 119
ZIC2410 Datasheet
Bit
Name
/RTXTALO
/RTCLKO
2
1
P1.2
P1.1
/TXD1
P1.0
0
/RXD1
Descriptions
This port register is used for connecting to the external crystal
(32.768KHz), which is used in the Sleep Timer, by setting the
PHY register.
This port register is used to output the internal RCOSC by setting
the PHY register.
This port register is used as a general purpose I/O port.
This port register is used as a general purpose I/O port.
When this port register is used as UART1, it is used as UART1
data output (TXD1).
This port register is used as a general purpose I/O port.
When this port register is used as UART1, it is used as UART1
data input (RXD1).
R/W
Reset
Value
R/W
1
R/W
1
R/W
1
R/W
1
P0 (0x80)
This port register can be used as other functions besides general purpose I/O.
P0.7
7
/I2STXMCL
K
P0.6
6
5
4
R/W
1
R/W
1
/I2STXDO
When this port register is used as I2S, it is operated as TX data
output of I2S interface.
R/W
1
R/W
1
R/W
1
R/W
1
R/W
1
/I2SRXMCL
K
/I2SRXBCL
K
P0.1
1
0
This port register is used as a general purpose I/O port.
When this port register is used as I2S, it is operated as TX Bit
clock of I2S interface.
This port register is used as a general purpose I/O port.
When this port register is used as I2S, it is operated as TX LR
clock of I2S interface.
This port register is used as a general purpose I/O port.
P0.2
2
When this port register is used as I2S, it is operated as TX
Master clock of I2S interface.
/I2STXBCL
K
P0.5
/I2STXLRC
K
P0.4
P0.3
3
This port register is used as a general purpose I/O port.
This port register is used as a general purpose I/O port.
When this port register is used as I2S, it is operated as RX
Master clock of I2S interface.
This port register is used as a general purpose I/O port.
When this port register is used as I2S, it is operated as RX Bit
clock of I2S interface.
This port register is used as a general purpose I/O port.
/I2SRXLRC
K
P0.0
When this port register is used as I2S, it is operated as the RX
LR clock of the I2S interface.
This port register is used as a general purpose I/O port.
/I2SRXDI
When this port register is used as I2S, it is operated as the RX
data input of the I2S interface.
P0OEN/P1OEN/P3OEN (0xB1, 0xB2, 0xB4)
P0OEN, P1OEN and P3OEN enable the output of port0, 1 and 3. When each bit is cleared to ‘0’, the
output of the corresponding port is enabled. For example, when 4th bit of P1OEN is set to low, the output
of port1.3 is enabled.
7
Reserved
0
Rev A
Document No. 0005-05-07-00-000
Page 15 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
R/W
Reset
Value
It controls the TX buffer function for each pin in Port3. When
each bit field is set to ‘0’, the TX buffer of the corresponding pin
R/W
0x00
outputs the value.
It controls the TX buffer function for each pin in Port1. When
6:0
each bit field is set to ‘0’, the TX buffer of the corresponding pin
R/W
0x00
P1OEN
outputs the value. P1.7 only acts as output.
It controls the TX buffer function for each pin in Port0. When
7:0
each bit field is set to ‘0’, the TX buffer of the corresponding pin
R/W
0x00
P0OEN
outputs the value.
P0REN/P1REN/P3REN (0xB9, 0xBA, 0xBC)
P0REN, P1REN, P3REN enable Pull-up of port 0, 1 and 3. When each bit area is cleared to ‘0’, the Pullup of the corresponding port is enabled.
7
Reserved
1
It controls the Pull-up function for each pin in Port3. When each
7:0
bit field is set to ‘0’, the Pull-up function of the corresponding pin
R/W
0xFF
P3REN
is operated.
It controls the Pull-up function for each pin in Port1. When each
bit field is set to ‘0’, the Pull-up function of the corresponding pin
6:0
is operated.
R/W
0x7F
P1REN
*P1.7 doesn’t have a control field because it is operated as an
output.
It controls the Pull-up function for each pin in Port0. When each
7:0
bit field is set to ‘0’, the Pull-up function of the corresponding pin
R/W
0xFF
P0REN
is operated.
P0MSK (P0 INPUT MASK REGISTER, 0x84)
7:0
P3OEN
This register is used for masking the input of P0 pin (Refer to
P0AndSel in P0SEL register).
P0SEL (P0 INPUT SELECTION REGISTER, 0x85)
7:2
Reserved
Controls the wake up of the MCU by an external interrupt when in
the power-down mode.
When this field is ‘0’, the MCU wakes up when INT0 or INT1
signal is high (This is the normal case in the MCU.)
1
ExNoEdge When this field is ‘1’, the MCU is woken up by the wakeup signal
of the SleepTimer. Remote control function can be implemented
by the interrupt service routine of the MCU when the WAKEUP
signal occurs by adjusting the RTDLY value in the Sleep Timer
while either INT0 or INT1 is low.
When this field is set to ‘1’, P0 and P0MSK are ORed per bit. The
0
bits of the result value are to be ANed and then output to P1.7.
P0AndSel
This function is used to implement remote control function.
7:0
P0MSK
Rev A
Document No. 0005-05-07-00-000
R/W
0xFF
0
R/W
0
R/W
0
Page 16 of 119
ZIC2410 Datasheet
1.3 RESET The ZIC2410 should be reset to be operated. There are three kinds of reset sources. The first
one is to use an external reset pin (RESET#). When applying a low signal to this pin for more
than 1ms, ZIC2410 is reset. Second, ZIC2410 can be reset by an internal POR when it is
powered up as using the internal Power-On-Reset (POR) block. Third, as a reset by the
watchdog timer, a reset signal is generated when the internal counter of watchdog timer
reaches a pre-set value.
Table 4 – Power-On-Reset Specifications
Parameter
MIN
TYP
MAX
UNIT
1.5V POR Release
1.18
V
1.5V POR Hysteresis
0.11
V
NOTE
Reference circuit of ZIC2410 is as follows. When the ZIC2410 is operated below minimum
operating voltage, a reset error will occur because of the unstable voltage. It is recommended
to use an external reset IC to improve stability in low voltage conditions.
[Application Circuit by adjusting RESET-IC]
Figure 6 – Reset Circuit
Rev A
Document No. 0005-05-07-00-000
Page 17 of 119
ZIC2410 Datasheet
[Reset Circuit by adjusting ELM7527NB]
Figure 7 – Reset Circuit Using ELM7527NB
Checking the RESET-IC Circuit
1. In the application circuit of ZIC2410, please connect RESET# PIN to Pull-up register and
should not connect it to capacitor.
2. When applying RESET-IC, detection voltage should be set over 1.9V.
3. The interval (T_reset) until from the time which reset signal by Reset IC has been
adjusted to the time which the voltage of VDD (3.0) is dropped to 1.6V should be longer
than 1ms.
4. T_reset time is adjusted when modifying capacitor value connected to VDD (3.0).
[RESET Timing ]
Figure 8 – Reset Timing Diagram
Rev A
Document No. 0005-05-07-00-000
Page 18 of 119
ZIC2410 Datasheet
1.4 CLOCK SOURCE The ZIC2410 can use either a 16MHz or a 19.2MHz crystal as the system clock source. An
external 32.768 KHz crystal or the internal clock generated from internal the RCOSC is used for
the Sleep Timer clock.
For the internal 8051 MCU Clock in the ZIC2410, either 8MHz or 16MHz can be used. When
selecting the 8051 MCU Clock (8MHz, 16MHz), the CLKDIV0 register should be set as follows.
Please note the crystal oscillator input (XOSCI) can also be driven by a CMOS clock source.
CLKDIV0 (OPERATING FREQUENCY CONTROL REGISTER, 0x22C3)
Table 5 – Clock Registers
Bit
7:0
Rev A
Name
Descriptions
R/W
Reset
Value
CLKDIV0
This register is used to control the clock of the
internal 8051 MCU. When this register is set to
0xFF, the clock is set to 8MHz; when set to 0x00,
the clock is set to 16MHz. All other values except
0xFF and 0x00 are reserved.
R/W
0xFF
Document No. 0005-05-07-00-000
Page 19 of 119
ZIC2410 Datasheet
1.5 INTERRUPT SCHEMES The program interrupt functions of the embedded MCU are similar to other microprocessors.
When an interrupt occurs, the interrupt service routine at the corresponding vector address is
executed. When the interrupt service routine process is completed, the program is resumed
from the point of time at which the interrupt occurred. Interrupts can be initiated from the
internal operation of the embedded microprocessor (e.g. the overflow of the timer count) or from
an external signal.
The ZIC2410 has 13 interrupt sources. Table 6 describes the detailed information for each of
the interrupt sources. The ‘Interrupt Address’ indicates the address where the interrupt service
routine is located. The ‘Interrupt Flag’ is the bit that notifies the MCU that the corresponding
interrupt has occurred. ‘Interrupt Enable’ is the bit which decides whether each interrupt has
been enabled. ‘Interrupt Priority’ is the bit which decides the priority of the interrupt. The
‘Interrupt Number’ is the interrupt priority fixed by the hardware. That is, when two or more
interrupts having the same ‘Interrupt Priority’ value, occur simultaneously, the lower ‘Interrupt
Number’ is processed first.
Interrupt
Number
0
1
2
3
4
7
8
9
10
11
12
13
14
Table 6 – Interrupt Descriptions
Interrupt
Interrupt Type
Interrupt Flag
Address
External Interrupt0
0003H
TCON.IE0
Timer0 Interrupt
000BH
TCON.TF0
External Interrupt1
0013H
TCON.IE1
Timer1 Interrupt
001BH
TCON.TF1
UART0 Interrupt (TX)
0023H
Note 1
UART0 Interrupt (RX)
UART1Interrupt (TX)
003BH
Note 1
UART1 Interrupt (RX)
PHY Interrupt
0043H
EXIF.PHYIF
Timer2 Interrupt
004BH
EXIF.T2IF
AES Interrupt
0053H
EXIF.AESIF
Timer3 Interrupt
005BH
EXIF.T3IF
Sleep Timer Interrupt
0063H
EICON.RTCIF
SPI Interrupt
0068H
Note 2
Voice Interrupt
0073H
Note 3
Interrupt
Enable
IE.EX0
IE.ET0
IE.EX1
IE.ET1
Interrupt
Priority
IP.PX0
IP.PT0
IP.PX1
IP.PT1
IE.ES0
IP.PS0
IE.ES1
IP.PS1
EIE.RFIE
EIE.T2IE
EIE.AESIE
EIE.T3IE
EIE.RTCIE
EIE.SPIIE
EIE.VCEIE
EIP.RFIP
EIP.T2IP
EIP.AESIP
EIP.T3IP
EIP.RTCIP
EIP.SPIIP
EIP.VCEIP
Note 1: In the case of a UART Interrupt, bit [0] of the IIR register (0x2502, 0x2512) in the UART block is used as a
flag. Also, the Tx, Rx, Timeout, Line Status and Modem Status interrupts can be distinguished by bit [3:1] value.
For more detailed information, refer to the UART0/1 description in Section 1.7.6.
Note 2: In the case of an SPI interrupt, there is another interrupt enable bit in the SPI register besides EIE.SPIIE.
In order to enable an SPI interrupt, both SPIE in the SPCR (0x2540) register and EIE.SPIIE should be set to ‘1.
SPIF in the SPSR (0x2541) register acts as an interrupt flag.
Note 3: In case of a Voice interrupt, there are interrupt enable registers and interrupt flag registers in the voice
block. The interrupt enable register are VTFINTENA (0x2770), VRFINTENA (0x2771) and VDMINTENA (0x2772).
The interrupt flag register are VTFINTVAL (0x2776), VRFINTVAL (0x2777), and VDMINTVAL (0x2778). There are
24 interrupt sources. When both an interrupt enable signal and an interrupt flag signal are set to ‘1,’ voice interrupt
is enabled.
Rev A
Document No. 0005-05-07-00-000
Page 20 of 119
ZIC2410 Datasheet
Table 7 – INTERRUPT Registers
Bit
Name
Descriptions
R/W
Reset
Value
IE (INTERRUPT ENABLE REGISTER, 0xA8)
The EA bit in the IE register is the global interrupt enable signal for all interrupts. In addition, each
interrupt is masked by each interrupt enable bit. Therefore, in order to use an interrupt, both EA and
the specific interrupt enable bit should be set to ‘1’. When the bit for each interrupt is ‘0’, that
interrupt is disabled. When the bit for each interrupt is ‘1’, that interrupt is enabled.
Global interrupt enable
0: No interrupt will be acknowledged.
7
R/W
0
EA
1: Each interrupt source is individually enabled or
disabled by setting its corresponding enable bit.
6
UART1 interrupt enable 1: interrupt enabled.
R/W
0
ES1
5
Reserved
0
4
UART0 interrupt enable 1: interrupt enabled.
R/W
0
ES0
3
Timer1 interrupt enable 1: interrupt enabled.
R/W
0
ET1
2
External interrupt1 enable 1: interrupt enabled.
R/W
0
EX1
1
Timer0 interrupt enable 1: interrupt enabled.
R/W
0
ET0
0
External interrupt0 enable 1: interrupt enabled.
R/W
0
EX0
IP (INTERRUPT PRIORITY REGISTER, 0xB8)
If a bit corresponding to each interrupt is ‘0’, the corresponding interrupt has lower priority and if a bit
is ‘1’, the corresponding interrupt has higher priority.
7
Reserved
0
UART1 interrupt priority
6
R/W
0
PS1
1: UART1 interrupt has higher priority.
5
Reserved
0
UART 0 interrupt priority
4
R/W
0
PS0
1: UART0 interrupt has higher priority.
Timer1 interrupt priority
3
R/W
0
PT1
1: Timer1 interrupt has higher priority.
External interrupt1 interrupt priority
2
R/W
0
PX1
1: External interrupt1interrupt has higher priority.
Timer0 interrupt priority
1
R/W
0
PT0
1: Timer0 interrupt has higher priority.
External interrupt0 interrupt priority
0
R/W
0
PX0
1: External interrupt0 interrupt has higher priority.
EIE (EXTENDED INTERRUPT ENABLE REGISTER, 0xE8)
If a bit is ‘0’, corresponding interrupt is disabled and if a bit is ‘1’, corresponding interrupt is enabled.
Refer to the following table.
7
Reserved
R/W
0
Voice Interrupt Enable.
6
0: Interrupt disabled
R/W
0
VCEIE
1: Interrupt enabled
SPI Interrupt Enable
5
0: Interrupt disabled
R/W
0
SPIIE
1: Interrupt enabled
Sleep Timer Interrupt Enable
4
0: Interrupt disabled
R/W
0
RTCIE
1: Interrupt enabled
Timer3 Interrupt Enable
3
0: Interrupt disabled
R/W
0
T3IE
1: Interrupt enabled
AES Interrupt Enable
2
0: Interrupt disabled
R/W
0
AESIE
1: Interrupt enabled
Rev A
Document No. 0005-05-07-00-000
Page 21 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
R/W
Reset
Value
Timer2 Interrupt Enable
0: Interrupt disabled
R/W
0
1: Interrupt enabled
RF Interrupt Enable
0
0: Interrupt disabled
R/W
0
RFIE
1: Interrupt enabled
EIP (EXTENDED INTERRUPT PRIORITY REGISTER, 0xF8)
If a bit is ‘0’, the corresponding interrupt has lower priority. If a bit is ‘1’, the corresponding interrupt
has higher priority.
7
Reserved
0
Voice Interrupt Priority
6
1: Voice interrupt has higher priority.
R/W
0
VCEIP
0: Voice interrupt has lower priority.
SPI Interrupt Priority
5
1:SPI interrupt has higher priority.
R/W
0
SPIIP
0:SPI interrupt has lower priority.
Sleep Timer Interrupt Priority
4
1: Sleep Timer interrupt has higher priority.
R/W
0
RTCIP
0: Sleep Timer interrupt has lower priority.
Timer3 Interrupt Priority
3
1: Timer3 interrupt has higher priority.
R/W
0
T3IP
0: Timer3 interrupt has lower priority.
AES Interrupt Priority
2
1: AES interrupt has higher priority.
R/W
0
AESIP
0: AES interrupt has lower priority.
Timer2 Interrupt Priority
1
1: Timer2 interrupt has higher priority.
R/W
0
T2IP
0: Timer2 interrupt has lower priority.
RF Interrupt Priority
0
1: RF interrupt has higher priority.
R/W
0
RFIP
0: RF interrupt has lower priority.
EXIF (EXTENDED INTERRUPT FLAG REGISTER, 0x91)
This register stores the interrupt state corresponding to each bit. When the interrupt corresponding
to a bit is triggered, the flag is set to ‘1’.
7
Timer3 Interrupt Flag. 1: Interrupt pending
R/W
0
T3IF
6
AES Interrupt Flag.
1: Interrupt pending
R/W
0
AESIF
5
Timer2 Interrupt Flag. 1: Interrupt pending
R/W
0
T2IF
4
RF Interrupt Flag.
1: Interrupt pending
R/W
0
RFIF
3:0
Reserved
0
EICON (EXTENDED INTERRUPT CONTROL REGISTER, 0xD8)
7
Reserved
0
6:4
Reserved
0
3
Sleep Timer Interrupt Flag. 1: Interrupt pending
R/W
0
RTCIF
2:0
Reserved
0
1
T2IE
1.6 POWER MANAGEMENT There are three Power-Down modes in the ZIC2410. Each mode can be set by PDMODE [1:0]
bits in PDCON (0x22F1) register and Power-Down mode can be started by setting PDSTART
bit to 1. Each mode has a different current consumption and different wake-up sources. Table
8 describes the three Power-Down modes.
Rev A
Document No. 0005-05-07-00-000
Page 22 of 119
ZIC2410 Datasheet
PDMODE
[1:0]
Description
0
No powerdown
1
PM1 mode
2
PM2 mode
3
PM3 mode
Table 8 – Power Down Modes
Regulator for Digital
Wake-Up Source
block
Hardware Reset,
Sleep Timer interrupt,
External interrupt
Hardware Reset,
Sleep Timer interrupt,
External interrupt
Hardware Reset,
External interrupt
Current
-
-
ON
25μA
OFF
(After wake-up, register
configuration is required)
OFF
(After wake-up, register
configuration is required)
<2μA
0.3μA
The following describes the time it takes from Power-Down mode to system operation for each
of the wake-up sources.
① Hardware Reset Wake Up
Hardware Reset Wake Up time in PM1, PM2 and PM3 is around 1001μsec. For more
detailed information, refer to the Figure 35.
② Sleep Timer Interrupt Wake Up
The following shows the timing of the Sleep Timer Interrupt Wake Up. As shown in
Figure 9 below, the time of Power Down mode is set by register RTINT and register
RTDLY should be set at greater than or equal to ‘0x11’ in order to stabilize the crystal.
In the case of PM1 and PM2,the minimum time until the system is operating after going
into the Power Down mode, is around 534μsec (RTINT:0x01, RTDLY:0x11).
Figure 9 – Sleep Timer Interrupt: Wake Up Times
Based on the CEL’ reference circuit.
Rev A
Document No. 0005-05-07-00-000
Page 23 of 119
ZIC2410 Datasheet
③ External interrupt Wake Up
The following shows the time of External Interrupt Wake Up. The time, until system is
operated, is different based on the releasing time of external interrupt. For example,
external interrupt can be released before RTDLY minimum time or after RTDLY
minimum time. By considering these two causes, it is recommended to set RTDLY to
over 600μsec at least. In addition, Register RTDLY should be set over ’0x11’ at least to
stabilize crystal.
Figure 10 – External Timer Interrupt: Wake Up Times
Based on the CEL' reference circuit.
The following table describes the status of voltage regulator, oscillator, and sleep timer in
normal mode (PM0) and each Power-Down mode.
Power Mode
PM0
PM1
PM2
PM3
Table 9 – Status in Power-Down Modes
AVREG
DVREG
Main OSC
ON
ON
ON
OFF
ON
OFF
OFF
OFF
OFF
OFF
OFF
OFF
Sleep Timer
ON
ON
ON
OFF
When exiting from a Power-Down mode initiated by a Sleep Timer interrupt, RTDLY (0x22F4)
register specifies the delay time for oscillator stabilization. If the delay time is too short, the
oscillator can become unstable and cause a problem of fetching a wrong instruction command
in the MCU.
In addition, there are two Power-Down modes that can be only used in the MCU. One is PD
(Power-Down) mode and the other is IDLE mode. PD (Power-Down) mode of MCU is enabled
by setting PD in PCON register to ‘1’. In PD (Power-Down) mode, all the clocks of MCU are
stopped and current consumption is minimized. When interrupt, which is allowed for wake-up,
occurs, it exits from PD mode. After exiting, first, the corresponding interrupt service routine is
executed. And then, the next instruction after the instruction for setting PD to ‘1’ is executed.
In IDLE mode, clocks of all the blocks in the MCU except the peripherals are stopped. The
current consumption is 2.7mA. When an interrupt occurs (except a timer interrupt or an external
interrupt) the IDLE bit is cleared and the device exits from the IDLE mode. The required
interrupt service routine is then executed and the next instruction (after the instruction setting
IDLE to ‘1’) is executed.
Rev A
Document No. 0005-05-07-00-000
Page 24 of 119
ZIC2410 Datasheet
Table 10 – Power Control Registers
Bit
Name
Descriptions
R/W
Reset
Value
PCON (POWER CONTROL REGISTER, 0x87)
7:2
1
PD
0
IDLE
Reserved
Power-down Mode.
When this field is set to ‘1’, all the clocks in MCU are stopped.
Idle Mode.
When this field is set to ‘1’, all the clocks in MCU except peripherals
are stopped. Only peripherals operate normally.
0
R/W
0
R/W
0
When ZIC2410 goes into Power-Down mode by setting PDSTART field of PDM register, PD bit
of PCON register should also be set. To go into PD (Power-Down) mode, PDMODE field
should be set as 1, 2, or 3. After that, PD bit of PCON register should be set to 1 by the
following instruction that set PDMODE. For more detailed information, please refer to the
Figure 11.
Figure 11 – Power-Down mode setting procedure
Rev A
Document No. 0005-05-07-00-000
Page 25 of 119
ZIC2410 Datasheet
1.7 ON­CHIP PERIPHERALS On-chips peripherals in ZIC2410 are as follows.
• TIMER 0/1
• TIMER 2/3,PWM 2/3
• Watch-dog timer
• Sleep Timer
• Internal RC Oscillator for Sleep Timer
• Two High-Speed UARTs with Two 16-byte FIFOs (up to 1Mbps)
• SPI Master/Slave Interface
• I2S/PCM Interface with two128-byte FIFOs
• μ-law / a-law / ADPCM Voice Codec
• Random Number Generator
• Quad Decoder
• Internal Voltage Regulator
• 4-channel 8-bit sensor ADC
• On-chip Power-on-Reset
• Temperature Sensor
• Battery Monitoring
1.7.1
1.7.2
1.7.3
1.7.4
1.7.5
1.7.6
1.7.7
1.7.8.1
1.7.8.2
1.7.9
1.7.10
1.7.11
1.7.12
1.7.13
1.7.14
1.7.15
1.7.1 TIMER 0/1 The Embedded MCU has two 16-bit timers which are compatible with Intel 8051 MCU (Timer0,
Timer1). These timers have 2 modes: one is operated as a timer and the other is operated as a
counter. When it is operated as a timer, there are 4 operating modes.
Each timer is a 16-bit timer and consists of two 8-bit register. Therefore, the counter can be
either 8-bit or 16-bit set by the operating mode.
In counter mode, the input signal T0 (P3.4) and T1 (P3.5) are sampled once every 12 cycles of
the system clock. If the sampled value is changed from ‘1’ to ‘0’, the internal counter is
incremented. In this time, the duty cycle of T0 and T1 doesn’t affect the increment. Timer0 and
Timer1 are accessed by using 6 SFR’s.
These registers are used to control each timer function and monitor each timer status.
The following table describes timer registers and modes.
Table 11 – Timer and Timer Mode Registers
Bit
Name
Descriptions
TCON (TIMER CONTROL REGISTER, 0x88)
Timer1 Overflow Flag: When this field is ‘1’, a Timer1 interrupt
7
occurs. After the Timer1 interrupt service routine is executed, this
TF1
field value is cleared by the hardware.
6
Timer1 Run Control: When this bit is set to ‘1’, Timer1 is enabled.
TR1
Timer0 Interrupt Flag: When this field is ‘1’: Interrupt is pending
5
After Timer0 interrupt service routine is executed, this field is
TF0
cleared by hardware.
4
Timer0 Run: When this bit is set to ‘1’, Timer0 is enabled.
TR0
External Interrupt1 Edge Flag: When this field is ‘1’, External
3
interrupt1 is pending. After the interrupt service routine is executed,
IE1
this field is cleared by hardware.
Rev A
Document No. 0005-05-07-00-000
R/W
Reset
Value
R/W
0
R/W
0
R/W
0
R/W
0
R/W
0
Page 26 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
R/W
Reset
Value
External Interrupt1 Type Control: This field specifies the type of
External interrupt1.
2
1 = Edge type. When the falling edge of INT1 is detected, the
R/W
0
IT1
interrupt occurs.
0 = Level type. When INT1 is low, the interrupt occurs.
External Interrupt0 Edge Flag: When this field is ‘1’, External
1
interrupt0 is pending. After the interrupt service routine is executed,
R/W
0
IE0
this field is cleared by hardware.
External Interrupt0 Type Control: This field specifies the type of
External interrupt1.
0
1 = Edge type. When the falling edge of INT1 is detected, the
R/W
0
IT0
interrupt occurs.
0 = Level type. When INT0 is low, the interrupt occurs.
TMOD (TIMER MODE CONTROL REGISTER, 0x89)
Timer Gate Control: When TR1 is set to ‘1’ and GATE1 is ‘1’,
7
Timer1 is enabled while INT1 pin is in high. When GATE1 is set to
R/W
0
GATE1
‘0’ and TR1 is set to ‘1’, Timer1 is enabled
Timer1 Counter Mode Select: When this field is set to ‘1’, Timer1
6
R/W
0
CT1
is enabled as counter mode.
Timer1 mode select:.
0: Mode0, 12-bit Timer
5:4
1: Mode1, 16-bit Timer
R/W
0
M1
2: Mode2, 8-bit Timer with auto-load
3: Mode3, two 8-bit Timer
Timer0 Gate Control: When TR0 is set to ‘1’ and GATE0 is ‘1’,
3
Timer0 is enabled while INT0 pin is in high. When GATE1 is set to
R/W
0
GATE0
‘0’ and TR1 is set to ‘1’, Timer0 is enabled
2
When this field is set to ‘1’, Timer0 is enabled as counter mode.
R/W
0
CT0
Timer0 Mode Select:
0: Mode0, 12-bit Timer
1:0
1: Mode1, 16-bit Timer
R/W
0
M0
2: Mode2, 8-bit Timer with auto-load
3: Mode3, two 8-bit Timer
TL0/TL1/TH0/TH1 (TIMER REGISTERS, 0x8A, 0x8B, 0x8C, 0x8D)
Two pairs of registers, (TH0, TL0) and (TH1, TL1), can be used as 16-bit timer register for Timer0 and
Timer1 or can be used as 8-bit register respectively.
7:0
Timer0 High Byte Data
R/W
0x00
TH0
7:0
Timer0 Low Byte Data
R/W
0x00
TL0
7:0
Timer1 High Byte Data
R/W
0x00
TH1
7:0
Timer1 Low Byte Data
R/W
0x00
TL1
In mode0, the 12-bit register of timer0 consists of 7-bit of TH0 and the lower 5-bit of TL0. The
higher 1-bit of TH0 and higher 3-bit of TL0 are disregarded. When this 12-bit register is
overflowed, set TF0 to ‘1’. The operation of timer1 is same as that of timer0.
Rev A
Document No. 0005-05-07-00-000
Page 27 of 119
ZIC2410 Datasheet
Figure 12 – Timer0 Mode0
In Mode1, the operation is same as it of Mode0 except all timer registers are enabled as a 16-bit
counter.
Figure 13 – Timer0 Mode1
In mode2, TL0 of Timer0 is enabled as an 8-bit counter and TH0 reloads TL0 automatically.
TF0 is set to ‘1’ by overflowing of TL0. TH0 value retains the previous value regardless of the
reloading. The operation of Timer1 is same as that of Timer0.
Figure 14 – Timer0 Mode2
In Mode3, Timer0 uses TL0 and TH0 as an 8-bit timer respectively. In other words, it uses two
counters. TL0 controls as the control signals of Timer0. TH0 is always used as a timer function
and it controls as TR1 of Timer1. The overflow is stored in TF1. At this time, Timer1 is disabled
and it retains the previous value.
Rev A
Document No. 0005-05-07-00-000
Page 28 of 119
ZIC2410 Datasheet
C/T
FSYS
C/T = 0
1/12
T0
0
TL0
1
(8bits)
TF0
Timer 0
Interrupt
TF1
Timer 1
Interrupt
TR0
GATE
INT0
FSYS
TH0
1/12
(8bits)
TR0
Figure 15 – Timer0Mode3
1.7.2 TIMER 2/3, Pulse Width Modulator (PWM) 2/3 TIMER 2/3
The embedded MCU includes two 16-bit timers (Timer 2 and Timer 3).
Table 12 – Timer 2 and Timer 3 Registers
Bit
Name
Descriptions
R/W
T23CON (TIMER2/3 CONTROL REGISTER, 0xA9)
This register is used to control Timer2 and Time3.
7:4
Reserved
R/W
3
Timer3 Run: When this field is set to ‘1’, Timer3 is operational.
R/W
TR3
Timer3 PWM Mode: When this field is set to ‘1’, Timer3 is put into
2
R/W
M3
PWM mode.
1
Timer2 Run: When this field is set to ‘1’, Timer2 is operational.
R/W
TR2
Timer2 PWM Mode: When this field is set to ‘1’, Timer2 is put into
0
R/W
M2
PWM mode.
TL2/TL3/TH2/TH3 (TIMER2/3 TIMER REGISTER, 0xAC, 0xAD, 0xAA, 0xAB)
Register (TH2, TL2) and (TH3, TL3) are 16-bit timer counter register for Timer2 and Timer3.
7:0
Timer2 High Byte Data
R/W
TH2
7:0
Timer2 Low Byte Data
R/W
TL2
7:0
Timer3 High Byte Data
R/W
TH3
7:0
Timer3 Low Byte Data
R/W
TL3
Reset
Value
0
0
0
0
0
0x00
0x00
0x00
0x00
Timer2 acts as a general 16-bit timer. Time-out period is calculated by Equation 1.
Equation 1 – Time-out Period Calculation (Timer2)
T2 =
8 × ( 256 × TH 2 + TL 2 + 1)
fsystem
If the time-out period is set too short, excessive interrupts will occur causing abnormal operation
of the system. It is recommended to set a sufficient time-out period for Timer2 (> 100µs).
Timer3 acts as a general 16-bit timer. Time-out period of Timer3 is calculated by Equation 2.
Equation 2 – Time-out Period Calculation (Timer3)
Rev A
Document No. 0005-05-07-00-000
Page 29 of 119
ZIC2410 Datasheet
T3 =
3 × ( 256 × TH 3 + TL3 + 1)
fsystem
If the time-out period is set too short, excessive interrupts will occur causing abnormal operation
of the system. It is recommended to set a sufficient time-out period for Timer3.
PWM 2/3
TIMER 2/3 can be used as Pulse Width Modulators, PWM2 and PWM3 respectively based on
setting the M2, M3 bits in T23CON register. P 3.6 outputs PWM2 signal and P3.7 outputs
PWM3 signal
The following table describes the frequency and High Level Duty Rate in PWM mode.
Channel
Table 13 – Frequency and Duty Rate in PWM Mode
Frequency (Hz)
High Level Duty Rate (%)
PWM2
fsystem
256 × (TH 2 + 1)
PWM3
fsystem
256 × (TH 3 + 1)
TL2
× 100
256
TL3
× 100
256
Note: This equation does not apply for TH values of 0, and 1. For these values the frequency should be as
follows: TH=0: 15.625 KHz; TH=1: 7.812 KHz.
Rev A
Document No. 0005-05-07-00-000
Page 30 of 119
ZIC2410 Datasheet
1.7.3 WATCHDOG TIMER The Watchdog Timer (WDT) monitors whether the MCU is or is not operating normally. If a
problem occurs, the WDT will immediately reset the MCU.
In fact, when the system does not clear the WDT counter value, WDT considers that a problem
has occurred, and therefore, resets the MCU automatically. The WDT is used when a program
is not completed normally because a software error has been caused by the environment such
as electrical noise, unstable power or static electricity.
When Powered-up, the internal counter value of WDT is set to ‘0’ and watchdog timer is
operated. If overflow is caused in the internal counter, a system reset is initiated with a timeout
period is about 0.5 second. A user may reset the WDT by clearing WDTEN bit of WDTCON.
When WDT is operating, an application program must clear the WDT periodically to prevent the
system from being reset unwantedly.
Table 14 – Watchdog Timer Register
Bit
Name
Descriptions
R/W
Reset
Value
R/W
0
R/W
0
R/W
0
R/W
0
R/W
0
WDTCON (WATCHDOG TIMER CONTROL REGISTER, 0xD2)
7:5
4
WDTWE
3
WDTEN
2
WDTCLR
1:0
WDTPRE
Reserved
WDT Write Enable: To set WDTEN to ‘1’, this field should be set
to ‘1’.
WDT Enable: To use WDT, this bit should be set to ‘1’.
WDT Clear: Watchdog Timer resets a system when the internal
counter value is reached to the defined value by WDTPRE value.
This field does not allow system to be reset by clearing the
internal counter. When this field is set to ‘1’, this field value is
cleared automatically.
Watchdog Timer Prescaler: Sets the prescaler value of WDT.
Reset interval of WDT is calculated by the Equation 3. For example, when WDTPRE value is ‘0’
and system clock of MCU is 8MHz, reset interval of WDT is 65.536ms.
Equation 3 – Watchdog Reset Interval Calculation
Watchdog Reset Interval =
Rev A
256 × 2(11+WDTPRE )
fsystem
Document No. 0005-05-07-00-000
Page 31 of 119
ZIC2410 Datasheet
1.7.4 SLEEP TIMER The Sleep Timer can generate time interval such as 1 or 2 seconds with a 32.768 KHz clock
source. The Sleep Timer (ST) is used to exit from the Power-Down mode.
The clock source desired can be generated from an external crystal or the internal RC oscillator.
ST is activated as setting RTEN bit to ‘1’ and the interrupt interval can be programmed by
setting RTCON [6:0], RTINT1 and RTINT0 register.
Table 15 – Sleep Timer Registers
Bit
Name
Descriptions
RTCON (SLEEP TIMER CONTROL REGISTER, 0x22F5)
Sleep Timer Select: When this field is set to ‘1’, internal RCOSC
is used as a clock source. When this field is set to ‘0’, external
7
RTCSEL
32.768KHz crystal is used as a clock source. When this field is
set to ‘0’ and external crystal is not turned on, ST does not act.
This field determines ST interrupt interval with RTINT0 and
RTINT
6:0
RTINT1
[22:16]
RTINT1 (SLEEP TIMER INTERRUPT INTERVAL 1, 0x22F6)
This field determines the ST interrupt interval with RTINT0 and
RTINT
7:0
RTCON [6:0]
[15:8]
RTINT0 (SLEEP TIMER INTERRUPT INTERVAL 0, 0x22F7)
This field determines ST interrupt interval with RTINT1 and
RTINT
7:0
RTCON [6:0]
[7:0]
R/W
Reset
Value
R/W
1
R/W
0x00
R/W
0x00
R/W
0x08
Sleep Timer Interrupt Interval
RTCON [6:0], RTINT1 and RTINT0 register represent RTINT [22:0] (23-bit) and the timer
interval is determined by this value. If ST clock source acts as 32.786KHz, one ST cycle is
1/32768 second and the timer interval is RTINT * (1/32768) second. Therefore, ST interrupt
occurs per (RTINT * 30.5) µs and maximum is 256 second.
RTDLY (SLEEP TIMER DELAY REGISTER, 0x22F4)
This register is used when the MCU exits from a power-down state initiated by the ST interrupt.
RTDLY specifies the delay time for oscillator stabilization. When the MCU exits from powerdown mode, the MCU executes the next instruction after the delay time.
Table 16 – Sleep Timer Delay Registers
Bit
Name
7:0
RTDLY
Rev A
Descriptions
Delay Time = RTDLY × 4 / 32.768KHz when ST clock source is
32.768KHz. The value of RTDLY should be greater than 2.
Document No. 0005-05-07-00-000
R/W
Reset
Value
R/W
0x11
Page 32 of 119
ZIC2410 Datasheet
1.7.5 INTERNAL RC OSCILLATOR An Internal RC oscillator generates the internal clock and provides the clock to Sleep Timer
block in the embedded MCU. The Internal RC oscillator can be controlled by the 3rd bit in the
PDCON (0x22F1) register. When this bit is set to ‘1’, internal RC Oscillator is enabled. The
default value is ‘1’.
Figure 16 – Selecting the Clock Oscillator
Rev A
Document No. 0005-05-07-00-000
Page 33 of 119
ZIC2410 Datasheet
1.7.6 UART0/1 Serial communication is categorized as synchronous mode or asynchronous mode in terms of
its data transmission method.
The embedded MCU has both UART0 and UART1 to enable two-way communication.
These devices support asynchronous mode. The following registers are used to control UART.
Table 17 – UART0 Registers
Bit
Name
Descriptions
R/W
Reset
Value
RBR (UART0 RECEIVE BUFFER REGISTER, 0x2500)
7:0
Read the received data
R/O
0x00
RBR
THR (UART0 TRANSMITTER HOLDING REGISTER, 0x2500)
This register stores the data to be transmitted. The address is the
7:0
same as the RBR register. When accessing this address, received
W/O
0x00
THR
data (RBR) is read and the data to be transmitted is stored.
DLL (UART0 DIVISOR LSB REGISTER, 0x2500)
This register can be accessed only when the DLAB bit in the LCR
register is set to ‘1’. This register shares a 16-bit register with the
7:0
R/W
0x00
DLL
DLM register (below) occupying the lower 8 bits. This full 16-bit
register is used to divide the clock.
Note: After the data is written to the DLM register, it should be written in this register. When the data is
written to DLL register, the clock divisor begins. Baud rate is calculated by the following equation.
Baud rate = clock_speed / (7 × divisor_latch_value)
IER (UART0 INTERRUPT ENABLE REGISTER, 0x2501)
7:4
Reserved
0
Enable MODEM Status Interrupt.
3
R/W
0
EDSSI
When this field is set to ‘1’, Modem status interrupt is enabled.
2
Enable Receiver Line Status Interrupt.
R/W
0
ELSI
1
Enable Transmitter Holding Register Empty Interrupt
R/W
0
ETBEI
0
Enable Received Data Available Interrupt
R/W
0
ERBEI
DLM (UART0 DIVISOR LATCH MSB REGISTER, 0x2501)
This register can be accessed only when the DLAB bit in the LCR
register is set to ‘1’. This register shares a 16-bit register with the
7:0
R/W
0x00
DLM
DLL register (above) occupying the higher 8 bits. This full 16-bit
register is used to divide the clock.
IIR (UART0 INTERRUPT IDENTIFICATION REGISTER, 0x2502)
7:4
Reserved
R/O
0
R/O
0
3:1
INTID
Interrupt Identification. Refer to the Table 18.
Shows whether the interrupt is pending or not. When this field is
PENDING
0
R/O
1
‘0’, the interrupt is pending.
Note: IIR register uses the same address as FCR register in Table 19 below. IIR register is read-only
and FCR register is write-only.
Rev A
Document No. 0005-05-07-00-000
Page 34 of 119
ZIC2410 Datasheet
INTID
Priority
st
Table 18 – UART0 Interrupt Lists
Interrupt Type
Interrupt Source
Parity, Overrun or Framing
Receiver Line Status
errors or Break Interrupt
Receiver Data
FIFO trigger level reached
available
There is at least 1 character in
the FIFO but no character has
Timeout Indication
been input to the FIFO or read
from it for the last 4 character
times.
011
1
010
2nd
110
2nd
001
3rd
Transmitter Holding
Register Empty
Transmitter Holding Register
Empty
000
4th
Modem Status
CTS, DSR, RI or DCD
Interrupt Reset Control
Reading the LSR (Line
Status Register).
FIFO drops below trigger
level
Reading from the FIFO
(Receiver Buffer
Register)
Writing to the Transmitter
Holding Register or
reading IIR
Reading the Modem
status register
Table 19 – UART0 Control Registers
Bit
Name
Descriptions
R/W
Reset
Value
FCR (UART0 FIFO CONTROL REGISTER, 0x2502)
Note: FCR register uses the same address as IIR register in Table 17 above. IIR register is read-only
and FCR register is write-only.
Trigger Level of Receiver FIFO. Interrupt occurs when FIFO
receives the the number of data bytes based on this field’s value
below. For example, when URXFTRIG field is set to ‘3’, interrupt
URXFTRI does not occur until FIFO receives 14 bytes.
7:6
W/O
3
G
0: 1byte
1: 4 bytes
2: 8 bytes
3: 14 bytes
5:3
Reserved
W/O
0
When this field is set to ‘1’, Transmitter FIFO is cleared and the
UTXFRST
2
W/O
0
circuits related to it are reset.
When this field is set to ‘1’, Receiver FIFO is cleared and the
URXFRST
1
W/O
0
circuits related to it are reset.
0
Reserved
W/O
0
LCR (UART0 LINE CONTROL REGISTER, 0x2503)
Divisor Latch Access Enable. When this field is set to ‘1’, Divisor
7
register (DLM, DLL) can be accessed. When this field is set to ‘0’,
R/W
0
DLAB
general register can be accessed.
Set Break. When this field is set to ‘1’, serial output is forced to be
6
R/W
0
SB
‘0’ (break state)
Stick Parity. When PEN and EPS are ‘1’ with this field set to ‘1’, a
parity of ‘0’ is transmitted. In reception mode, it checks whether
5
parity value is ‘0’ or not. When PEN is ‘1’ and EPS is ‘0’ with this
R/W
0
SP
field is to ‘1’, parity of ‘1’, is transmitted. In reception mode, it
checks whether parity value is ‘1’ or not.
Even Parity Enable. When this field is set to ‘1’, parity value is
4
R/W
0
EPS
even. When set to ‘0’, parity value is odd.
Parity Enable. When this field is set to ‘1’, parity is calculated for
3
the byte to be transmitted and transferred with it. In reception
R/W
0
PEN
mode, checks parity. When this field is ‘0’, parity is not generated.
Rev A
Document No. 0005-05-07-00-000
Page 35 of 119
ZIC2410 Datasheet
Bit
Name
2
STB
1:0
WLS
Descriptions
Number of Stop Bits. When this field is set to ‘1’, 2 stop bit is
used. When transmitting a word (character) of 5 bit length, 1.5 stop
bit is used. When this field is ‘0’, 1 stop bit is used.
Word Length Select.
0: 5bit Word
1: 6bit Word
2: 7bit Word
3: 8bit Word
R/W
Reset
Value
R/W
0
R/W
3
There are more registers such as the Modem Control Register, the Line Status Register, the
Modem Status Register and the Port Enable Register in the UART0 block. This document
doesn’t include these registers because they are not commonly used. For more detailed
information on their use, please contact CEL.
The following registers are to control UART1.
Table 20 – UART1 Registers
Bit
Name
Descriptions
R/W
Reset
Value
RBR (UART1 RECEIVE BUFFER REGISTER, 0x2510)
7:0
Read the received data
R/O
0x00
RBR
THR (UART1 TRANSMITTER HOLDING REGISTER, 0x2510)
This register stores the data to be transmitted. The address is the
7:0
same as the RBR register. When accessing this address, received
W/O
0x00
THR
data (RBR) is read and the data to be transmitted is stored.
DLL (UART1 DIVISOR LSB REGISTER, 0x2510)
This register can be accessed only when the DLAB bit in the LCR
register is set to ‘1’. This register shares a 16-bit register with the
7:0
R/W
0x00
DLL
DLM register (below) occupying the lower 8 bits. This full 16-bit
register is used to divide the clock.
Note: After the data is written to the DLM register, it should be written in this register. When the data is
written to DLL register, the clock divisor begins. Baud rate is calculated by the following equation.
Baud rate = clock_speed / (7 × divisor_latch_value)
IER (UART1 INTERRUPT ENABLE REGISTER, 0x2511)
7:4
Reserved
0
Enable MODEM Status Interrupt.
3
R/W
0
EDSSI
When this field is set to ‘1’, Modem status interrupt is enabled.
2
Enable Receiver Line Status Interrupt.
R/W
0
ELSI
1
Enable Transmitter Holding Register Empty Interrupt
R/W
0
ETBEI
0
Enable Received Data Available Interrupt
R/W
0
ERBEI
DLM (UART1 DIVISOR LATCH MSB REGISTER, 0x2511)
This register can be accessed only when the DLAB bit in the LCR
register is set to ‘1’. This register shares a 16-bit register with the
7:0
R/W
0x00
DLM
DLL register (above) occupying the higher 8 bits. This full 16-bit
register is used to divide the clock.
IIR (UART1 INTERRUPT IDENTIFICATION REGISTER, 0x2512)
7:4
Reserved
R/O
0
3:1
Interrupt Identification. Refer to the Table 21.
R/O
0
INTID
Shows whether the interrupt is pending or not. When this field is ‘0’,
PENDING
0
R/O
1
the interrupt is pending.
Note: IIR register uses the same address as FCR register in Table 22 below. IIR register is read-only
and FCR register is write-only.
Table 21 – UART1 Interrupt Lists
Rev A
Document No. 0005-05-07-00-000
Page 36 of 119
ZIC2410 Datasheet
INTID
Priority
st
011
1
010
2nd
Interrupt Type
Receiver Line Status
Interrupt Source
Parity, Overrun or Framing
errors or Break Interrupt
Receiver Data
available
FIFO trigger level reached
110
2nd
Timeout Indication
There is at least 1 character in
the FIFO but no character has
been input to the FIFO or read
from it for the last 4 character
times.
001
3rd
Transmitter Holding
Register Empty
Transmitter Holding Register
Empty
000
4th
Modem Status
CTS, DSR, RI or DCD
Interrupt Reset Control
Reading the LSR (Line
Status Register).
FIFO drops below trigger
level
Reading from the FIFO
(Receiver Buffer
Register)
Writing to the Transmitter
Holding Register or
reading IIR
Reading the Modem
status register
Table 22 – UART1 Control Registers
Bit
Name
Descriptions
R/W
Reset
Value
FCR (UART1 FIFO CONTROL REGISTER, 0x2512)
Note: FCR register uses the same address as IIR register in Table 20 above. IIR register is read-only
and FCR register is write-only.
Trigger Level of Receiver FIFO. Interrupt occurs when FIFO
receives the the number of data bytes based on this field’s value
below. For example, when URXFTRIG field is set to ‘3’, interrupt
URXFTRI does not occur until FIFO receives 14 bytes.
7:6
W/O
3
G
0: 1byte
1: 4 bytes
2: 8 bytes
3: 14 bytes
5:3
Reserved
W/O
0
When this field is set to ‘1’, Transmitter FIFO is cleared and the
UTXFRST
2
W/O
0
circuits related to it are reset.
When this field is set to ‘1’, Receiver FIFO is cleared and the
URXFRST
1
W/O
0
circuits related to it are reset.
0
Reserved
W/O
0
LCR (UART1 LINE CONTROL REGISTER, 0x2513)
Divisor Latch Access Enable. When this field is set to ‘1’, Divisor
7
register (DLM, DLL) can be accessed. When this field is set to ‘0’,
R/W
0
DLAB
general register can be accessed.
Set Break. When this field is set to ‘1’, serial output is forced to be
6
R/W
0
SB
‘0’ (break state)
Stick Parity. When PEN and EPS are ‘1’ with this field set to ‘1’, a
parity of ‘0’ is transmitted. In reception mode, it checks whether
5
parity value is ‘0’ or not. When PEN is ‘1’ and EPS is ‘0’ with this
R/W
0
SP
field is to ‘1’, parity of ‘1’, is transmitted. In reception mode, it
checks whether parity value is ‘1’ or not.
Even Parity Enable. When this field is set to ‘1’, parity value is
4
R/W
0
EPS
even. When set to ‘0’, parity value is odd.
Parity Enable. When this field is set to ‘1’, parity is calculated for
3
the byte to be transmitted and transferred with it. In reception
R/W
0
PEN
mode, checks parity. When this field is ‘0’, parity is not generated.
Number of Stop Bits. When this field is set to ‘1’, 2 stop bit is
2
used. When transmitting a word (character) of 5 bit length, 1.5 stop R/W
0
STB
bit is used. When this field is ‘0’, 1 stop bit is used.
Rev A
Document No. 0005-05-07-00-000
Page 37 of 119
ZIC2410 Datasheet
Bit
1:0
Name
WLS
Descriptions
Word Length Select.
0: 5bit Word
1: 6bit Word
2: 7bit Word
3: 8bit Word
R/W
Reset
Value
R/W
3
There are more registers such as the Modem Control Register, the Line Status Register, the
Modem Status Register and the Port Enable Register in the UART1 block. This document
doesn’t include these registers because they are not used commonly. For more detailed
information on their use, please contact CEL.
Rev A
Document No. 0005-05-07-00-000
Page 38 of 119
ZIC2410 Datasheet
1.7.7 SPI MASTER/SLAVE During an SPI transmission, data is simultaneously transmitted (shifted out serially) and
received (shifted in serially). The operation is different in either Master mode or Slave mode
In the Master mode, the data transmission is done by writing to the SPDR (SPI Data Register,
0x2542). After transmission, data reception is initiated by a byte transmitted to the Slave device
from the Master SPI clock. When the SPI interrupt occurs, the value of the SPDR register
becomes the received data from the SPI slave device. Even though the SPDR TX and RX have
the same address, no data collision occurs because the processes of writing and reading data
happen sequentially.
In the Slave mode, the data must be ready in the SPDR when the Master calls for it. Data
transmission is accomplished by writing to the SPDR before the SPI clock is generated by the
Master. When the Master generates the SPI clock, the data in the SPDR of the Slave is
transferred to the Master. If the SPDR in the Slave is empty, no data exchange occurs. Data
reception is done by reading the SPDR when the next SPI interrupt occurs.
Figure 17 – SPI Data Transfer
Table 23 – SPI Control Registers
Bit
Name
Descriptions
R/W
Reset
Value
R/W
0
R/W
0
0
R/W
1
R/W
0
R/W
0
R/W
0
SPCR (SPI CONTROL REGISTER, 0x2540)
7
SPIE
6
5
SPE
4
MSTR
3
CPOL
2
CPHA
1:0
SPR
Rev A
SPI Interrupt Enable. When this field is set to ‘1’, SPI interrupt is
enabled.
SPI Enable. When this field is set to ‘1’, SPI is enabled.
Reserved
Master Mode Select. When this field is set to ‘1’, a Master mode is
selected.
Clock Polarity. If there is no data transmission while this field is
set to ‘0’, SCK pin retains ‘0’. If there is no data transmission while
this field is set to ‘1’, SCK pin retains ‘1’. This field is used to set
the clock and data between a Master and Slave with CPHA field.
Refer to information below for a more detailed explanation.
Clock Phase. Used to set the clock and data between a Master
and Slave with CPOL field. See details below.
SPI Clock Rate Select. With ESPR field in SPER register
(0x2543), selects SPI clock (SCK) rate when the device is
configured as a Master. Refer to the ESPR field in Table 25.
Document No. 0005-05-07-00-000
Page 39 of 119
ZIC2410 Datasheet
There are four methods of data transfer based on the settings of CPOL and CPHA. Polarity of
SPI serial clock (SCK) is determined by CPOL value and it determines whether SCK activates
high or low.
If CPOL value is ‘0’, SCK pin retains ‘0’ during no data transmission. If CPOL value is ‘1’, SCK
pin retains ‘1’ during no data transmission. CPHA field determines the format of data to be
transmitted.
Table 24 describes the clock polarity and the data transition timing.
CPOL
0
0
1
1
Table 24 – Clock Polarity and Data Transition Timing
CPHA
SCK when idle
Data Transition Timing
0
Low
Falling Edge of SCK
1
Low
Rising Edge of SCK
0
High
Rising Edge of SCK
1
High
Falling Edge of SCK
Figure 18, Figure 19, Figure 20, and Figure 21 describe this block when slave mode is selected.
When the values of CPOL and CPHA are the same, (a) and (d) below, output data is changed
at the falling edge of SCK. Input data is captured at the rising edge of SCK. When the CPOL
and CPHA values are different, (b) and (c) below, output data is changed at the rising edge of
received SCK. Input data is captured at the falling edge of SCK.
Figure 18 – (a) CPOL=0, CPHA=0
Figure 19 – (b) CPOL=0, CPHA=1
Figure 20 – (c) CPOL=1, CPHA=0
Figure 21 – (d) CPOL=1, CPHA=1
Table 25 – SPI Registers
Bit
Name
Descriptions
SPSR (SPI STATUS REGISTER, 0x2541)
SPI Interrupt Flag: When SPI interrupt occurs, this field is set to
7
‘1’. Set whenever data transmission is finished and it can be
SPIF
cleared by software.
Rev A
Document No. 0005-05-07-00-000
R/W
Reset
Value
R/W
0
Page 40 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
Write Collision: Set to ‘1’ when writing data to the SPDR register
while SPITX FIFO is full. It can be cleared by software.
5:4
Reserved
Write FIFO Full: Set to ‘1’ when Write FIFO is full. This field is
3
WFFUL
read only.
WFEMP Write FIFO Empty: Set to ‘1’ when Write FIFO is cleared. This
2
field is read only.
TY
Read FIFO Full: Set to ‘1’ when Read FIFO is full. This field is
1
RFFUL
read only.
RFEMPT Read FIFO Empty: Set to ‘1’ when Read FIFO is cleared. This
0
field is read only.
Y
SPDR (SPI DATA REGISTER, 0x2542)
7:0
This register is read/write buffer.
SPDR
SPER (SPI E REGISTER, 0x2541)
Interrupt Count. Indicates the number of byte to transmit. SPIF
7:6
ICNT
bit is set to ‘1’ whenever each byte is transmitted.
5:2
Reserved
Extended SPI Clock Rate Select. With SPR field in SPCR
Register (0x2540), this field selects SPI clock (SCK) rate when a
device is configured as a Master.
{ESPR, SPR}
(System Clock Divider)
6
WCOL
1:0
ESPR
0000
Reserved
0001
Reserved
0010
8
0011
32
0100
64
0101
16
0110
128
0111
256
1000
512
1001
1024
1010
2048
1011
4096
R/W
Reset
Value
R/W
0
0
R/O
0
R/O
1
R/O
0
R/O
1
R/W
-
R/W
0
0
R/W
2
* ESPR field : high bit SPR field: low bit
The value of ESPR and SPR is used to divide system clock to generate SPI clock (SCK).
For example, if the value of ESPR and SPR is ‘0010’ and system clock is 8MHz, SPI clock
(SCK) is 1MHz.
Rev A
Document No. 0005-05-07-00-000
Page 41 of 119
ZIC2410 Datasheet
1.7.8 VOICE A voice function includes the following:
„ I2S Interface
1.7.8.1
„ Voice CODEC (u-law / a-law / ADPCM)
1.7.8.2
„ Voice FIFO
1.7.8.3
„ DMA
1.7.8.3
The data generated through an external ADC is input to the voice block in the ZIC2410 via an
I2S interface. Data received via I2S is compressed at the voice codec, and stored in the Voice
TXFIFO. The data is then transferred to the MAC TX FIFO through DMA operation and finally
transmitted through the PHY layer.
By contrast, received data in the MAC RX FIFO is transferred to the Voice RXFIFO and
decompressed in the voice codec. It is finally transferred to an external DAC via I2S interface.
I2S is commonly used for transferring/receiving voice data. Voice data can be transferred or
received via SPI or UART interface as well.
Voice codec supports u-law, a-law and ADPCM methods.
If the voice codec function is not needed, it can be bypassed.
1.7.8.1 I2S
In I2S interface, data is transferred MSB first from the left channel, and then from the right
channel. There are two ways to send data via I2S TX: writing data to the register either by
software, or by hardware. This is enabled by using the POP field in STXMODE (0x252d).
Similarly, there are two ways to receive data via I2S RX: the first is reading the register by
software, and the other is by the PUSH field in SRXMODE (0x253d)
There are four modes in I2S interface as follows.
•
•
•
•
I2S mode
Left Justified mode
Right Justified mode
DSP mode
In I2S mode, left channel data is transferred in order. When left channel data is transferred,
LRCK value is ‘0’ and when right channel data is transferred, LRCK value is 0. Transferred data
and LECK is changed at the falling edge. Refer to Figure 22 (a) below.
In Left Justified mode, left channel data is transferred whenever LRCK=1 and right channel data
is transferred, whenever LRCK =0. LRCK is changed at the falling edge of BLCK and
Transferred data is changed at the rising edge of BCLK. Refer to Figure 23 (b) below.
In Right Justified mode, left channel data allows last LSB to be output before LRCK value goes
to ‘0’ and right channel data allows last LSB to be output before LRCK value goes to ‘1’.
LRCK value is changed at the falling edge of BCLK. Output data is changed at the rising edge
of BCLK. Refer to Figure 24 (c) below.
In DSP mode, after LRCK outputs to ‘1’ for one period of BCLK, it goes to ‘0’. After that, left
channel data is outputted and then right channel data is outputted. LRCK value is changed at
the falling edge of BCLK. Output data is changed at the rising edge of BCLK. Refer to Figure
25 (d) below.
Figure 22, Figure 23, Figure 24, and Figure 25 show the interface method for each mode and
I2S TX block is selected as Master. The setting of register is as follows. MS field in STXAIC
Rev A
Document No. 0005-05-07-00-000
Page 42 of 119
ZIC2410 Datasheet
(0x2528) register is set to ‘1’. WL field is set to ‘0’ (The data of left and right channel represents
16-bit). Other fields are set to ‘0’. In ISP mode, BPOL field in STXMODE (0x252D) register is
set to ‘0’. In other modes, BPOL field in STXMODE (0x252D) register is set to ‘0’ or ‘1’
respectively.
Figure 22 – (a) I2S Mode
Figure 23 – (b) Left Justified Mode
Figure 24 – (c) Right Justified Mode
Figure 25 – (d) DSP Mode
Rev A
Document No. 0005-05-07-00-000
Page 43 of 119
ZIC2410 Datasheet
Table 26 – I2S Registers
Bit
Name
Descriptions
STXAIC (I2S TX INTERFACE CONTROL REGISTER, 0x2528)
When this field is set to ‘1’, Master mode is configured. When this
field is set to ‘0’, Slave mode is configured.
7
Any device can act as the system master by providing the
MS
necessary clock signals. A slave will usually derive its internal
clock signal from an external clock input.
Four modes of operation determined by the value of this field.
0: I2S mode
6:5
1: Left Justified mode
FMT
2: Right Justified mode
3: DSP mode
Word Length. Indicates the number of bits per channel.
0: 16 bit
4:3
1: 20 bit
WL
2: 24 bit
3: 32 bit
Left/Right Swap. When this field is set to ‘1’, the order of the
LRSWAP channel for transmitting data is changed. In other words, the data
2
in a right channel is transmitted first.
When this field is set to ‘1’, the polarity of LRCK is changed. For
example, in Left Justified mode, the left channel data is outputted
when LRCK=1 and the right channel data is outputted when
1
FRAMEP
LRCK=0. However, when this field is set to ‘1’, the right channel
data is outputted when LRCK=1 and the left channel data is
outputted when LRCK=0.
When this field is set to ‘1’, the polarity of BCLK (Bit Clock) is
0
BCP
changed. Clock edge, which allows the data change, is changed.
STXSDIV (I2S TX SYSTEM CLOCK DIVISOR REGISTER, 0x252A)
Sets the value for dividing a system clock to generate MCLK. The
equation is as follows:
7:0 STXSDIV
MCLK = System Clock/(2×STXSDIV)
When this field is ‘0’, MCLK is not generated.
STXMDIV (I2S TX MCLK DIVISOR REGISTER, 0x252B)
Sets the value for dividing MCLK to generate BCLK. When
STXSDIV register value is ‘1’, BCLK = MCLK/STXMDIV. When
7:0 STXMDIV
STXSDIV register value is greater than 2, BCLK = MCLK/
(2×STXMDIV). When this register is ‘0’, BCLK is not generated.
STXBDIV (I2S TX BCLK DIVISOR REGISTER, 0x252C)
Sets the value for dividing BCLK to generate LRCK. When FMT
field in STXAIC(0x2528) register is ‘0’,’1’,’2’, LRCK =
7:0 STXBDIV BCLK/(2×STXBDIV). When FMT field in STXAIC (0x2528) register
is ‘3’, LRCK = BCLK/STXBDIV. When this register value is ‘0’,
LRCK is not generated.
STXMODE (I2S TX MODE REGISTER, 0x252D)
This field is meaningful when I2STX block acts in a Slave mode.
When this field is set to ‘1’, the I2S TX block shares the clock of the
I2S RX block. In other words, the MCLK of the I2S RX block is
7
CSHR
input to the MCLK of the I2S TX block,the BCLK of the I2S RX
block is input to the BCLK of the I2S TX block, and the LRCK of the
I2S RX block is input to the LRCK of the I2S TX block.
Ddetermines the polarity of MCLK. When this field is ‘0’, MCLK
6
MPOL
signal retains ‘1’. When this field is ‘1’, MCLK signal retains ‘0’.
Rev A
Document No. 0005-05-07-00-000
R/W
Reset
Value
R/W
1
R/W
2
R/W
0
R/W
0
R/W
0
R/W
0
R/O
0x00
R/O
0x00
R/W
0x00
R/W
1
R/W
1
Page 44 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
Indicates the relationship between BCLK and LRCK. When this
field is set to ‘0’, LRCK value is changed at the falling edge of
5
BPOL
BCLK. When this field is set to ‘1’, LRCK value is changed at the
rising edge of BCLK.
Determines bit width to transfer data in voice block to I2S block.
When this field is set to ‘1’, data is transferred by 16-bit data format
4
B16
to I2S block. When this field is set to ‘0’, data is transferred by 8-bit
data format to I2S block.
When this field is set to ‘1’, data is transferred to I2S block. When
3
POP
this field is set to ‘0’, data is not transferred to I2S block.
Sets the mode of transferred data.
0: BLK Mode. Transfer a ‘0’.
1: MRT Mode. Only the data in Right channel is transferred.
2:1
(‘0’ is transferred in Left channel)
MODE
2: MLT Mode. Only the data in Left channel is transferred.
( ‘0’ is transferred in Right channel)
3: STR Mode. All data in Left or Right channel are transferred.
0
CLKENA Clock Enable. When this field is set to ‘1’, I2S TX is enabled.
SRXAIC (I2S RX INTERFACE CONTROL REGISTER, 0x2538)
When this field is set to ‘1’, Master mode is configured. When this
field is set to ‘0’, Slave mode is configured. Any device can act as
7
the system master by providing the necessary clock signals. A
MS
slave will usually derive its internal clock signal from an external
clock input.
Four modes determined by the value of this field.
0: I2S mode
6:5
1: Left Justified mode
FMT
2: Right Justified mode
3: DSP mode
Word Length. Indicates the number of bit per each channel.
0: 16 bit
4:3
1: 20 bit
WL
2: 24 bit
3: 32 bit
Left/Right Swap. When this field is set to ‘1’, the order of the
LRSWAP channel for transmitting data is changed. In other words, the data
2
in a right channel is transmitted first.
When this field is set to ‘1’, the polarity of LRCK is changed. For
example, in Left Justified mode (FMT=1), data is stored in the left
channel when LRCK=1 and data is stored in the right channel when
1
FRAMEP
LRCK=0. However, when this field is set to ‘1’, data is stored in the
right channel when LRCK=1 and the data is stored in the left
channel when LRCK=0.
When this field is set to ‘1’, the polarity of BCLK (Bit Clock) is
0
BCP
changed. Clock edge, which allows the data change, is changed.
SRXSDIV (I2S RX SYSTEM CLOCK DIVISOR REGISTER, 0x253A)
Sets the value for dividing a system clock to generate MCLK. The
equation is as follows:
7:0 SRXSDIV
MCLK = System Clock/(2× SRXSDIV)
When this field is ‘0’, MCLK is not generated.
SRXMDIV (I2S RX MCLK DIVISOR REGISTER, 0x253B)
Rev A
Document No. 0005-05-07-00-000
R/W
Reset
Value
R/W
1
R/W
1
R/W
1
R/W
3
R/W
0
R/W
1
R/W
2
R/W
0
R/W
0
R/W
0
R/W
0
R/W
0x00
Page 45 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
Sets the value for dividing MCLK to generate BCLK. When
SRXSDIV register value is ‘1’, BCLK = MCLK/SRXMDIV. When
7:0 SRXMDIV SRXSDIV register value is greater than 2, BCLK = MCLK/
(2×SRXMDIV). When this register value is ‘0’, BCLK is not
generated.
SRXBDIV (I2S RX BCLK DIVISOR REGISTER, 0x253C)
Sets the value for dividing BCLK to generate LRCK. When FMT
field in SRXAIC(0x2528) register is ‘0’,’1’,’2’, LRCK =
7:0 SRXBDIV BCLK/(2(SRXBDIV). When FMT field in SRXAIC (0x2528) register
is ‘3’, LRCK = BCLK/SRXBDIV. When this register value is ‘0’,
LRCK is not generated.
SRXMODE (I2S RX MODE REGISTER, 0x253D)
This field is meaningful when I2SRX block acts in a Slave mode.
When this field is set to ‘1’, the I2S RX block shares the clock of the
I2S TX block. In other words, the MCLK of the I2S TX block is
7
CSHR
input to the MCLK of the I2S RX block, the BCLK of the I2S TX
block is input to the BCLK of the I2S RX block, and the LRCK of the
I2S TX block is input to the LRCK of the I2S RX block.
Determines the polarity of MCLK. When this field is ‘0’, MCLK
6
MPOL
signal retains ‘1’. When this field is ‘1’, MCLK signal retains ‘0’.
Indicates the relationship between BCLK and LRCK. When this
field is set to ‘0’, LRCK value is changed at the falling edge of
5
BPOL
BCLK. When this field is set to ‘1’, LRCK value is changed at the
rising edge of BCLK.
Determines bit width to transfer data received from external ADC
via I2S interface to voice block. When this field is set to ‘1’, data is
4
B16
transferred by 16-bit data format to voice block. When this field is
set to ‘0’, data is transferred by 8-bit data format to voice block.
When this field is set to ‘1’, data received from external ADC via I2S
interface is transferred to voice block. When this field is set to ‘0’,
3
PUSH
data received from external ADC via I2S interface is not transferred
to voice block.
Sets the mode of transferred data.
0: BLK Mode. Transfer a ‘0’.
1: MRT Mode. Only the data in Right channel is transferred.(‘0’
2:1
is transferred in Left channel)
MODE
2: MLT Mode. Only the data in Left channel is transferred.(‘0’
is transferred in Right channel)
3: STR Mode. All data in Left or Right channel are transferred.
0
CLKENA Clock Enable. When this field is set to ‘1’, I2S RX is enabled.
R/W
Reset
Value
R/W
0x00
R/W
0x00
R/W
0
R/W
1
R/W
1
R/W
1
R/W
1
R/W
3
R/W
0
1.7.8.2 VOICE CODEC
ZIC2410 includes three voice codec algorithms.
• µ-law
• a-law
• ADPCM
The µ-law algorithm is a companding algorithm primarily used in the digital telecommunication
systems of North America and Japan. As with other companding algorithms, its purpose is to
reduce the dynamic range of an audio signal. In the analog domain this can increase the signalto-noise ratio (SNR) achieved during transmission and in the digital domain, it can reduce the
Rev A
Document No. 0005-05-07-00-000
Page 46 of 119
ZIC2410 Datasheet
quantization error (hence increasing signal to quantization noise ratio). These SNR
improvements can be traded for reduced bandwidth and equivalent SNR instead.
The a-law algorithm is a standard companding algorithm used in European digital
communications systems to optimize/modify the dynamic range of an analog signal for
digitizing.
The a-law algorithm provides a slightly larger dynamic range than the μ-law at the cost of worse
proportional distortion for small signals.
Adaptive DPCM (ADPCM) is a variant of DPCM (Differential (or Delta) pulse-code modulation)
that varies the size of the quantization step, to allow further reduction of the required bandwidth
for a given signal-to-noise ratio. DPCM encodes the PCM values as differences between the
current and the previous value. For audio this type of encoding reduces the number of bits
required per sample by about 25% compared to PCM.
In order to control voice codec, there are several registers. This section describes the major
commonly used registers. For more detailed information, please contact CEL.
Table 27 – VODEC Registers
Bit
Name
Descriptions
ENCCTL (VOICE ENCODER CONTROL REGISTER, 0x2745)
7:6
Reserved
When the bit width of data received to voice encoder is 16-bit, set
5
B16
this field to ‘1’. When it is 8-bit, set this field to ‘0’.
Mute Enable. When this field is set to ‘1’, the Mute function is
4
enabled. ENCMUT1 and ENCMUT0 values are input to the voice
MUT
encoder block.
Encoder Select. Selects voice encoder algorithm.
0: No Encoding
3:2
1: µ-law
SEL
2: a-law
3: ADPCM
Encoder Initialize. When this field is set to ‘1’, the pointer in voice
1
INI
encoder is initialized. This field cannot be read.
0
Encoder Enable. When this field is set to ‘1’, voice encoder acts.
ENA
DECCTL (VOICE DECODER CONTROL REGISTER, 0x274D)
Loopback Test. When this field is set to ‘1’, Loopback test mode
7
is selected. In this case, the output of voice encoder is connected
LPB
to the input of voice decoder.
6
Reserved
The bit width of data which is output from voice decoder is 16-bit,
5
set this field to ‘1’. When this field is set to ‘0’, the bit width of data
B16
which is output from voice decoder is 8-bit.
Mute Enable. When this field is set to ‘1’, Mute function is enabled.
4
DECMUT1 and DECMUT0 values are transferred from voice
MUT
decoder.
Decoder Select. Select voice decoder.
0: No Decoding
3:2
1: µ-law
SEL
2: a-law
3: ADPCM
When this field is set to ‘1’, the pointer in voice decoder is
1
INI
initialized. This field cannot be read.
0
Decoder Enable.
ENA
Rev A
Document No. 0005-05-07-00-000
R/W
Reset
Value
R/W
0
R/W
0
R/W
0
R/W
0
W
0
R/W
0
R/W
0
R/W
0
R/W
0
R/W
0
R/W
0
W
0
R/W
0
Page 47 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
R/W
Reset
Value
When this field is set to ‘1’, voice decoder is enabled.
1.7.8.3 VOICE FIFO / DMA
Data received via I2S interface is compressed by the voice codec; compressed data is stored in
Voice TXFIFO (0x2600~0x267F). The size of Voice TXFIFO is 128 byte.
Data in the MAC RXFIFO is processed by DMA operation, and stored in Voice RX FIFO
(0x2680~0x26FF). Data in Voice RXFIFO is decompressed by the voice codec and transmitted
to an external component via I2S. The size of Voice RXFIFO is 128 byte.
1.7.8.4 VOICE TX FIFO / DMA CONTROL
Table 28 – Voice TX Registers
Bit
Name
Descriptions
R/W
VTFDAT (VOICE TX FIFO DATA REGISTER, 0x2750)
When writing data to this register, data is stored in Voice TX FIFO
in order.
7:0 VTFDAT
R/W
When reading this register, data stored in Voice TX FIFO can be
read.
VTFMUT (VOICE TX FIFO MUTE DATA REGISTER, 0x2751)
When MUT field in VTFCTL register is set to ‘1’, data in this register
is transferred instead of data in Voice TX FIFO.
7:0 VTFMUT
R/W
When INI field in VTFCTL register is set to ‘1’, data in Voice TX
FIFO is initialized by data in VTFMUT.
VTFCTL (VOICE TX FIFO CONTROL REGISTER, 0x2752)
7:4
Reserved
Voice TX DMA Enable. When this field is set to ‘1’, Voice TX DMA
3
W/O
VTDENA
is enabled. This field value is cleared automatically.
When this field is set to ‘1’, data in VTFMUT register is transferred
2
R/W
MUT
instead of data in Voice TX FIFO. This field can be read.
When this field is set to ‘1’, Write pointer and Read pointer of Voice
1
TX FIFO are initialized. The status value of underflow and overflow
W/O
CLR
is initialized.
When this field is set to ‘1’, all data in Voice TXFIFO is replaced by
0
W/O
INI
the value in VTFMUT register.
VTFRP (VOICE TX FIFO READ POINTER REGISTER, 0x2753)
Indicates the address of Voice TXFIFO to be read next. Since the
7:0
R/W
VTFRP
size of FIFO is 128 byte, LSB is used to test wrap-around.
VTFWP (VOICE TX FIFO WRITE POINTER REGISTER, 0x2754)
Indicates the address of Voice TXFIFO to be written next. Since
7:0
R/W
VTFWP
the size of FIFO is 128 byte, LSB is used to test wrap-around.
VTFSTS (VOICE TX FIFO STATUS REGISTER, 0x275A)
7:5
Reserved
When INI field in VTFCTL register is set to ‘1’, data in Voice TX
FIFO is initialized by data in VTFMUT register. During this
4
R/O
ZERO
initialization is processed, this field is set to ‘1’. After initialization is
finished, this field is set to ‘0’.
3
Set to ‘1’ while pushing data into Voice TX FIFO.
R/O
PSH
2
Set to ‘1’ while popping data on Voice TX FIFO.
R/O
POP
1:0
Reserved
VTDSIZE (VOICE TX DMA SIZE REGISTER (VOICE TX FIFO->MAC TX FIFO), 0x275B)
7:0 VTDSIZE Set the data size for DMA operation.
R/W
Rev A
Document No. 0005-05-07-00-000
Reset
Value
0x00
0x00
0
0
0
0
0
0x00
0x00
0
0
0
0
0
0x00
Page 48 of 119
ZIC2410 Datasheet
1.7.8.5 VOICE RX FIFO / DMA CONTROL
Table 29– Voice RX Registers
Bit
Name
Descriptions
R/W
VRFDAT (VOICE RX FIFO DATA REGISTER, 0x2760)
When writing data to this register, data is stored in Voice RX FIFO
7:0 VRFDAT in order. When reading this register, data stored in Voice RX FIFO
R/W
can be read.
VRFMUT (VOICE RX FIFO MUTE DATA REGISTER, 0x2761)
When MUT field in VRFCTL register is set to ‘1’, data in this
register is transferred instead of data in Voice RX FIFO. When INI
7:0 VRFMUT
R/W
field in VRFCTL register is set to ‘1’, data in Voice RX FIFO is
initialized by data in VTFMUT.
VRFCTL (VOICE RX FIFO CONTROL REGISTER, 0x2762)
7:4
Reserved
Voice RX DMA Enable: When this field is set to ‘1’, the Voice RX
3
W/O
VRDENA
DMA is enabled. This field value is cleared automatically.
When this field is set to ‘1’, data in the VRFMUT register is
2
R/W
MUT
transferred instead of data in the Voice RX FIFO.
When this field is set to ‘1’, the Write pointer and Read pointer of
1
the Voice RX FIFO are initialized. The status value of the
W/O
CLR
underflow and overflow are initialized.
When this field is set to ‘1’, all data in the Voice RXFIFO is replaced
0
W/O
INI
by the values in the VRFMUT register.
VRFRP (VOICE RX FIFO READ POINTER REGISTER, 0x2763)
This register indicates the address of the Voice RXFIFO to be read
7:0
next. Since the size of the FIFO is 128 byte, the LSB is used to test
R/W
VRFRP
wrap-around.
VRFWP (VOICE RX FIFO WRITE POINTER REGISTER, 0x2764)
This register indicates the address of the Voice RXFIFO to be
7:0
R/W
VRFWP written next. Since the size of the FIFO is 128 byte, the LSB is
used to test wrap-around
VRFSTS (VOICE RX FIFO STATUS REGISTER, 0x276A)
7:5
Reserved
When INI field in the VRFCTL register is set to ‘1’, data in the Voice
TX FIFO is initialized by the data in the VRFMUT register. During
4
R/O
ZERO
the processiong of this initialization, this field is set to ‘1’, and set to
‘0’ when initialization is finished.
3
Set to ‘1’ while pushing data into the Voice RX FIFO.
R/O
PSH
2
Set to ‘1’ while popping data on the Voice RX FIFO.
R/O
POP
1:0
Reserved
VRDSIZE (VOICE RX DMA SIZE REGISTER (MAC RX FIFO->VOICE RX FIFO), 0x276B)
7:0 VRDSIZE Sets the data size for DMA.
R/W
Rev A
Document No. 0005-05-07-00-000
Reset
Value
0x00
0x00
0
0
0
0
0
0x00
0x00
0
0
0
0
0
0x00
Page 49 of 119
ZIC2410 Datasheet
1.7.8.6 VOICE INTERFACE CONTROL
Table 30– Voice Interrupt Registers
Bit
Name
Descriptions
R/W
VTFINTENA (VOICE TX FIFO INTERRUPT ENABLE REGISTER, 0x2770)
7
Voice TX FIFO Empty Interrupt Enable
R/W
EMPTY
6
Voice TX FIFO Full Interrupt Enable
R/W
FULL
5:0
Should be set as ‘0’.
VRFINTENA (VOICE RX FIFO INTERRUPT ENABLE REGISTER, 0x2771)
7
Voice RX FIFO Empty Interrupt Enable
R/W
EMPTY
6
Voice RX FIFO Full Interrupt Enable
R/W
FULL
5:0
Should be set as ‘0’.
VDMINTENA (VOICE DMA CONTROLLER INTERRUPT ENABLE REGISTER, 0x2772)
7:5
Should be set as ‘0’.
VTDDONE Voice TX DMA Done Interrupt Enable
4
R/W
3:1
Should be set as ‘0’.
VRDDONE Voice RX DMA Done Interrupt Enable
0
R/W
VTFINTSRC (VOICE TX FIFO INTERRUPT SOURCE REGISTER, 0x2773)
Voice TX FIFO Empty Interrupt Source. When EMPTY field in
7
VTFINTENA register is set to ‘1’ and EMPTY field in VTFINTVAL
R/W
EMPTY
register is set to ‘1’, this field is set to ‘1’. Cleared by software.
6
Voice TX FIFO Full Interrupt Source
R/W
FULL
5:0
Reserved
VRFINTSRC (VOICE RX FIFO INTERRUPT SOURCE REGISTER, 0x2774)
7
Voice RX FIFO Empty Interrupt Source
R/W
EMPTY
6
Voice RX FIFO Full Interrupt Source
R/W
FULL
5:0
Reserved
VDMINTSRC (VOICE DMA CONTROLLER INTERRUPT SOURCE REGISTER, 0x2775)
7:5
Should be set as ‘0’.
VTDDONE Voice TX DMA Done Interrupt Source
4
R/W
3:1
Should be set as ‘0’.
VRDDONE Voice RX DMA Done Interrupt Source
0
R/W
SRCCTL (VOICE SOURCE CONTROL REGISTER, 0x277A)
7
Should be set as ‘0’.
Selects the specific interface to communicate between voice codec
and external data.
0: I2S
6:5
R/W
MUX
1: SPI
2: UART0
3: UART1
4:0
Should be set as ‘0’.
VSPCTL (VOICE SOURCE PATH CONTROL REGISTER, 0x277E)
7
Reserved
This register is used to send mute data from voice decoder to the
6
R/W
DECMUT external interface. When this field is set to ‘1’, VSPMUT1 and
VSPMUT0 value are transferred to the external interface.
When using 8-bit external interface, 16-bit data transferred from
5
voice decoder needs to be changed to 8-bit. When this field is set
R/W
DECINI
to ‘1’, corresponding control circuit is initialized.
When using 8-bit external interface such as UART and so on, 16-bit
data transferred from voice decoder needs to be changed to 8-bit.
4
R/W
DECB16
When this field is set to ‘1’, high 8-bit data of 16-bit data is
transferred first and then low 8-bit data is transferred.
3
Reserved
Rev A
Document No. 0005-05-07-00-000
Reset
Value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Page 50 of 119
ZIC2410 Datasheet
Bit
Name
2
ENCMUT
1
ENCINI
0
ENCB16
Descriptions
This register is used to send mute data from external interface to
voice encoder. When this field is set to ‘1’, VSPMUT1and
VSPMUT0 values are transferred to voice encoder.
When using 8-bit external interface, 16-bit data transferred to voice
encoder needs to be changed to 16-bit. When this field is set to ‘1’,
corresponding control circuit is initialized.
When using 8-bit external interface, 8-bit input data needs to be
changed to 16-bit, which is compatible with the voice encoder.
When this field is set to ‘1’, it is changed to 16-bit.(8-bit received
first: high bit; 8-bit received later: low bit)
R/W
Reset
Value
R/W
0
R/W
0
R/W
0
1.7.9 RANDOM NUMBER GENERATOR (RNG) Random Number Generator generates 32-bit random number with seed. Whenever ENA bit in
RNGC register is set to ‘1’, generated number is stored in RNGD3 ~ RNGD0 register.
Table 31– Random Number Generator Registers
Bit
Name
Descriptions
RNGD3 (RNG DATA3 REGISTER, 0x2550)
7:0
RNGD3 This register stores MSB (RNG [31:24]) of 32-bit random number.
RNGD2 (RNG DATA2 REGISTER, 0x2551)
This register stores 2nd MSB (RNG [23:16]) of 32-bit random
7:0
RNGD2
number.
RNGD1 (RNG DATA1 REGISTER, 0x2552)
rd
7:0
RNGD1 This register stores 3 MSB (RNG [15:8]) of 32-bit random number.
RNGD0 (RNG DATA0 REGISTER, 0x2553)
7:0
RNGD0 This register stores LSB (RNG [7:0]) of 32-bit random number.
SEED3 (RNG SEED3 REGISTER, 0x2554)
This register stores MSB (SEED [31:24]) of required seed to
7:0
SEED3
generate random number.
SEED2 (RNG SEED2 REGISTER, 0x2555)
This register stores 2th MSB (SEED [23:16]) of required seed to
7:0
SEED2
generate random number.
SEED1 (RNG SEED1 REGISTER, 0x2556)
This register stores 3rdMSB (SEED [15:8]) of required seed to
7:0
SEED1
generate random number.
SEED0 (RNG SEED0 REGISTER, 0x2557)
This register stores LSB (SEED [7:0]) of required seed to generate
7:0
SEED0
random number.
RNGC (RNG DATA3 REGISTER, 0x2558)
7:1
Reserved
RNG Enable. When this field is set to ‘1’, RNG acts. This field
0
ENA
value is changed to ‘0’ automatically.
Rev A
Document No. 0005-05-07-00-000
R/W
Reset
Value
R/O
0xB7
R/O
0x91
R/O
0x91
R/O
0xC9
W/O
-
W/O
0x00
W/O
0x00
W/O
0x00
0
R/W
0
Page 51 of 119
ZIC2410 Datasheet
1.7.10 QUAD DECODER The Quad Decoder block notifies the MCU of the counter value based on the direction and
movement of a pointing device, such as a mouse, after receiving a Quadrature signal from the
pointing device.
Quadrature signal is changed with 90° phase difference (1/4 period) between two signals as
shown in Figure 26 In addition, counter value means 1/4 of one period. Since this block can
receive three Quadrature signals, it can support not only the two-dimensional movement such
as mouse but also the pointing device which is in three dimensions.
Figure 26, (a) shows that the XA signal is changing before the XB signal. In this case, the
pointing device is moving in the down direction. Drawing (b) shows that the XB signal is
changing before the XA signal. In this case, the pointing device is moving in the up direction.
The rules for YA, YB, ZA and ZB are the same as described above for XA and XB.
(a)
(b)
Figure 26 – Quadrature Signal Timing between XA and XB.
Rev A
Document No. 0005-05-07-00-000
Page 52 of 119
ZIC2410 Datasheet
Table 32– Pointer and Quad Control Registers
Bit
Name
Descriptions
UDX (UpDown X Register, 0x2560)
7:1
Reserved
Notifies the MCU of movement in the X-axis.
0
1: Up
UPDN_X
0: Down
CNTX (Count X Register, 0x2561)
7:0
Notifies the MCU of the count value for movement in the X-axis.
CNTX
UDY (UpDown Y Register, 0x2562)
7:1
Reserved
Notifies the MCU of movement in the Y-axis.
0
1: Up
UPDN_Y
0: Down
CNTY (Count Y Register, 0x2563)
7:0
Notifies the MCU of the count value for movement in the Y-axis.
CNTY
UDZ (UpDown Z Register, 0x2564)
7:1
Reserved
Notifies the MCU of movement in the Z-axis.
0
1: Up
UPDN_Z
0: Down
CNTZ (Count Z Register, 0x2565)
7:0
Notifies the MCU of the count value for movement in the Z-axis.
CNTZ
QCTL (Quad Control Register, 0x2566)
7:3
Reserved
Quad Enable. When this field is set to ‘1’, the Quad Decoder is
2
ENA
enabled.
Quad Initialize. When this field is set to ‘1’, the internal register
1
INI
values of the Quad Decoder are initialized.
Mode Select. When this field is set to ‘1’, counter value is
increased to the point of changing movement direction. When this
0
MODE
field is set to ‘0’, current counter value is decreased to the point of
changing movement direction.
R/W
Reset
Value
0
R/O
0
R/O
0x00
R/O
0
R/O
0x00
0x00
R/O
0
R/O
0x00
x
R/W
R/W
R/W
0
1.7.11 INTERNAL VOLTAGE REGULATOR There are separate Analog and Digital regulators in the ZIC2410. The Analog regulator
supplies power to the RF and analog blocks, while the Digital regulator supplies power to all the
digital blocks. MSV, an external pin, sets the output voltage: when MSV is set to ‘0’, 1.5V is
generated and when MSV is set to ‘1’, 1.8V is generated. AVREG3V and DVREG3V, external
pins, should be connected to the 3V supply in order to operate the internal regulators.
Rev A
Document No. 0005-05-07-00-000
Page 53 of 119
ZIC2410 Datasheet
1.7.12 4­CHANNEL 8­BIT SENSOR ADC This block monitors external sensor output and converts the external analog signal into the
corresponding digital value. The output of the sensor ADC is 8-bit wide and sampling frequency
is fixed to 8KHz. For the Sensor ADC control register, refer to the SADCCON (0x22AB),
SADCVALH (0x22AC), SADCVALL (0x22AD), SADCBIASH (0x22AE), and SADCBIASL
(0x22AF).
Table 33– Sensor ADC Registers
Bit
Name
Descriptions
SADCCON (SENSOR ADC CONTROL REGISTER, 0x22AB)
This register controls sensor ADC operation.
7
SADCEN Sensor ADC Enable
When the values of the SADCVALH and SADCVALL register are
SADCDONE
6
updated, SADCDONE is set to ‘1’.
Select the reference voltage for the sensor ADC.
SADCREF
Reference
Description
TOP = 1.2V
00
Internal
BOT = 0.3V
VMID = 0.75V
01
Reserved
5:4 SADCREF
TOP = ACH2(0V~1.5V)
10
External
BOT = ACH3(ACH3 < ACH2)
VMID = (ACH2+ACH3)/2
11
Internal
R/W
Reset
Value
RW
0
RO
0
RW
0
RW
0
TOP = VDD(1.5V)
BOT = GND
VMID = (VDD+GND)/2
Select the input channel of sensor ADC
3:0
SADCCH
SSADCCH
Input
Description
0000
ACH0
Single input
0001
ACH1
Single input
0010
ACH2
Single input
0011
ACH3
Single input
0100
ACH0, ACH1
Differential input
0101
ACH2, ACH3
Differential input
Temperature
Sensor
Battery
Monitor
Embedded
temperature sensor
Embedded battery
monitor
1000
GND
Just for calibration
1001
VDD
Just for calibration
0110
0111
others
Reserved
SADCVALH (SENSOR ADC OUTPUT VALUE HIGH DATA REGISTER, 0x22AC)
This register stores the output value of sensor ADC (SADCVAL). SADCVAL, which is a 15bit unsigned
integer value, is stored in the SADCVALH and SADCVALL register. SADCVALH stores 8 bit MSB of
SADCVAL (SADCVAL [14:7]).
Rev A
Document No. 0005-05-07-00-000
Page 54 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
R/W
Reset
Value
0x00
7:0 SADCVALH SADCVAL [14:7]
RO
SADCVALL (SENSOR ADC OUTPUT VALUE LOW DATA REGISTER, 0x22AD)
This register stores the output value of sensor ADC. SADCVAL, which is a 15bit unsigned integer value,
outputs 15-bit data by SADCVALH and SADCVALL register. Only high 8-bit is valid. This register
represents low 7-bit data (SADCVAL[6:0]) of 15-bit data.
7:1 SADCVALL SADCVAL[6:0]
RO
0x00
0
Reserved
0
SADCBIASH (SENSOR ADC DC BIAS HIGH DATA REGISTER, 0x22AE)
This register is used to compensate the DC bias of the sensor ADC output. SADCBIAS, which is a 15-bit
unsigned integer value, is stored in the SADCBIASH and SADCBIASL registers. SADCBIASH register
stores the most significant 8bit of SADCBIAS (SADCBIAS [14:7]).
7:0 SADCBIASH SADCBIAS [14:7]
RW
0x00
SADCBIASL (SENSOR ADC DC BIAS LOW DATA REGISTER, 0x22AF)
This register is used to compensate the DC bias of the sensor ADC output. SADCBIASL register stores
the least significant 7bit of SADCBIAS (SADCBIAS[6:0]).
7:1 SADCBIASL SADCBIAS[6:0]
RW
0x00
0
Reserved
0
1.7.13 ON­CHIP POWER­ON RESET This block generates the reset signal to initialize the digital block during power-up. When Onchip regulator output or external battery is used as the power of digital core block and power is
provided, it outputs the internal reset signal.
Rev A
Document No. 0005-05-07-00-000
Page 55 of 119
ZIC2410 Datasheet
1.7.14 TEMPERATURE SENSOR The on-chip temperature sensor can be used to detect changes in the ambient temperature.
To control the functionality of this block, refer to the section 1.7.12. Whenever temperature is
increased by 1°C, the output of this block is decreased by -16.5mV/°C. Figure 27 below graphs
the typical output value vs. the temperature sensed. Improved accuracy can be achieved
through calibration.
Figure 27 – Typical Temperature Sensor Characteristics
Rev A
Document No. 0005-05-07-00-000
Page 56 of 119
ZIC2410 Datasheet
1.7.15 BATTERY MONITORING This block can be used to monitor the voltage level of the 3V supply. To control the functionality
of this block, refer to the section 1.7.12. Figure 28 below graphs the output value of the monitor
vs. the input voltage.
Figure 28 – Battery Monitor Characteristics
Rev A
Document No. 0005-05-07-00-000
Page 57 of 119
ZIC2410 Datasheet
1.8 MEDIUM ACCESS CONTROL LAYER (MAC) The Medium Access Control (MAC) block processes a command received from the high layer
(MCU), transmits the data received from high layer to baseband modem, or encrypts it and then
transmits to baseband modem. In addition, it indicates the status of PHY and transmits the data
received from baseband modem to high layer, or transmits the decrypted data to high layer.
The function of the MAC block is to transfer the data from the higher layer to the PHY block, to
send the received data from the PHY to the higher layer with or without encryption or
decryption. Figure 29 shows the MAC block diagram.
Figure 29 – MAC block diagram
IEEE802.15.4 Frame Format
IEEE802.15.4 transmits the data in packets with each packet having a specified frame format.
Figure 30 shows a schematic view of the IEEE 802.15.4 frame format.
The PHY frame to be transmitted consists of preamble, start of frame delimiter (SOF), frame
length and PHY Service Data Unit (PSDU) fields. The Preamble is used to adjust the gain of
receiving signal and obtain synchronization at the received stage. The SOF is used to indicate
the starting position of the frame and obtain exact frame timing synchronization. Frame length
is 1 byte and is used to indicate the PSDU length which can vary up to a maximum of 127 bytes.
The PSDU contains the MPDU (MAC protocol data unit) as a payload.
The MPDU means the frame format generated in the MAC layer and it is consisted of frame
control field, data sequence number, address information, frame payload and Frame Check
Sequence (FCS) field.
The area, including a frame control field, a data sequence number field, and an address
information field, is defined as the MAC header. The FCS field is defined as the MAC footer.
The data which is transmitted from the higher layer is located in the MAC payload. For detailed
information on frame format, refer to the IEEE802.15.4 standard.
Rev A
Document No. 0005-05-07-00-000
Page 58 of 119
ZIC2410 Datasheet
Figure 30 – IEEE 802.15.4 Frame Format
Synchronization Header (SHR)
In IEEE802.15.4 standard, a frame format includes the synchronization header (SHR) for the
purpose of adjusting the gain of the receiving signal, detecting packet and obtaining
synchronization.
SHR is consisted of a preamble and Start of Frame Delimiter (SFD). The Preamble is formatted
by repeating the same 8 symbols (‘0’) in 4 bytes. 1 byte SFD is used to detect the frame start
and obtain timing synchronization and it is defined as 0XA7 in IEEE802.15.4 standard.
PHY Header (PHR)
The Length field is used to define the size of the MPDU or the PSDU.
The value clarified in length field doesn’t include the length field itself. However, the length of
Frame Check Sequence (FCS) is included. The PHY block takes data up to the size defined by
the length field in TX FIFO, and transmits that data.
MAC Header (MHR)
This field is consisted of frame control field (FCF), data sequence number (DSN) and address
information. FCF includes the frame information such as frame type or addressing mode and so
on. DSN means the sequence of packet. In other words, DSN is incremented after
transmitting. Therefore, next packet has a different DSN. For detailed information, refer to the
IEEE802.15.4 standard.
MAC Footer (MFR)
This field is called as frame check sequence (FCS) and it follows the last data of MAC payload
byte. FCS polynomial is as follows.
x16 + x12 + x5 + 1
1.8.1 RECEIVED MODE When receiving the data from the PHY block, the MAC block stores the data in the RX FIFO.
The data in the RX FIFO can be decrypted by the PCMD1 (0X2201) register or it can be read by
the MRFCPOP (0x2080) register. Data decryption is implemented by the AES-128 algorithm,
which supports CCM* mode by ZigBee and CTR/CBC-MAC/CCM mode by IEEE 802.15.4. The
RX Controller controls the process described above. When decrypting the data, the received
frame data length is modified and the modified value is stored in the LSB of each frame by the
hardware again.
The size of the RX FIFO is 256 bytes and it is implemented by a Circular FIFO with a Write
Pointer and a Read Pointer. The RX FIFO can store several frame data received from the PHY
block. Since the LSB of each frame data represents the frame data length, it can be accessed
by the Write pointer and the Read Pointer.
Rev A
Document No. 0005-05-07-00-000
Page 59 of 119
ZIC2410 Datasheet
When the data is received from the PHY block, the CRC information is checked to verify data
integrity.
When the AUTO_CRC control bit of the MACCTRL (0x2191) register is set to ‘1’, CRC
information is verified by the RX CRC block automatically. To check the result, refer to the
CRC_OK field of the MACSTS (0x2180) register. When the value of the CRC_OK field is set to
‘1’, there is no problem with CRC Information. When the AUTO_CRC control bit of the
MACCTRL (0x2191) register is not set to ‘1’, the CRC information should be verified by the
software.
When a packet reception is completed in the PHY block, a PHY interrupt is sent to the MCU.
In addition, when decryption operation is completed, an AES interrupt is sent to the MCU.
1.8.2 TRANSMIT MODE To transmit the data from a higher layer (MCU) to the PHY block, the device stores the data in
the TX FIFO of the MAC block. When the MCU writes data in the MTFCPUSH (0x2000)
register, data is stored in TX FIFO of MAC. The size of the TX FIFO is 256 byte and it is
implemented by a Circular FIFO with a Write Pointer and a Read Pointer. Since each data in
the TX FIFO is mapped to the memory area in the MCU, it can be written or read directly by the
MCU.
The data stored in the TX FIFO can be encrypted by the PCMD1 (0x2201) register or is
transmitted to the PHY block by the PCMD0 (0x2200) register. The TX Controller controls the
process described above. Data encryption is implemented by the AES-128 algorithm, which
supports CCM* mode by ZigBee and CTR/CBC-MAC/CCM mode by IEEE 802.15.4. The data
length which is to be transmitted is stored in the LSB of each frame by the software when the
frame data is stored in the TX FIFO by the MCU. When the data in the TX FIFO is encrypted,
the data length is modified and then stored by the hardware again.
When transmitting the data in the TX FIFO, the CRC operation is processed to verify data
integrity. When the AUTO_CRC control bit of the MACCTRL (0x2191) register is set to ‘1’, CRC
information is generated by TX CRC block automatically. Otherwise, the CRC operation should
be operated by software.
When data encryption is completed, an AES interrupt is sent to the MCU. When the data
transmission to the PHY block is completed, a PHY interrupt is sent to the MCU.
1.8.3 DATA ENCRYPTION AND DECRYPTION Data encryption or decryption is done by the security controller block. Security Controller
consists of the block for processing encryption /decryption operation and the block for
controlling it.
In order to implement CCM* mode by ZigBee and CTR/CBC-MAC/CCM mode by IEEE
802.15.4, a 128-bit key value and a nonce are needed. ZIC2410 can have two 128-bit key
values, KEY0 and KEY1. For encryption, the desired nonce value should be stored in the TX
Nonce and KEY0 or KEY1 should be selected for use. For decryption, the desired nonce value
should be stored in the RX Nonce and KEY0 or KEY1 should be selected for use. For more
detailed information, refer to the IEEE802.15.4 standard document.
The SAES (0x218E) register is used only for AES operation. In this case, the required data for
this operation should be stored in the SABUF register and KEY0 or KEY1 should be selected for
use.
Table 34 describes the registers for controlling the MAC TX FIFO.
Rev A
Document No. 0005-05-07-00-000
Page 60 of 119
ZIC2410 Datasheet
Table 34 – MAC TX FIFO Registers
Bit
Name
Descriptions
R/W
MTFCPUSH (TX FIFO PUSH DATA REGISTER, 0x2000)
When data is written to this register, it is stored in TX FIFO. The
MTFCPU
7:0
size of TX FIFO is 256 byte and it can be accessed by MCU or
W/O
SH
VTXDMA.
MTFCWP (TX FIFO WRITE POINTER REGISTER, 0x2001)
TX FIFO Write Pointer: Total is 9-bit with MTFCWP8 in
7:0 MTFCWP MTFCSTS register. It is increased by ’1’ whenever writing data to
R/W
TX FIFO.
MTFCRP (TX FIFO READ POINTER REGISTER, 0x2002)
TX FIFO Read Pointer: Total is 9-bit with MTFCRP8 in MTFCSTS
7:0 MTFCRP
R/W
register. It is increased by ‘1’ whenever reading data from TX FIFO.
MTFCCTL (TX FIFO CONTROL REGISTER, 0x2003)
7:3
Reserved
When this field is set to ‘1’, it automatically sets the starting address
2
of the packet and the length of the packet encrypted by the AES
RW
ASA
engine to the information of the packet which is to be transmitted.
1
When this field is set to ‘1’, MTXFIFO is enabled.
RW
ENA
When this field is set to ‘1’, MTFCWP, MTFCRP, MTFCSTS,
0
RW
CLR
MTFCSIZE, MTFCRM registers are initialized.
MTFCSTS (TX FIFO STATUS REGISTER, 0x2004)
MTFCWP Total is 9-bit address with MTFCWP register. This field is the MSB
7
R/W
and is used to detect wrap around of a circular FIFO.
8
Total is 9-bit address with MTFCRP register. This field is the MSB
6
R/W
MTFCRP8
and is used to detect wrap around of a circular FIFO.
5:2
Reserved
1
Set to ‘1’ when data size in the TX FIFO is 256 byte.
R/O
FULL
0
Set to ‘1’ when data size in the TX FIFO is ‘0’.
R/O
EMPTY
MTFCSIZE (TX FIFO Data Size Register, 0x2005)
Represents the number of valid data bytes in theTX FIFO. This
7:0 MTFCSIZE field value is valid when FIFO status is normal and is calculated by
R/O
the difference between MTFCWP (0x2001) and MTFCRP (0x2002).
MTFCSBASE (TX FIFO AES ENCRYPTION DATA START POINTER REGISTER, 0x2007)
Represents the starting address of data to be encrypted by the AES
MTFCSBA engine in the TX FIFO. This field is set by the MCU or is set
7:0
R/W
SE
automatically to the starting address of a packet to be transmitted
when the ASA field in the MTFCCTL register is set to ‘1’.
MTFCSLEN (TX FIFO AES ENCRYPTION DATA LENGTH REGISTER, 0x2008)
Represents the length of the data to be encrypted by the AES
MTFCSLE engine in the TX FIFO. This field is set by the MCU or is set
7:0
R/W
N
automatically to the length of a packet to be transmitted when the
ASA field in the MTFCCTL register is set to ‘1’.
Rev A
Document No. 0005-05-07-00-000
Reset
Value
0x00
0x00
0x00
0x00
1
1
0
0
0
0
0
0
0x00
0x00
0x00
Page 61 of 119
ZIC2410 Datasheet
Table 35 describes the registers for controlling MAC RX FIFO.
Table 35 – MAC RX FIFO Registers
Bit
Name
Descriptions
R/W
MRFCPOP (RX FIFO POP Data Register, 0x2080)
This register can read data in RX FIFO. The size of RX FIFO is
7:0 MRFCPOP
W/O
256 byte and it can be accessed by the MCU or by VRXDMA.
MRFCWP (RX FIFO WRITER POINTER REGISTER, 0x2081)
RX FIFO Write Pointer: Total is 9-bit with MRFCWP8 in the
7:0 MRFCWP MRFCSTS register. It is increased by ’1’ whenever data is written
R/W
to the RX FIFO.
MRFCRP (RX FIFO READ POINTER REGISTER, 0x2082)
RX FIFO Read Pointer: Total is 9-bit with MRFCRP8 in the
7:0 MRFCRP MRFCSTS register. It is increased by ‘1’ whenever data is read
R/W
from the RX FIFO.
MRFCCTL (RX FIFO CONTROL REGISTER, 0x2083)
7:3
Reserved
When this field is set to ‘1’, it automatically sets the starting address
2
of a packet and the length of a packet decrypted by the AES engine
RW
ASA
to the information of the received packet.
1
When this field is set to ‘1’, MRXFIFO is enabled.
RW
ENA
When this field is set to ‘1’, MRFCWP, MRFCRP, MRFCSTS,
0
RW
CLR
MRFCSIZE, MRFCRM registers are initialized.
MRFCSTS (RX FIFO STATUS REGISTER, 0x2084)
Total is 9-bit address with MRFCWP register. This field is the MSB,
MRFCWP8
7
R/W
and is used to detect wrap around of a circular FIFO.
Total is 9-bit address with MRFCRP register. This field is the MSB,
MRFCRP8
6
R/W
and is used to detect wrap around of a circular FIFO.
5:2
Reserved
1
Set to ‘1’ when data size in the RX FIFO is 256 byte.
R/O
FULL
0
Set to ‘1’ when data size in the RX FIFO is ‘0’.
R/O
EMPTY
MRFCSIZE (RX FIFO Data Size Register, 0x2085)
Represents the number of valid data bytes in the RX FIFO. This
7:0 MRFCSIZE field value is valid when the FIFO status is normal and is calculated
R/O
by the difference between MRFCWP and MRFCRP.
MRFCSBASE (RX FIFO AES DECRYPTION DATA START POINTER REGISTER, 0x2087)
Represents the starting address of the data to be decrypted by the
MRFCSBA AES engine in the RX FIFO. This field is set by the MCU or is set
7:0
R/W
SE
automatically to the starting address of the received packet when
the ASA field in the MRFCCTL register is set to ‘1’.
MRFCSLEN (RX FIFO AES DECRYPTION DATA LENGTH REGISTER, 0x2088)
Represents the length of the data to be decrypted by the AES
MRFCSLE engine in the RX FIFO. This field is set by the MCU or is set
7:0
R/W
N
automatically to the length of the received packet when the ASA
field in the MRFCCTL register is set to ‘1’.
Rev A
Document No. 0005-05-07-00-000
Reset
Value
0x00
0x00
0x00
0x00
1
1
0
0
0
0
0
0
0x00
0x00
0x00
Page 62 of 119
ZIC2410 Datasheet
Table 36 describes the registers for data transmission /reception and security.
Table 36 – Data Transmission/Reception and Security Registers
Bit
Name
Descriptions
R/W
Reset
Value
KEY0 (ENCRYPTION KEY0 REGISTERS, 0x2100~0x210F)
This register is the 16-byte key used in the AES operation.
0x210F: the MSB of the KEY value
R/W
0x00
0x2100: the LSB of the KEY value
RXNONCE (RX NONCE REGISTERS, 0x2110~0x211C)
Used for decryption operation when receiving a packet. It consists
of 13-bytes: the Source Address (8-byte), the Frame Counter (4byte) and the Key Sequence Counter (1-byte).
0x211C: the MSB of theSource Address
7:0 RXNONCE
R/W
0x00
0x2115: theLSB of the Source Address
0x2114: the MSB of the Frame Counter
0x2111: the LSB of the Frame Counter
0x2110: the Key Sequence Counter
SAESBUF (STANDALONE AES OPERATION BUFFER REGISTERS, 0x2120~0x212F)
Used for storing data only when processing an AES-128 operation
by the AES engine. After the AES-128 operation, the result is
7:0 SAESBUF stored in this register.
R/W
0x00
0x212F: MSB of Plaintext and Ciphertext
0x2120: LSB of Plaintext and Ciphertext
KEY1 (ENCRYPTION KEY1 REGISTERS, 0x2130~0x213F)
This register is a 16-byte KEY for the AES operation.
7:0
0x213F: the MSB of the KEY value
R/W
0x00
KEY1
0x2130: the LSB of the KEY value
TXNONCE (TX NONCE REGISTERS, 0x2140~0x214C)
Used for the encryption operation when transmitting a packet. It
consists of 13-bytes: the Source Address (8-byte), the Frame
Counter (4-byte) and the Key Sequence Counter (1-byte).
0x214C: the MSB of the Source Address
7:0 TXNONCE
R/W
0x00
0x2145: the LSB of the Source Address
0x2144: the MSB of theFrame Counter
0x2141: the LSB of the Frame Counter
0x2140: the Key Sequence Counter
The following three addresses are used for network compatible with IEEE802.15.4. EXTADDR is the
unique address for the chip or module allocated by IEEE 802.15.4. PANID is the network ID which
allows each network to be identified when a network is configured. SHORTADDR is the short address of
a device in IEEE802.15.4 network. It allows each device to be identified in the same network.
SHORTADDR can be changed whenever connecting to the network.
EXTADDR (EXTENDED ADDRESS REGISTERS, 0x2150~0x2157)
Stores the 64-bit IEEE address.
7:0 EXTADDR
0x2157: the MSB of the IEEE address
R/W
0x00
0x2150: the LSB of the IEEE address
PANID (PANID REGISTERS, 0x2158~0x2159)
Stores the 16-bit PAN ID.
7:0
0x2159: the PAN ID [15:8]
R/W
0x00
PANID
0x2158: the PAN ID [7:0]
SHORTADDR (SHORTADDRESS REGISTERS, 0x215A~0x215B)
Stores the Short address (Network address).
SHORTAD
7:0
0x215B : Short address [15:8]
R/W
0x00
DR
0x215A : Short address [7:0]
7:0
KEY0
Rev A
Document No. 0005-05-07-00-000
Page 63 of 119
ZIC2410 Datasheet
MACSTS (MAC STATUS REGISTER, 0x2180)
When this field is set to ‘1’, there is data in the AES encryption or
7
ENC/DEC
decryption operation. Can only be read.
When this field is set to ‘1’, data in the MAC FIFO is transmitted to
6
TX_BUSY
a modem. Can only be read.
When this field is set to ‘1’, data is transmitted from a modem to the
5
RX_BUSY
MAC FIFO. Can only be read.
SAES_DO When Standalone AES operation is finished, this field is set to ‘1’.
4
NE
It is cleared by the MCU.
Checks the validity of data according to the type of data received or
DECODE_
3
the address mode. If there is no problem, this field is set to ‘1’.
OK
Can only be read.
ENC_DON When the AES Encryption operation is finished, this field is set to
2
E
‘1’. It is cleared by the MCU.
DEC_DON When the AES Decryption operation is finished, this field is set to
1
E
‘1’. It is cleared by the MCU.
If there is no problem in checking the CRC of a received packet,
0
CRC_OK
this field is set to ‘1’.
MACSAES (SAES RUN REGISTER, 0x218E)
7:1
Reserved
When this field is set to ‘1’, the AES operation is done by data in
0
SAESBUF and KEY selected by the SA_KEYSEL field in the SEC
SAES
register. This field is cleared automatically.
MACRST (MAC RESET CONTROL REGISTER, 0x2190)
RST_FIFO When this field is set to ‘1’, the MAC FIFO is initialized.
7
When this field is set to ‘1’, the MAC Transmitter State Machine is
6
RST_TSM
initialized.
When this field is set to ‘1’, the MAC Receiver State Machine is
RST_RSM
5
initialized.
4
RST_AES When this field is set to ‘1’, the AES Engine is initialized.
3:0
Reserved
MACCRTL (MAC CONTROL REGISTER, 0x2191)
7:5
Reserved
When this field is set to ‘1’, the RX interrupt doesn’t occur when the
PREVENT_
4
DSN field of received ACK packet is different from the value in
ACK
MACDSN register during packet reception.
PAN_COO When this field is set to ‘1’, function for PAN Coordinator is
3
RDINATOR enabled.
When this field is set to ‘1’, an RX interrupt doesn’t occur when the
ADR_DEC
2
address information of the received packet is not matched with
ODE
address of the device itself.
AUTO_CR When this field is set to ‘1’, an RX interrupt doesn’t occur when the
1
C
CRC of the received packet is not valid.
0
Should be set to ‘0’.
MACDSN (MAC DSN REGISTER, 0x2192)
Valid if only PREVENT_ACK in MACCTRL is set to ‘1’.
Sets the DSN field value of the received ACK packet, which can
7:0 MACDSN cause a PHY (RX) interrupt. In other words, if the DSN field of the
received ACK packet is not equal to MACDSN, the PHY (RX)
interrupt does not occur.
Rev A
Document No. 0005-05-07-00-000
R/O
0
R/O
0
R/O
0
R/W
0
R/O
0
R/W
0
R/W
0
R/W
0
W/O
0
W/O
0
R/W
0
R/W
0
R/W
0
R/W
0
0
0
R/W
0
R/W
0
R/W
1
R/W
1
0
R/W
0x00
Page 64 of 119
ZIC2410 Datasheet
MACSEC (MAC SECURITY REGISTER, 0x2193)
SA_KEYSE Selects the KEY value for Standalone SAES operation. When this
7
L
field is ‘1’, KEY1 is selected and when ‘0’, KEY0 is selected.
Selects the KEY value for AES operation during packet
TX_KEYSE
6
transmission. When this field is ‘1’, KEY1 is selected and when
L
‘0’, KEY0 is selected.
Selects the KEY value for AES operation during packet reception.
RX_KEYSE
5
When this field is ‘1’, KEY1 is selected and when ‘0’, KEY0 is
L
selected.
In CBC-MAC operation, it represents the data length used in the
authentication field as byte unit.
SEC_M
Authentication Field Length
0
Reserved
1
4
2
6
4:2
SEC_M
3
8
4
10
5
12
6
14
7
16
Security Mode:
0: No Security
1:0 SEC_MODE
1: CBC-MAC mode
2: CTR mode
3: CCM mode
TXAL (TX AUXILIARY LENGTH REGISTER, 0x2194)
7
Reserved
Represents the length used in the AES operation for the packet to
be transmitted. It has a different meaning for each security mode
as follows.
Security mode: CTR – It represents the number of bytes between
6:0
length byte and the data to be encoded or decoded in FIFO.
TXAL
Security mode: CBC-MAC – It represents the number of bytes
between length byte and the data to be authenticated.
Security mode: CCM – It represents the length of the data which is
used not in encoding or decoding but in authentication.
RXAL (RX AUXILIARY LENGTH REGISTER, 0x2195)
7
Reserved
Represents the length used in the AES operation for the received
packet. It has a different meaning for each security mode as
follows.
Security mode: CTR – It represents the number of bytes between
6:0
length byte and the data to be encoded or decoded of data in FIFO.
RXAL
Security mode: CBC-MAC – It represents the number of bytes
between length byte and the data to be authenticated.
Security mode: CCM – It represents the length of the data which is
used not in encoding or decoding but in authentication.
Rev A
Document No. 0005-05-07-00-000
R/W
0
R/W
0
R/W
0
R/W
0
R/W
0
R/W
0
R/W
0x00
R/W
0
R/W
0x00
Page 65 of 119
ZIC2410 Datasheet
1.9 PHYSICAL LAYER (PHY) The Physical Layer (PHY), also called the modem block, is used as follows:
-
With the MAC block, the data to be transmitted is digitally modulated and then sent to
the RF block for transmission.
With the MAC block, the RF signal received via the RF block is digitally demodulated
and sent to the MAC block.
The modulation starts by fetching the data in the TX FIFO. After appending the preamble, SFD
and length field to the data, a frame, which is compatible to IEEE802.15.4 standard, is
generated. This frame is mapped to symbols via Bit-to-Symbol conversion as shown in Figure
31 below. Bit-to-Symbol conversion maps 4 bit to 1 symbol. Each symbol is spread by Symbolto-Chip mapping. The Spread symbol is then modulated to a quadrature signal of constant
envelope via the Offset Quadrature Phase Shift Keying (O-QPSK) modulation and the Half Sine
Wave Filtering.
Figure 31 – IEEE 802.15.4 Modulation
Symbol-to-Chip mapping is used for spreading the symbol bandwidth to improve the reception
performance. Table 37 shows the mapping rule of chip sequences corresponding to each
symbol.
Symbol
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
Rev A
Table 37 – Spreading sequence of 32-chip
Chip Sequence (C0, C1, C2, …, C31)
11011001110000110101001000101110
11101101100111000011010100100010
00101110110110011100001101010010
00100010111011011001110000110101
01010010001011101101100111000011
00110101001000101110110110011100
11000011010100100010111011011001
10011100001101010010001011101101
10001100100101100000011101111011
10111000110010010110000001110111
01111011100011001001011000000111
01110111101110001100100101100000
00000111011110111000110010010110
01100000011101111011100011001001
10010110000001110111101110001100
11001001011000000111011110111000
Document No. 0005-05-07-00-000
Page 66 of 119
ZIC2410 Datasheet
Figure 32 shows the quadrature signal modulated.
Figure 32 – Quadrature Modulated Signal
The modulated signal is converted to analog by the DAC and then passed to RF block.
The output signal of the DAC is fed to the Quadrature (I/Q) Up-conversion Mixer through the
Low Pass Filter (LPF) and then amplified by the Power Amplifier (PA) and transmitted to the
antenna.
When an RF signal is received by the antenna, it is amplified by the Low Noise Amplifier (LNA)
in the RF block. It is then down-converted to a base-band signal by the Quadrature Downconversion Mixer. After low pass filtering, the analog signal is amplified through the Variable
Gain Amplifier (VGA), and converted to a digital signal by the ADC.
The output signal of the ADC is digitally demodulated by the modem block. Digital
demodulation process includes for example, Automatic Gain Control (AGC), De-spreading,
Symbol Detection, and Timing Synchronization. When a frame delimiter is detected on the
demodulated signal, a modem block generates the interrupt which indicates the start of a
packet.
The length and the frame body followed by frame delimiter are stored in RX FIFO of MAC.
When the last data is stored, an interrupt is generated to indicate the end of packet reception.
After a packet reception interrupt occurs, a user can read the data in TX FIFO by software.
When a packet is received, a modem block provides Received Signal Strength Indication (RSSI)
automatically. RSSI is measured by averaging the power level of received signal for a defined
period of time.
It can be used as a Link Quality Indicator (LQI) to decide the quality of the communication
channel.
RSSI is stored in a special register and the stored RSSI value is kept until a new packet is
received. After a packet reception interrupt occurs, a user can read the value stored in RSSI
register by software. While a packet is not being received, the modem block continuously
provides the RSSI of the RF signal at antenna. Measured RSSI is used to decide the
communication channel state. Clear Channel Assessment (CCA) operation is based on this
information. The CCA operation is used to prevent a collision when multiple-users try to use a
channel simultaneously. When a channel is determined to be busy, packet transmission is
deferred until the channel state changes to idle.
Rev A
Document No. 0005-05-07-00-000
Page 67 of 119
ZIC2410 Datasheet
1.9.1 INTERRUPT The modem block provides four interrupts to notify the MCU of specific events:
• RX End Interrupt (RXEND_INT)
This interrupt notifies the MCU of the completion of a packet reception. When this interrupt has
been generated, the user can check the received data in the RX FIFO.
Also, the quality of the transmission channel is checked by reading this register, which stores
the RSSI information of the received packet.
• RX Start Interrupt (RXSTART_INT)
This interrupt notifies the MCU of the start of a packet reception. When the packet reception
has been started, all the reception is processed by the hardware.
Note: It is recommended that the RX Start Interrupt is not used.
• TX End Interrupt (TXEND_INT)
This interrupt notifies the MCU of the completion of a packet transmission. A new packet
cannot be transmitted until a packet transmission is completed. When a communication
channel is busy, a TX End Interrupt can be delayed until a communication channel goes to the
idle state and the transmission is completed successfully
• Modem Ready Interrupt (MDREADY_INT)
This interrupt notifies the MCU that the modem block has changed from the idle state to the
ready state due to the modem-on request. The modem block is in the idle state when the
supply power is turned on but needs to be changed to the ready state in order to transmit or
receive the packet. This interrupt occurs when the RF block has stabilized following the
modem-on request.
The user can check whether each interrupt described above occurs through the INTSTS
register. The INTCON register can be set to disable any of the interrupts desired.
The modem block provides the INTIDX register with information from the INTSTS register to
check whether an interrupt has occurred. When multiple interrupts occur simultaneously,
INTSTS register will show all the interrupts that have occurred. The INTIDX register notifies
whether an interrupt is enabled in the order based on the priority of the interrupt. When a user
reads the INTSTS or INTIDX register, all interrupts are initialized.
1.9.2 REGISTERS The registers of the modem block either control or report the state of the modem. The registers,
which influence transmission performance of the modem block, should be set with the values
provided by CEL, and should not be modified by a user’s application program.
Table 38 lists the registers in the PHY Layer of the ZIC2410. The address of each register is
assigned to a data memory area in the microcontroller, so a user application program can read
and write the register as a general memory.
Address (Hex)
2200
2201
2202
2203
2204
2205
Rev A
Name
PCMD0
PCMD1
PLLPD
PLLPU
RXRFPD
RXRFPU
Table 38 – PHY Register Address Map
Description
PHY Command0
PHY Command1
PLL Power-Down
PLL Power-Up
RF RX Path Power-Down
RF RX Path Power-Up
Document No. 0005-05-07-00-000
Initial Value
11111100
11000111
11100000
11111111
00000000
11111111
Page 68 of 119
ZIC2410 Datasheet
Address (Hex)
2206
2207
220D
2211
2212
2213
2217
2215
2223
2248
2249
224A
224B
2260
2261
2262
2263
226D
226E
2270
2271
2272
2273
2274
2275
2277
2278
227E
220D
2279
2286
2287
2288
228B
2289
228A
22A0
22A1
22A2
Rev A
Name
TXRFPD
TXRFPU
TRSWBC
RXFRM1
SYNCWD
TDCNF0
TDCNF1
TXFRM1
AGCCNF3
CCA0
CCA1
CCA2
CCA3
TST
TST1
TST2
TST3
TST13
TST14
PHYSTS0
PHYSTS1
AGCSTS0
AGCSTS1
AGCSTS2
AGCSTS3
INTCON
INTIDX
INTSTS
TRSWC0
TRSWC1
PLL0
PLL1
PLL2
PLL3
PLL4
PLL5
TXPA0
TXPA1
TXPA2
Description
RF TX Path Power-Down
RF TX Path Power-Up
TRSWB Control
RX Frame Format1
SYNC Word Register
Operation Delay Control 0
Operation Delay Control 1
TX Frame Format1
AGC Configuration3
CCA Control0
CCA Control1
CCA Control2
CCA Control3
Test Register
Test Configuration1
Test Configuration2
Test Configuration3
Test Configuration13
Test Configuration14
PHY Status0
PHY Status1
AGC Status0
AGC Status1
AGC Status2
AGC Status3
PHY Interrupt Control
PHY Interrupt Status and Index
PHY Interrupt Status
TRSW Control 0
TRSW Control 1
PLL Frequency Control 0
PLL Frequency Control 1
PLL Frequency Control 2
PLL Frequency Control 3
PLL Frequency Control 4
PLL Frequency Control 5
TX PA Control 0
TX PA Control 1
TX PA Control 2
Document No. 0005-05-07-00-000
Initial Value
11010000
11111111
00000000
00000010
10100111
01001111
01100011
11110010
01111111
11000000
10110010
00000001
11110100
10000000
01101100
11111111
00001111
00000000
01000000
10000000
11110000
11111111
11011111
00000000
00000000
11110000
11111100
11111111
00000000
10010000
00111000
01000000
00000000
00110010
00101111
00010100
00011000
11111000
10010110
Page 69 of 119
ZIC2410 Datasheet
Table 39 describes each of the PHY registers.
Table 39 – PHY Registers
Bit
Name
Descriptions
PCMD0 (PHY COMMAND0 REGISTER, 0x2200)
This register is used to control the operation of a modem block.
Modem-off Request. When this field is set to ‘0’, the modem block
status is changed to OFF. In the OFF state, the RF block is in a powerdown state and the modem block is in the reset state. In this state, the
MDOFF ZIC2410 cannot receive or transmit packets. For transmission or
7
reception of a packet, the modem block needs to be changed to the ON
state. When the modem block goes to the OFF state, this field is set to
‘1’ automatically by the hardware.
Modem-on Request. When this field is set to ‘0’, the modem block
status is changed to ON. In the ON state, the RF and modem blocks are
in the TX or RX ready state. In this state, the modem block controls
6
MDON
power-down or power-up for the transmitter or the receiver without an
active user application. When the modem block goes to the ON status,
this field is set to ‘1’ automatically by the hardware.
5:4
Reserved
Packet Transmission Stop Request. When this field is set to’0’ while
3
TXSTP a packet is being transmitted, the packet transmisson stops. The
modem block changes to the RX ready state after a defined delay .
Packet Transmission Request. When this field is set to ‘0’, the modem
block transmits a packet. When a packet transmission is requested, the
modem block changes to the TX ready state after a defined delay. Only
when a communication channel is in the idle state (CCA=’1’), will the
packet be transmitted. When the channel is in the busy state (CCA=’0’),
2
TXREQ
the transmission is deferred until the channel state goes to idle. This
field is set to’1’ automatically by hardware after completing transmission.
When the packet transmission is completed successfully, a TXEND-INT
interrupt is sent. If the packet transmission is abnormal, the interrupt is
not sent and the TXREQ field is set to ‘1’.
TX Path On. With the TXOFF field, enables the modulation circuit.
When the TXON field is set to ‘1’, the modulation circuit of the modem
block is always enabled. The following table shows whether the
modulation circuit is enabled based on the values of the TXON and
TXOFF fields. When TXON and TXOFF are both set to ’0’, the modem
block automatically enables the modulation circuit during packet
transmission and disables the modulation circuit during packet reception.
1
TXON It is recommended that both TXON and TXOFF field be set to ‘0’
TXON
TXOFF
Modulation Circuit Status
1
1
Always enabled
1
0
Always enabled
0
1
Always disabled
Enabled or disabled depending on the control of a
0
0
modem block.
RX Path On. With the RXOFF field, enables the demodulation circuit.
When RXON field is set to ‘1’, the demodulation circuit of a modem block
is always enabled. The following table shows the status of the
demodulation circuit, based on the values of the RXON and RXOFF
0
RXON
fields. When RXON and RXOFF are set to ’0’, the modem block
automatically enables the demodulation circuit during packet reception
and disables the demodulation circuit during packet transmission.
RXON
RXOFF
Demodulation Circuit Status
Rev A
Document No. 0005-05-07-00-000
R/W
Reset
Value
R/W
1
R/W
1
11
R/W
1
R/W
1
R/W
0
R/W
0
Page 70 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
1
1
0
R/W
Reset
Value
Always enabled
Always enabled
Always disabled
Enabled or disabled depending on the control of a
0
0
modem block
PCMD1 (PHY COMMAND1 REGISTER, 0x2201)
This register is used to control the operation of the modem block.
7:6
Reserved
11
Decryption Start. When DECS field is set to ‘1’, the decryption is
processed by the MAC block. When the encrypted packet is received,
the data stored in the RX FIFO should be decrypted. The decrypted
5
data is stored in the RX FIFO again. When the decryption is completed, R/W
0
DECS
an interrupt is sent to the MAC block. The setting of the DECS field is
not cleared automatically after completing decryption and therefore,
should be cleared by the software.
Encryption Start When ENCS field is set to ‘1’, the encryption is
processed by the MAC block. When the transmission of secured
packet is required, the data stored in the TX FIFO should be encrypted.
4
The encrypted data is stored in the TX FIFO again. When the
R/W
0
ENCS
encryption is completed, the interrupt occurs at the MAC block. The
setting of the ENCS field is not cleared automatically after completing
encryption and therefore, should be cleared by the software.
3:2
Reserved
01
TX Path Off. It is used to disable the modulation circuit with the TXON
1
R/W
1
TXOFF field. When the TXON field is set to’0’ and the TXOFF field is set to’1’,
the modulation circuit of the modem block is always disabled.
RX Path Off. It is used to disable the modulation circuit with the RXON
0
R/W
1
RXOFF field. When RXON field is set to’0’ and RXOFF field is set to’1’, the
modulation circuit of a modem block is always disabled.
PLLPD (PLL POWER-DOWN REGISTER, 0x2202)
This register is used to control the power-down of the circuits related to the Phase-locked Loop (PLL)
7:5
Reserved
111
PLL Reset: The PLLRSTS field is used to reset the PLL circuit. When
the PLLRSTS field is set to ‘0’and the PLLRSTC field is set to ‘1’, PLL
circuit held in reset. The following table shows PLL circuit reset state
based on the values of the PLLRSTC and PLLRSTS fields.
PLLRS
PLLRSTS
PLLRSTC
PLL reset state
4
R/W
0
TS
1
1
Controlled by the modem block
1
0
Always in non-reset
0
1
Always in reset
0
0
Always in non-reset
Voltage Controlled Oscillator Buffer Power-down. The VCOBPD
and VCOBPDU fields control the power-down state of the Voltage
Controlled Oscillator (VCO) Buffer circuit. In power-down state, the VCO
Buffer circuit is disabled and draws no current. When the VCOBPU field
is set to ‘1’ and the VCOBPD field is set to ‘0’, the VCO Buffer circuit is
VCOBP in the power-down state. The following table shows the VCO buffer
3
R/W
0
circuit state based on the values of the VCOBPD and VCOBPU fields.
D
VCOBPD
VCOBPU
VCO Buffer reset state
1
1
Controlled by the modem block
1
0
Always in power-up state
0
1
Always in power-down state
0
0
Always in power-up state
Rev A
1
0
1
Document No. 0005-05-07-00-000
Page 71 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
Voltage Controlled Oscillator Power-down. With the VCOPU field,
controls the power-down state of the Voltage Controlled Oscillator (VCO)
circuit. In power-down state, VCO circuit is disabled and draws no
current. When the VCOPU field is set to ‘1’ and the VCOPD field is set
to’0’, the VCO circuit is in the power-down state. The following table
shows the VCO circuit state based on the values of the VCOPD and
VCOPD
2
VCOPU fields.
VCOPD
VCOPU
VCO state
1
1
Controlled by the modem block
1
0
Always power-up state.
0
1
Always power-down state
0
0
Always power-up state
Divider Power-down. With the DIVPU field, controls the power-down
state of the Divider circuit. In power-down state, the Divider circuit is
disabled and draws no current. When the DIVPU field is set to ‘1’ and
the DIVPD field is set to’0’, the Divider circuit is in the power-down state.
The following table shows the Divider circuit state based on the values of
1
DIVPD the DIVPD and DIVPU fields.
DIVPD
DIVPU
Divider state
1
1
Controlled by the modem block
1
0
Always power-up state.
0
1
Always power-down state
0
0
Always power-up state
Charge Pump Power-down. With the CPPU field, controls the powerdown state of the Charge Pump (CP) circuit. In the power-down state,
the CP circuit is disabled and draws no current. When the CPPU field is
set to ‘1’ and the CPPD field is set to’0’, the CP circuit is in power-down
state. The following table shows the CP circuit state based on the
0
CPPD values of the CPPD and CPPU fields.
CPPD
CPPU
CP state
1
1
Controlled by the modem block
1
0
Always power-up state.
0
1
Always power-down state
0
0
Always power-up state.
PLLPU (PLL POWER-UP REGISTER, 0x2203)
This register is used to control the power-up of circuits related to Phase-locked Loop (PLL)
7:5
Reserved
PLL Reset Clear. PLLRSTC field is used to release the reset PLL
PLLRS
4
circuit. When PLLRSTC field is set to ‘0’, the reset of PLL circuit is
TC
released.
Voltage Controlled Oscillator Buffer Power-up. Controls the powerVCOBP up state of the VCO Buffer circuit. In the power-up state, the VCO Buffer
3
U
circuit is enabled. When the VCOBPU field is set to ‘0’, the VCO Buffer
circuit is in power-up state. See VCOBPD above for truth table.
Voltage Controlled Oscillator Power-up. Controls the power-up state
of the VCO circuit. In the power-up state, the VCO circuit is enabled.
VCOPU
2
When the VCOPU field is set to ‘0’, the VCO circuit is in a power-up
state. See VCOPD above for truth table.
Divider Power-up. Controls the power-up state of the Divider circuit. In
the power-up state, the Divider circuit is enabled. When the DIVPU field
1
DIVPU
is set to ‘0’, the Divider circuit is in the power-up state. See DIVPD
above for the truth table.
Rev A
Document No. 0005-05-07-00-000
R/W
Reset
Value
R/W
0
R/W
0
R/W
0
111
R/W
1
R/W
1
R/W
1
R/W
1
Page 72 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
Charge Pump Power-up. Controls the power-up state of the CP circuit.
In the power-up state, the CP circuit is enabled. When the CPPU field is
0
CPPU
set to ‘0’, the CP circuit is in a power-up state. See CPPD above for truth
table.
RXRFPD (RF RX PATH POWER-DOWN REGISTER, 0x2204)
This register is used to power down circuits related to reception in RF block.
Low Noise Amplifier Power-down. With the LNAPU field, controls the
power-down state of the LNA circuit. In the power-down state, the LNA
circuit is disabled and draws no current. When the LNAPU field is set to
‘1’ and the LNAPD field is set to’0’, the LNA circuit is in the power-down
state. The following table shows the LNA circuit state based on the
LNAPD values of the LNAPD and LNAPU fields.
7
LNAPD
LNAPU
LNA state
1
1
Controlled by the modem block
1
0
Always power-up state.
0
1
Always power-down state
0
0
Always power-up state.
RX Mixer Power-down. With the RMIXPU field, controls power-down
state of the RX Mixer circuit. In the power-down state, the RX Mixer
circuit is disabled and draws no current. When the RMIXPU field is set
to ‘1’ and the RMIXPD field is set to’0’, the RX Mixer circuit is in the
power-down state. The following table shows the RX Mixer circuit state
RMIXP
based on the values of the RMIXPD and RMIXPU fields.
6
D
RMIXPD
RMIXPU
RX Mixer state
1
1
Controlled by the modem block
1
0
Always power-up state.
0
1
Always power-down state
0
0
Always power-up state
Base-band Analog Amplifier Power-down. With the BBAMPPU field,
controls the power-down state of the Base-band Analog Amplifier
(BBAMP) circuit. In the power-down state, the BBAMP circuit is disabled
and draws no current. When the BBAMPPU field is set to ‘1’ and the
BBAMPPD field is set to’0’, the BBAMP circuit is in the power-down
BBAMP state. The following table shows the BBAMP circuit state based on the
5
values of the BBAMPPD and BBAMPPU fields.
PD
BBAMPPD
BBAMPPU
BBAMP state
1
1
Controlled by the modem block
1
0
Always power-up state.
0
1
Always power-down state
0
0
Always power-up state
RF RX Mixer Buffer Power-down. With the RMIXBUFPU field, controls
the power-down state of the RX Mixer Buffer circuit. In the power-down
state, the RX Mixer Buffer circuit is disabled and draws no current.
When the RMIXBUFPU field is set to ‘1’ and the RMIXBUFPD field is set
to’0’, the RX Mixer Buffer circuit is in a power-down state. The following
RMIXB table shows the RX Mixer Buffer circuit state based on the values of the
4
RMIXBUFPD and RMIXBUFPU fields.
UFPD
RMIXBUFPD
RMIXBUFPU
RX Mixer Buffer state
1
1
Controlled by the modem block
1
0
Always power-up state.
0
1
Always power-down state
0
0
Always power-up state.
3
Reserved and should be fixed to ‘0’.
Rev A
Document No. 0005-05-07-00-000
R/W
Reset
Value
R/W
1
R/W
0
R/W
0
R/W
0
R/W
0
R/W
0
Page 73 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
RX Low-pass Filter Power-down. With the RLPFPU field, controls the
power-down state of the RX Low-pass Filter (LPF) circuit. In the powerdown state, the RX LPF circuit is disabled and draws no current. When
the RLPFPU field is set to ‘1’ and the RLPFPD field is set to’0’, the RX
LPF circuit is in the power-down state. The following table shows the
RLPFP RX LPF circuit state based on the values of the RLPFPD and RLPFPU
2
fields.
D
RLPFPD
RLPFPU
RX LPF state
1
1
Controlled by the modem block
1
0
Always power-up state.
0
1
Always power-down state.
0
0
Always power-up state.
Variable Gain Amplifier Power-down. With the VGAPU field, controls
the power-down state of the Variable Gain Amplifier (VGA) circuit. In the
power-down state, the VGA circuit is disabled and draws no current.
When the VGAPU field is set to ‘1’ and the VGAPD field is set to’0’, the
VGA circuit is in the power-down state. The following table shows the
VGAPD VGA circuit state based on the values of the VGAPD and VGAPU fields.
1
VGAPD
VGAPU
VGA state
1
1
Controlled by the modem block
1
0
Always power-up state.
0
1
Always power-down state.
0
0
Always power-up state.
Analog-to-Digital Converter Power-down. With the ADCPUfield,
controls the power-down state of the ADC circuit. In the power-down
state, the ADC circuit is disabled and draws no current. When the
ADCPU field is set to ‘1’ and the ADCPD field is set to’0’, the ADC circuit
is in the power-down state. The following table shows the ADC circuit
ADCPD state based on the values of the ADCPD and ADCPU fields.
0
ADCPD
ADCPU
ADC state
1
1
Controlled by the modem block
1
0
Always power-up state.
0
1
Always power-down state.
0
0
Always power-up state.
RXRFPU (RF RX PATH POWER-UP REGISTER, 0x2205)
This register is used to power up the circuits related to reception in RF block
Low Noise Amplifier Power-up. Controls the power-up state of the
LNA circuit. In the power-up state, the LNA circuit is enabled. When the
LNAPU
7
LNAPU field is set to ‘0’, the LNA circuit is in the power-up state. See
LNAPD above for truth table.
RX Mixer Power-up. Controls the power-up state of the RX Mixer
circuit. In the power-up state, the RX Mixer circuit is enabled. When the
RMIXP
6
U
RMIXPU field is set to ‘0’, the RX Mixer circuit is in the power-up state.
See RMIXPD above for truth table.
Base-band Analog Amplifier Power-up. Controls the power-up state
BBAMP of the BBAMP circuit. In the power-up state, the BBAMP circuit is
5
PU
enabled. When the BBAMPPU field is set to ‘0’, the BBAMP circuit is in
the power-up state. See BBAMPPD above for truth table.
RFRX-path Mixer Buffer Power-up. Controls the power-up state of the
RX Mixer Buffer circuit. In the power-up state, the RX Mixer Buffer
RMIXB
4
circuit is enabled. When the RXMIXBUFPU field is set to ‘0’, the RX
UFPU
Mixer Buffer circuit is in the power-up state. See RXMIXBUFPD above
for truth table.
Rev A
Document No. 0005-05-07-00-000
R/W
Reset
Value
R/W
0
R/W
0
R/W
0
R/W
1
R/W
1
R/W
1
R/W
1
Page 74 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
3
Reserved and should be fixed to ‘1’.
RX Low-pass Filter Power-up. Controls the power-up state of the RX
RLPFP LPF circuit. In the power-up state, the RX LPF circuit is enabled. When
2
U
the RLPFPU field is set to ‘0’, the RX LPF circuit is in the power-up
state. See RLPFPD above for truth table.
Variable Gain Amplifier Power-up. Controls the power-up state of the
VGA circuit. In the power-up state, the VGA circuit is enabled. When
VGAPU
1
the VGAPU field is set to ‘0’, the VGA circuit is in the power-up state.
See VGAPD above for truth table.
Analog-to-Digital Converter Power-up. Controls the power-up state of
the ADC circuit. In the power-up state, the ADC circuit is enabled.
ADCPU
0
When the ADCPU field is set to ‘0’, the ADC circuit is in the power-up
state. See ADCPD above for truth table.
TXRFPD (RF TX PATH POWER-DOWN REGISTER, 0x2206)
This register is used to power down circuits related to transmission in RF block.
7:6
Reserved
TX Up-mixer Buffer Power-down. With the TXUMBUFPU field,
controls the power-down state of the TX Up-mixer Buffer circuit. In the
power-down state, the TX Up-mixer Buffer circuit is disabled and draws
no current. When the TXUMBUFPU field is set to ‘1’ and the
TXUMBUFPD field is set to’0’, the TX Up-mixer Buffer circuit is in the
power-down state. The following table shows the TX Up-mixer Buffer
TXUMB circuit state based on the values of the TXUMBUFPD and TXUMBUFPU
5
UFPD
fields.
TXUMBUFPD
TXUMBUFPU
TX Up-mixer Buffer state
1
1
Controlled by the modem block
1
0
Always power-up state.
0
1
Always power-down state.
0
0
Always power-up state.
4
Reserved
Power Amplifier Power-down. With PAPU field, controls the powerdown state of the Power Amplifier (PA) circuit. In power-down state, the
PA circuit is disabled and draws no current. When the PAPU field is set
to ‘1’ and the PAPD field is set to’0’, the PA circuit is in the power-down
state. The following table shows the PA circuit state based on the
3
PAPD values of the PAPD and PAPU fields.
PAPD
PAPU
PA state
1
1
Controlled by the modem block
1
0
Always power-up state.
0
1
Always power-down state.
0
0
Always power-up state.
TX Up-mixer Power-down. With the TXUMPU field, controls the
power-down state of the TX Up-mixer circuit. In the power-down state,
the TX Up-mixer circuit is disabled and draws no current. When the
TXUMPU field is set to ‘3’ and then TXUMPD field is set to’0’, the TX
Up-mixer circuit is in the power-down state. The following table shows
TXUMP the TX Up-mixer circuit state based on the values of the TXUMPD and
2:1
TXUMPU fields. The values of ‘1’ and ‘2’ are not used in these fields.
D
TXUMPD
TXUMPU
TX Up-mixer state
3
3
Controlled by the modem block
3
0
Always power-up state.
0
3
Always power-down state.
0
0
Always power-up state.
Rev A
Document No. 0005-05-07-00-000
R/W
Reset
Value
1
R/W
1
R/W
1
R/W
1
R/W
11
R/W
0
1
R/W
0
R/W
00
Page 75 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
others
Others
Reserved
Digital-to-Analog Converter Power-down. With the DACPU field,
controls the power-down state of the Digital-to-Analog Converter (DAC)
circuit. In the power-down state, the DAC circuit is disabled and draws
no current. When the DACPU field is set to ‘1’ and the DACPD field is
set to’0’, the DAC circuit is in the power-down state. The following table
shows the DAC circuit state based on the values of the DACPD and
DACPD
0
DACPU fields.
DACPD
DACPU
DAC state
1
1
Controlled by the modem block
1
0
Always power-up state.
0
1
Always power-down state.
0
0
Always power-up state.
TXRFPU (RF TX PATH POWER-UP REGISTER, 0x2207)
This register is used to power up the circuits related to transmission in RF block.
7:6
Reserved
TX Up-mixer Buffer Power-up. Controls the power-up state of the TX
Up-mixer Buffer circuit. In the power-up state, the TX Up-mixer Buffer
TXUMB
5
circuit is enabled. When the TXUMBUFPU field is set to ‘0’, the TX UpUFPU
mixer Buffer circuit is in the power-up state. See TXUMBUFPD above for
truth table.
4
Reserved
Power Amplifier Power-up. Controls the power-up state of the PA
circuit. In the power-up state, the PA circuit is enabled. When the
PAPU
3
PAPU field is set to ‘0’, the PA circuit is in a power-up state. See PAPD
above for truth table.
TX Up-mixer Power-up. Controls the power-up state of the TX UpTXUMP mixer circuit. In the power-up state, the TX Up-mixer circuit is enabled.
2:1
U
When the TXUMPU field is set to ‘0’, the TX Up-mixer circuit is in the
power-up state. See TXUMPD above for truth table.
Digital-to-Analog Converter Power-up. Controls the power-up state of
the Digital-to-Analog Converter (DAC) circuit. In the power-up state, the
DACPU
0
DAC circuit is enabled. When the DACPU field is set to ‘0’, the DAC
circuit is in the power-up state. See DACPD above for truth table.
RXFRM1 (RX FRAME FORMAT1 REGISTER, 0x2211)
This register is used to set the frame format of RX Packet.
Receptable RX Packet Rate. Sets the receptable RX data rate.
ZIC2410 supports 250kbps compatible with IEEE802.15.4 standard and
RXRAT 500kbps or 1Mbps extended data rate provided by CEL Inc.
7:6
E
0: Supports 250kbps data rate (compatible with IEEE802.15.4 std)
1: Supports 250kbps and 500kbps data rates
2 or 3: Supports 250kbps and 1Mbps data rates
Transmission Rate. Sets the transmisson data rate. ZIC2410 supports
250kbps compatible with IEEE802.15.4 standard and 500kbps or 1Mbps
TXRAT extended data rate provided by CEL Inc.
5:4
E
0: Supports 250kbps data rate (compatible with IEEE802.15.4 std)
1: Supports 250kbps and 500kbps data rates
2 or 3: Supports 250kbps and 1Mbps data rates
Rev A
Document No. 0005-05-07-00-000
R/W
Reset
Value
R/W
0
11
R/W
1
1
R/W
1
R/W
1
R/W
1
R/W
00
R/W
00
Page 76 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
R/W
Reset
Value
RX Preamble Length. Sets the preamble length of the received packet.
The ZIC2410 supports a preamble of 8 symbol length defined in the
IEEE 802.15.4 std. At the same time, the ZIC2410 provides a
RXPRM configurable preamble length. When ‘n’ value is set in RXPRMLNG
3:0
R/W
0010
LNG
field, the length of the preamble is set to (n+6)symbol. The length of
preamble can be varied from 6 to 21 symbols.
Note: The value of this field should be set the same as the
TXPRMLNG field. It is recommended to use a default value of ‘2’.
SYNCWD (SYNCWORD REGISTER, 0x2212)
Sets two bytes of data to be used as the Start-of-Frame Delimiter (SFD). IEEE802.15.4 standard uses 2
symbols as an SFD. The 2 symbols are ‘0xA7’. The ‘7’ is the first of the 2 symbols transmitted.
TDCNF0 (OPERATION DELAY CONTROL 0 REGISTER, 0x2213)
This register sets the delay to power down RF after TX.
Sets the delay time between a packet transmission and RF TX-path
TXPDT
7:4
power-down. The delay time is set in 16µs increments. The minimum
M
and maximum values are 0µs and 240µs respectively.
3:0
Reserved
TDCNF1 (OPERATION DELAY CONTROL 1 REGISTER, 0x2217)
This register sets the delay for switching between TX and RX.
Sets the delay time of the transition from TX to RX state. The delay time
TXRXT
7:4
is set in16µs increments. The minimum and maximum values are 0µs
M
and 240µs respectively.
Sets the delay time of the transition from RX to TX state. The delay time
RXTXT
3:0
is set in16µs increments. The minimum and maximum values are 0µs
M
and 240µs respectively.
TXFRM1 (TX FRAME FORMAT1 REGISTER, 0x2215)
This register is used to set the frame format of the TX packet.
7:4
Reserved
TX Packet Preamble Length. Sets the preamble length of the
transmission packet. The ZIC2410 supports a preamble of 8 symbol
length defined in the IEEE 802.15.4 std. At the same time, the ZIC2410
TXPRM provides a configurable preamble length. When ‘n’ value is set in
3:0
LNG
TXPRMLNG field, the length of the preamble is set to (n+6)symbol. The
length of preamble can be varied from 6 to 21 symbols.
Note: The value of this field should be set the same as the
RXPRMLNG field. It is recommended to use a default value of ‘2’.
AGCCNF3 (AGC CONFIGURATION3 REGISTER, 0x2223)
This register sets AGC operation environment
7:5
Reserved
RX Energy Accumulator Window size. AGC calculates the average of
the received signal energy for a defined time when measuring RSSI.
RXEAWS field is used to set the defined time.
RXEAWS
Average Calculation Duration
RXEAW
4:3
S
0
16µs
1
32µs
2
64µs
3
128µs
2:0
Reserved
CCA0 (CCA CONTROL CONFIGURATION0 REGISTER, 0x2248)
This register is used to set CCA operation environment.
7
Reserved
Rev A
Document No. 0005-05-07-00-000
R/W
0100
R/W
1111
R/W
0110
R/W
0011
1111
R/W
0010
111
R/W
111
1
Page 77 of 119
ZIC2410 Datasheet
Bit
Name
6:4
CCAA
WS
3
CCAFIX
2
1:0
CCAMD
Descriptions
When CCA uses the energy detection method, it sets the average
duration for the received signal energy.
CCAAWS
Average Calculation Duration
0
1µs
1
2µs
2
4µs
3
8µs
others
16µs
CCA Indication Lock-up. Fixes the communication channel state to
idle. A com channel state is determined by the CCA circuit in the
ZIC2410. When a channel state is busy, a packet is not transmitted.
This field allows packet transmission regardless of the channel state.
When this field is set to ‘1’, the channel is always in idle state.
Reserved
CCA Indication Mode: Sets the method to determine the com channel
state. The following describes the three methods to detect the channel
state.
ED (Energy Detection): This method determines the channel state as
‘busy’ when the energy of a received signal is higher than the defined
level.
CD (Carrier Detection): This method determines the channel state as
‘busy’ when an IEEE802.15.4 carrier is detected.
FD (Frame Detection): This method determines the channel state as
‘busy’ when the normal IEEE802.15.4 packet is detected.
CCAMD
Method
0
ED
1
CD
2
FD
3
Reserved
R/W
Reset
Value
R/W
100
R/W
0
1
R/W
00
CCA1 (CCA CONTROL CONFIGURATION1 REGISTER, 0x2249) R/W. CCA Decision
Threshold.
This register defines threshold of energy level to determine whether a channel state is busy.
This register is used only when CCA methods based on energy detection are used. The
CCATHRS threshold is stored as a 2’s complement integer in dBm. The default value of
CCATHRS register is 0xB2 and corresponds to ‘-78dBm’.
CCA2 (CCA CONTROL CONFIGURATION2 REGISTER) R/W. Energy Calculation
Offset(ENRGOFST)
The ZIC2410 and calculates the energy level of the received signal based on the gain of RF
block per the following equation.
Equation 4 – Calculation of RX Signal Energy Level
Energy Level (dBm) = CCA2 – RF_GAIN
As Equation 4 above describes, the CCA2 register compensates for an offset of calculated
energy level for the received signal. A user can set the difference between the energy level
calculated on a developed system and the real energy level of the received signal in the CCA2
register.
Rev A
Document No. 0005-05-07-00-000
Page 78 of 119
ZIC2410 Datasheet
CCA3 (CCA CONTROL CONFIGURATION3 REGISTER, 0x224B)
The small change in energy level may cause some uncertainty in determining the channel state
when that state is defined using only the threshold of the CCA1 register.
To prevent that uncertainty, the ZIC2410 can define a hysteresis value to define a minimum
drop in energy level to initiate a change in the channel state from busy to the idle state. The
CCA3 register is used to set that hysteresis.
Table 40 – CCA3 Registers
Bit
Name
Descriptions
CCA3 (CCA CONTROL CONFIGURATION3 REGISTER, 0x224B)
7:4
CCA Hysteresis Level: Once the channel is determined to be in a busy
state, it can be changed to an idle state only when the calculated energy
CCAHY
3:0
level is decreased by more than the level defined in the CCAHYST field.
ST
The CCAHYST field is stored as a 2’s complement integer and the unit
is dB.
TST0 (TEST CONFIGURATION0 REGISTER, 0x2260)
This register is used to control the test of a modem and RF block.
Test Enable: Used to change the ZIC2410 to a test mode. When
TSTEN field is set to ’0’, the modem block controls the RF block
according to the test mode which is set by the STAMD and TSTMD
TSTEN fields. The TSTEN field should be set after setting the registers that are
7
required to set up a test mode. In order to set a new test mode, TSTEN
field should be set to ‘1’ before setting a new test mode. After that,
TESTEN field should be set to ‘0’.
Station Mode. Sets ZIC2410 to a transmitter during a test mode.
1: Set as a transmitter
6:5 STAMD
2: Set as a receiver
3: Set as a transceiver
Test Mode. Sets a test mode. Refer to the Table 41 for the various
4:0 TSTMD
modes base on the setting of the STAMD and TSTMD fields.
Rev A
Document No. 0005-05-07-00-000
R/W
Reset
Value
1111
R/W
0100
R/W
1
R/W
00
R/W
00000
Page 79 of 119
ZIC2410 Datasheet
Mode
Single Tone Generation
for RF Test
Modulated Carrier
Generation for RF Test
STAMD
[1.0]
01
01
01
01
01
01
01
01
01
Table 41 – Test Mode Setting
TSTMD
Operation
[4] [3:2] [1] [0]
0
00
0
0
I=cos, Q=sin single tone generation
0
01
0
0
I=8h80, Q=sin single tone generation
0
10
0
0
I=cos, Q=8h80 single tone generation
0
11
0
0
I=8h80, Q=8h80
1
00
0
0
I=cos, Q=sin single tone generation
1
01
0
0
I=8h80, Q=sin single tone generation
1
10
0
0
I=cos, Q=8h80 single tone generation
1
11
0
0
I=8h80, Q=8h80
0
0
No operation
X
XX
1
0
Continuous 802.15.4 Modulated Signal
others
1
0
No operation
Table 42 – Test Configuration Registers
Bit
Name
Descriptions
R/W
Reset
Value
TST1 (TEST CONFIGURATION1 REGISTER, 0x2261)
This register defines the fixed symbol to be modulated for generating a test packet. TST1 register sets
two fixed symbols.
TSTSY Test Symbol, Low Nibble. Sets the symbol to be transmitted first in
7:4
R/W
0110
fixed symbols.
ML
TSTSY Test Symbol, High Nibble. Sets the symbol to be transmitted later in
3:0
R/W
1100
fixed symbols.
MH
TST2 (TEST CONFIGURATION2 REGISTER, 0x2262)
This register sets the inter-packet time interval when the test mode transmits the modulated packet of a
random data. The inter-packet time interval is needed for setting-up EVM measurement.
Inter-frame Space. Sets the number of the symbols corresponding to
the inter-packet time interval in the IFS field. The duration of 1 symbol is
7:3
16µs. Therefore, if IFS is set to ‘N’, inter-packet time interval is set to
R/W 11111
IFS
(16*N) µs. Note: The defined value of the IFS field is valid only when the
TSTMD field is set to ‘23’.
2:0
Reserved
111
TST3 (TEST CONFIGURATION3 REGISTER, 0x2263) R/W.
This register is used to support the generation of a random symbol for the modulation in a test
mode. The Random Number Generator (RNG) generates the random number by CRC-16.
TST3 register stores the seed for RNG circuit. Any number except ‘0’ can be used as the seed
for RNG circuit.
TST13 (TEST CONFIGURATION13 REGISTER, 0x226D) R/W.
This register sets the length of transmitting packet in a test mode. The length of packet can be
set from 1 byte to 127 byte and the duration of each packet is from 256µs to 4,256µs.
TST14 (TEST CONFIGURATION14 REGISTER, 0x226E) R/W.
This register sets the frequency of a single-tone in a test mode for transmitting single-tone.
TST14 register can set from a 1/4 frequency of DAC operating clock to a 1/256 frequency of
DAC operating clock. This single-tone signal can be used to test RF block characteristics.
Cosine and sine signal can be selectively assigned to I-phase or Q-phase of RF block.
The frequency of single-tone is defined by Equation 5.
Rev A
Document No. 0005-05-07-00-000
Page 80 of 119
ZIC2410 Datasheet
Frequency = f DAC ⋅ CFRQ Hz
1024
Equation 5 – Definition of Single-Tone Frequency
Table 43 – PHY Status Registers
Bit
Name
Descriptions
R/W
Reset
Value
PHYSTS0 (PHY STATUS0 REGISTER, 0x2270)
These registers are used to monitor or control the state of the modulation or demodulation blocks in the
modem block.
RX Status Lock-up: Fixes the state of the demodulation block to a
RXSTS defined state. With a desired state in the RXSTS field, setting ‘0’ in the
7
R/W
1
F
RXSTSF field, caused the state of the demodulation block to be fixed
and retained until RXSTSF is set to ‘1’.
RX Block Status: Shows the state of the demodulation block in a
modem block. RXSTS field can read the current state of the
demodulation block. This field stores the state to be changed.
However, the state of the demodulation block is not changed as a new
state is only recorded to this field. In order to be changed to the recorded
state, RXSTSF field should be set to ‘0’. The state in RXSTS field can
be different from the recorded state because RXSTS shows the current
state of demodulation block which is updated from the recorded state.
The following table shows the state in RXSTS.
RX_IDLE: The demodulation block cannot receive a
RXSTS=’000’
packet.
RX_PKTD: The demodulation block is waiting for
RXSTS=’001’
reception of a packet (RX ready state).
RX_WAIT: The demodulation block is waiting for the
RXSTS=’010’ completion of the timing synchronization following
packet detection.
6:4 RXSTS
R/W
000
RX_CFE1: Coarse carrier frequency offset The
demodulation block is in the first stage of coarse carrier
RXSTS=’011’
frequency offset estimation (CFE) waiting for a receive
signal adequate for CFE.
RX_CFE2: The demodulation block is in the second
RXSTS=’100’ stage of CFE estimating the coarse offset of the carrier
frequency.
RX_SYMD1: The demodulation block is in the first
RXSTS=’101’ stage of symbol detection (SYMD) waiting for a receive
signal adequate for SYMD.
RX_SYMD2: The demodulation block is in the second
RXSTS=’110’ stage of the SYMD detecting the symbol from the
received signal.
RX_PKTEND: The demodulation block ends a
RXSTS=’111’
successful packet reception.
TX Block Status. This field shows the state of the modulation block in
the modem block. TXSTS field can read the current state of the
modulation block. This field stores the state to be changed. However,
the state of the modulation block is not changed as a new state is only
3:0 TXSTS recorded to this field. In order to be changed to the recorded state,
R/W
0000
TXSTSF field should be set to ‘0’. The state in TXSTS field can be
different from the recorded state because TXSTS shows the current
state of modulation block. The following table shows the state in
TXSTS.
Rev A
Document No. 0005-05-07-00-000
Page 81 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
TX_IDLE: The modulation block cannot transmit a
packet.
TX_WAIT1: The modulation block is waiting for the
TXSTS=’0001’
TX FIFO to be ready before packet transmission.
TX_WAIT2: The modulation block is waiting for the
TXSTS=’0010’
TX FIFO to be ready before packet transmission.
TX_CHK: In TX_WAIT1 state, the modulation block
TXSTS=’0011’
checks the validity of the transmission packet length.
TX_PRM: In TX_PRM state, the modulation block
TXSTS=’0100’
transmits the SFD.
In TX_SFD state, the modulation block transmits the
TXSTS=’0101’
SFD.
TXSTS=’0110’
TX_TAIL: In TX_LNG state, the modulation block
TXSTS=’0111’
transmits the length.
TX_BDY: In TX_BDY state, the modulation block
TXSTS=’1000’
transmits the frame body of transmission packet.
TX_TAIL: In TX_TAIL state, the modulation block
TXSTS=’1001’
transmits the tail data of frame body.
TX_CONT: In TX_CONT, the modulation block
TXSTS=’1010’
transmits the modulated signal for a test mode.
TXSTS=’111’
Reserved
PHYSTS1 (PHY STATUS1 REGISTER, 0x2271)
This register is used to monitor or control the state of a modem block.
TX Status Lock-up. Fixes the state of the modem block to a defined
TXSTS state. With a desired state in the TXSTS field, setting ‘0’ in the RXSTSF
7
F
field, caused the state of the demodulation block to be fixed and retained
until TXSTSF is set to ‘1’.
6:5
Reserved
Modem Status Lock-up. Fixes the state of the modem block to a
MDSTS defined state. With a desired state in the MDSTS field, setting ‘0’ in the
4
F
MDSTSF field, caused the state of the demodulation block to be fixed
and retained until MDSTSF is set to ‘1’.
Modem State. Shows the state of the modem block. MDSTS field can
read the current state of the modem block. When a new state is
recorded in this field, it is stored. The state of the modem block is not
changed when only recording a state in MDSTS field. In order to be
3:0 MDSTS
changed to the recorded state, MDSTSU or MDSTSF field should be set
to ‘0’. The state in MDSTS field can be different from the recorded state
because MDSTS shows the current state of the modem block. Table 44
shows the state in MDSTS.
R/W
Reset
Value
R/W
1
R/W
11
R/W
1
R/W
0000
TXSTS=’0000’
Rev A
Document No. 0005-05-07-00-000
Page 82 of 119
ZIC2410 Datasheet
MDSTS=’0000’
MDSTS=’0001’
MDSTS=’0010’
MDSTS=’0011’
MDSTS=’0100’
MDSTS=’0101’
MDSTS=’0110’
MDSTS=’0111’
MDSTS=’1000’
MDSTS=’1001’
MDSTS=’1010’
MDSTS=’1011’
MDSTS=’1100’
MDSTS=’1101’
MDSTS=’1110’
MDSTS=’1111’
Table 44 – MDSTS Field
MD_IDLE: In MD_IDLE state, the modem block is in idle state. The modem block
cannot transmit or receive a packet. The modem block consumes the minimum
current. The transmission or reception of a packet is available only when the modem
block is in a modem ready state.
MD_DCCAL: In MD_DCCAL state, it does the calibration of DC cancellation block.
After calibration, PLL is powered-up PLL automatically.
MD_WAITON: In MD_WAITON state, the modem block is in midterm to a modem
ready state and waits the stabilization of the supply power to PCC circuit.
MD_WAITLCK: In MD_WAITLCK state, the PLL is waiting to be locked.
MD_RDY: In MD_RDY state, the modem block is in already state. The supply
power to PLL circuit is stabilized and the PLL is locked.
MD_TXCAL: In MD_TXCAL state, the modem block is waiting for the transmitter of
the RF block to be stabilized before the packet transmission. After the stabilization,
the state of the modem block is changed to MD_TXPKT state.
MD_TXPKT: In MD_TXPKT state, the modem block transmits a packet.
MD_RXCAL. In MD_RXCAL state, the modem block is waiting for the receiver of
the RF block to be stabilized before the packet reception. After the stabilization, the
state of the modem block is changed to MD_RXON state.
MD_RXON: In MD_RXON state, the modem block is waiting for the reception of a
packet. During this state, the modem block continuously monitors the reception of a
packet.
MD_RXPKT: In MD_RXPKT state, the modem block performs the demodulation of
the received packet. After the completion of the packet reception, the state of the
modem block is changed to MD_RXON state.
Reserved
MD_RFTST. In MD_RFTST state, the modem block works in a selected test mode.
MD_IFS. In MD_IFS state, the modem block is ready for transmitting the next
packet after the completion of a packet transmission in a test mode.
MD_CLR. In MD_CLR state, the modem block ends the packet transmission and
sets TXREQ field to ‘1’ automatically. The state of the modem block is changed to
MD_RXON state when TXREQ field is set to ‘1’.
Reserved
Table 45 – AGC Status Registers
Bit
Name
Descriptions
AGCSTS0 (AGC STATUS0 REGISTER, 0x2272)
This register is used to monitor and control the gain of LNA or RX Mixer in RF block.
Mixer Gain Lock-up. Sets the gain of RX Mixer to a fixed value
recorded in the MG field. When the MGF field is set to ‘0’, the RX Mixer
7
MGF
gain is set to the value recorded in the MG field. Only when the MGF
field is set to ‘1’, can the RX Mixer gain be adjusted by the AGC block.
LNA Gain Lock-up. Sets the gain of LNA to a fixed value recorded in
the LG field. When the LGF field is set to ‘0’, LNA gain is set to the
6
LGF
value recorded in the LG field. Only when LGF field is set as ‘1’, can the
LNA gain be adjusted by the AGC block.
RX Mixer Gain. Used to monitor the RX Mixer gain set by AGC block.
5
The RX Mixer gain with MG=’1’ is 25 dB higher than with MG=’0’. When
MG
the value of the MGF field is ‘0’, the MG field sets the gain of RX Mixer.
Rev A
Document No. 0005-05-07-00-000
R/W
Reset
Value
R/W
1
R/W
1
R/W
1
Page 83 of 119
ZIC2410 Datasheet
LNA Gain. Used to monitor the LNA gain set by AGC block. The LNA
gain with LG=’1’ is 25 dB higher than with LG=’0’. When the value of the
LGF field is ‘0’, the LG field sets the gain of the LNA.
3:0
Reserved
AGCSTS1 (AGC STATUS1 REGISTER, 0x2273)
This registers is used to monitor and control the gain of the VGA in the RF block.
VGA Gain Lock-up. Sets the gain of the VGA as a fixed value recorded
in the VG field. When the VGF field is set to ‘0’, the VGA gain is set to
7
VGF
the value recorded in the VG field. Only when the VGF field is set to ‘1’,
can the VGA gain be adjusted by the AGC block.
4
LG
R/W
1
1111
R/W
1
R/W
101111
VGA Gain. Used to monitor the VGA gain set by the AGC block. The
VGA consists of three stages and the gain of the VGA can be set from 0
to 63dB in 1 dB steps. When the value of the VGF field is ‘0’, the VG
field sets the gain of the VGA.
VG[1:0]
6:1
VG
VG[3:2]
VG[5:4]
0
Stage 1 gain (0 ~ 3dB)
‘00’ : 0dB
‘01’ : 1dB
‘10’ : 2dB
‘11’ : 3dB
Stage 2 amplifier gain (0 ~ 12dB)
‘00’ : 0dB
‘01’ : 4dB
‘10’ : 8dB
‘11’ : 12dB
Stage 3 amplifier gain (0 ~ 32dB)
‘00’ : 0dB
‘01’ : 16dB
‘10’ : 32dB
‘11’ : reserved
Reserved
1
AGCSTS2 (AGC STATUS2 REGISTER, 0x2274) R/W.
This register stores the average energy level of the received RF signal at antenna. The stored
energy level is the average of the received signal energy which is measured for the time interval
defined in RXEAWS field. The indicated value at AGCSTS2 register is stored as a 2’s
complement integer in dBm.
AGCSTS3 (AGC STATUS3 REGISTER, 0x2275) R/W.
This register stores the average energy level of the received packet. AGCSTS2 register
indicates the average of received signal’s energy level for a defined time interval. AGCSTS3
register shows the energy level of the last received packet. The value in AGCSTS3 register is
retained until another packet is received.
Rev A
Document No. 0005-05-07-00-000
Page 84 of 119
ZIC2410 Datasheet
Table 46 – Interrupt Control, Status, and Index Registers
Bit
Name
Descriptions
R/W
Reset
Value
INTCON (PHY INTERRUPT CONTROL REGISTER, 0x2277)
This register is used to mask off the interrupt of a modem block
7:4
Reserved
RXEND_INT Interrupt Mask. This field masks RXEND_INT off. When
RXEND
3
RXENDMSK field is set to ‘0’, RXEND_INT interrupt is not generated.
MSK
This interrupt should be used to support the successful packet reception.
RXSTART_INT Interrupt Mask. This field masks RXEND_START off.
When RXSTMSK field is set to ‘0’, RXSTART_INT interrupt is not
RXSTM
2
generated. RXSTART_INT is not a mandatory interrupt. It is
SK
recommended to mask off RXSTART_INT interrupt when the rapid
packet reception is needed.
TXEND_INT Interrupt Mask. This field masks TXEND_INT off. When
TXEND TXENDMSK field is set to ‘0’, TXEND_INT interrupt is not generated.
1
MSK
This interrupt should be used to support the successful packet
transmission.
MDREADY_INT Interrupt Mask. This field masks MDRDY_INT off.
MRDYM When MRDYMSK field is set to ‘0’, MDRDY_INT interrupt is not
0
SK
generated. This interrupt should be used to check whether a modem
block is ready for transmission /reception or not.
INTIDX (PHY INTERRUPT STATUS AND INDEX REGISTER, 0x2278)
This register is used to indicate the kinds of the interrupt when it occurs
7:5
Reserved
Reception of Extended Transfer Rate Packet. Indicates the data rate
of the received packet when an RXEND_INT interrupt occurs. When
FRMDX FRMDX field is set to ‘0’ and RXRATE field in RXFRM1 register is ‘1’, it
4
indicates a packet reception data rate of 500kbps. When RXRATE field
is ‘2’, it indicates the packet reception data rate of 1Mbps.
All Interrupt Clear. Disables all interrupts when they occur. This field
clears all interrupts occurred.
ALLINT When multiple interrupts occur at the same time, the modem block
3
CLR
stores them in a buffer and processes them in order. When INTIDX field
is read, the executed interrupts are cleared in order. When ALLINTCLR
field is set to ‘0’, all the interrupts in buffer are cleared at the same time.
2
Reserved
Interrupt Table Index. Shows the kind of the interrupt when an
interrupt occurs, in order if multiple interrupts occur simultaneously. The
INTSTS field in the INTSTS register should be used for looking through
a list of all interrupts that have been triggered. After reading INTIDX
field, executed interrupts are cleared automatically.
1:0 INTIDX
INTIDX
Interrupt
0
MDREADY_INT interrupt
1
TXEND_INT interrupt
2
RXSTART_INT interrupt
3
RXEND_INT interrupt
INTSTS (PHY INTERRUPT STATUS REGISTER, 0x227E)
This register is used to indicate the kinds of the interrupt when the multiple interrupts occur.
7:5
Reserved
Reception of Extended Transfer Rate Packet. This field is equal to
FRMDX
4
the FRMDX field in the INTIDX register.
Rev A
Document No. 0005-05-07-00-000
111
R/W
0
R/W
0
R/W
0
R/W
0
111
R/W
1
R/W
1
1
R/W
00
111
R/W
1
Page 85 of 119
ZIC2410 Datasheet
Bit
Name
Descriptions
R/W
Reset
Value
R/W
1111
Multiple Interrupt Status. Shows the interrupt status when multiple
interrupts occur concurrently. Each bit in INTSTS field represents the
status of a specific interrupt. A Table of Bit vs. Interrupt is shown below..
3:0
INTSTS
INTSTS[0] : MDREADY_INT interrupt
INTSTS[1] : TXEND_INT interrupt
INTSTS[2] : RXSTART_INT interrupt
INTSTS[3] : RXEND_INT interrupt
When an interrupt is triggered, the INTSTS field corresponding to each
interrupt is set to ‘0’. To clear the executed interrupt, the bit for each of
the executed interrupts should be reset to ‘1’ by software.
TRSWC0 (TX/RX SWITCH CONTROL0 REGISTER, 0x220D) R/W.
This register is used to set two GPIO pins (P1.6, P1.7) as TX/RX switching control pins.
P1.6 and P1.7 can be used to control TX/RX switching when the TRSWC0 register is set to
‘0x50’. When TRSWC0 is set to ‘0x00’, the two pins are used as GPIO pins. TRSWC1 register
should be set the same as TRSWC0 to avoid collision.
TRSWC1 (TX/RX SWITCH CONTROL1 REGISTER, 0x2279) R/W.
This register is used to output TRSW and TRSWB signal at P1.6 and P1.7. TRSW signal
remains as a logic ‘1’ during packet transmission and as a logic ‘0’ during packet reception.
TRSWB, the complementary signal of TRSW, remains as a logic ‘0’ during packet transmission
and as a logic ‘1’ during packet reception. TRSWC1 register should be set to ‘0x00’ to output
TRSW and TRSWB signal.
Rev A
Document No. 0005-05-07-00-000
Page 86 of 119
ZIC2410 Datasheet
PLL0/1/2/3 (PLL CONTROL 0/1/2/3 REGISTER, 0x2286, 0x2287, 0x2288, 0x228B) R/W.
To modify the PLL offset frequency, refer to Table 47 below.
As shown in Table 47, the delta K correction factor is determined based on the values in the
FRAC_K [19:0] registers as follows.
Register Name
Offset Frequency
1MHz
100kHz
10kHz
1kHz
*195.31Hz
*1LSB = 195.31Hz
Table 47 – FRAC_K[19:0] Registers
PLL0
PLL1
Address: 0x2286
Address: 0x2287
FRAC_K [19:12]
FRAC_K [11:4]
01
40
00
20
00
03
00
00
00
00
PLL2 [3:0]
Address: 0x2288
FRAC_K [3:0]
0
0
3
5
1
* The values of PLL0, PLL1, PLL2 [3:0] in Table 47 are HEX.
When using a 16MHz crystal, the values of PLL0, PLL1 and PLL2 need to be adjusted in order
to define the adjustment to the channel frequency as shown in Table 47.
New Frequency = Original Frequency + Frequency Offset. Here, delta K, which is the
Frequency Offset, can be derived from the following formula.
delta K = Frequency Offset / 195.31Hz
The New Frequency can be obtained by converting the delta K calculated above to Hex format
and adding it to the value of the registers for the current frequency.
In order to adjust the frequency of channel 26, set PLL3 (0x228B) to 0x32 and then adjust it.
Table 48 – Phase Lock Loop Control Registers
Bit
Name
Descriptions
R/W
Reset
Value
PLL4 (PLL CONTROL 4 REGISTER, 0x2289)
This register is used to process an automatic frequency calibration (AFC) when changing the locking
frequency of the PLL.
Automatic Frequency Calibration Start. Used to request the start of
AFCST
7
AFC. AFC is processed when the AFCSTART is set to ‘1’. After the
R/W
0
ART
AFC process, the AFCSTART field is automatically cleared to ‘0’.
Automatic Frequency Calibration Enable. Used to enable the AFC
AFCEN
6
R/W
0
process and should be set to ‘1’ to run AFC.
5:0
Reserved
111111
PLL5 (PLL CONTROL 5 REGISTER, 0x228A)
This register is used to check whether PLL is locked or not.
7
Reserved
R/W
0
PLLOC Shows the locking status of PLL circuit. When this field is set to ‘1’, the
6
R/W
0
K
PLL circuit is locked. When ‘0’, the PLL circuit is not locked.
5:0
Reserved
111111
To change the channel setting, the PLL0, PLL1, PLL2, PLL3, PLL4 registers need to be
changed by the following procedure:
1) Change the RF RX-path to the power-down state by setting the RXRFPD register to
00000000.
Rev A
Document No. 0005-05-07-00-000
Page 87 of 119
ZIC2410 Datasheet
2) Change the RF TX-path to the power-down state by setting the TXRFPD register to
11010000.
3) Set the values of the PLL0, PLL1, PLL2, PLL3 registers.
4) Start the AFC by setting 11101111 into the PLL4 register.
5) Retain Stand-by state until setting PLLLOCK in PLL5 register to ‘1’.
6) Change the RF TX-path from the power-down state to the normal state by setting the
TXRFPD register to 11111111 after setting the PLLLOCK to ‘1’.
7) Change the RF RX-path from the power-down state to the normal state by setting the
RXRFPD register to 11111111.
TXPA0/1/2 (POWER AMPLIFIER OUTPUT CONTROL REGISTER, 0x22A0/1/2) R/W.
This register determines the power out of the device. For the linear output level, TXPA0,
TXPA1 and TXPA2 should be adjusted per the following table.
Table 49 – TX Output Power Settings
TX Output Power Level (dBm)
TXPA0(0xA0)
TXPA1(0xA1)
8
10011111
11111111
7
10011111
11110101
6
10011101
11110000
5
10011111
11101101
4
10010101
11101101
3
00011111
11110011
2
00011111
11101100
1
00011110
11101010
0
00011100
11101001
-5
00011110
11100011
-7
00011000
11100011
-10
00011000
11100010
-15
00010011
11100010
-20
00010010
11100010
TXPA2(0xA2)
01101111
01101111
01101111
01101111
01101111
01101111
01101111
01101111
01101111
01101111
01101111
01101111
01101111
01101110
1.10 IN­SYSTEM PROGRAMMING (ISP) In-system programming (ISP) function enables a user to download an application program to
the internal flash memory. When Power-on, the ZIC2410 checks the value of the MS [2:0] pin.
When the value of the MS [2] pin is ‘1’ and the value of the MS [1:0] is ‘0’, ISP mode is selected.
The following procedure is to use the ISP function.
1. In MS [2:0] pin, MS [2] should be set to‘1’. MS [1] and MS [0] should be set to ‘0’.
2. Make RS-232 connection with the PC by using the Serialport1.
The configuration is 8-bit, no parity, 1 stop bit and 115200 baud rate.
3. Power up the device.
4. Execute the ISP program. (It is included in the Development Kit)
5. Load an application program in Intel HEX format.
6. Download.
When the procedure is finished, an application program is stored in the internal flash memory.
To execute the application program, a device should be reset after setting MS [2:0] pin to ‘0’
After reset, the application program in the internal flash memory is executed by the internal
MCU.
Rev A
Document No. 0005-05-07-00-000
Page 88 of 119
ZIC2410 Datasheet
1.11 ZIC2410 INSTRUCTION SET SUMMARY Table 50 – Instruction Set Summary
MNEMONIC
DESCRIPTION
ARITHMETIC OPERATIONS
ADD A, Rn
Add register to Accumulator
ADD A, direct
Add direct byte to Accumulator
ADD A, @Ri
Add indirect RAM to Accumulator
ADD A, #data
Add immediate data to Accumulator
ADDC A,Rn
Add register to Accumulator with Carry
ADDC A,direct
Add direct byte to Accumulator with Carry
ADDC A,@Ri
Add indirect RAM to Accumulator with Carry
ADDC A,#data
Add immediate data to Accumulator with Carry
SUBB A,Rn
Subtract register to Accumulator with borrow
SUBB A,direct
Subtract direct byte to Accumulator with borrow
SUBB A,@Ri
Subtract indirect RAM to Accumulator with borrow
SUBB A,#data
Subtract immediate data to Accumulator with borrow
INC A
Increment Accumulator
INC Rn
Increment register
INC direct
Increment direct byte
INC @Ri
Increment direct RAM
DEC A
Decrement Accumulator
DEC Rn
Decrement register
DEC direct
Decrement direct byte
DEC @Ri
Decrement direct RAM
INC DPTR
Increment Data Pointer
MUL AB
Multiply A & B
DIV AB
Divide A by B
DA A
Decimal Adjust Accumulator
LOGICAL OPERATIONS
ANL A,Rn
AND register to Accumulator
ANL A,direct
AND direct byte to Accumulator
ANL A,@Ri
AND indirect RAM to Accumulator
ANL A,#data
AND immediate data to Accumulator
ANL direct,A
AND Accumulator to direct byte
ANL direct,#data
AND immediate data to direct byte
ORL A,Rn
OR register to Accumulator
ORL A,direct
OR direct byte to Accumulator
ORL A,@Ri
OR indirect RAM to Accumulator
ORL A,#data
OR immediate data to Accumulator
ORL direct,A
OR Accumulator to direct byte
ORL direct,#data
OR immediate data to direct byte
XRL A,Rn
Exclusive-OR register to Accumulator
XRL A,direct
Exclusive-OR direct byte to Accumulator
XRL A,@Ri
Exclusive-OR indirect RAM to Accumulator
XRL A,#data
Exclusive-OR immediate data to Accumulator
XRL direct,A
Exclusive-OR Accumulator to direct byte
XRL direct,#data
Exclusive-OR immediate data to direct byte
CLR A
Clear Accumulator
CPL A
Complement Accumulator
RL A
Rotate Accumulator Left
RLC A
Rotate Accumulator Left through the Carry
RR A
Rotate Accumulator Right
RRC A
Rotate Accumulator Right through the Carry
Rev A
Document No. 0005-05-07-00-000
BYTE
CYCLE
1
2
1
2
1
2
1
2
1
2
1
2
1
1
2
1
1
1
2
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
2
1
1
1
2
1
3
3
10
1
1
2
1
2
2
3
1
2
1
2
2
3
1
2
1
2
2
3
1
1
1
1
1
1
1
2
1
1
2
2
1
2
1
1
2
2
1
2
1
1
2
2
1
1
1
1
1
1
Page 89 of 119
ZIC2410 Datasheet
MNEMONIC
DESCRIPTION
SWAP A
Swap nibbles within the Accumulator
DATA TRANSFER
MOV A,Rn
Move register to Accumulator
MOV A,direct
Move direct byte to Accumulator
MOV A,@Ri
Move indirect RAM to Accumulator
MOV A,#data
Move immediate data to Accumulator
MOV Rn,A
Move Accumulator to register
MOV Rn,direct
Move direct byte to register
MOV Rn,#data
Move immediate data to register
MOV direct,A
Move Accumulator to direct byte
MOV direct,Rn
Move register to direct byte
MOV direct,direct
Move direct byte to direct
MOV direct,@Ri
Move indirect RAM to direct byte
MOV direct,#data
Move immediate data to direct byte
MOV @Ri,A
Move Accumulator to indirect RAM
MOV @RI,direct
Move direct byte to indirect RAM
MOV @Ri,#data
Move immediate data to indirect RAM
MOV DPTR,#data16 Load Data Pointer with a 16-bit constant
MOVC A,@A+DPTR Move Code byte relative to DPTR to Accumulator
MOVC A,@A+PC
Move Code byte relative to PC to Accumulator
MOVX A,@Ri
Move External RAM (8-bit addr) to Accumulator
MOVX A,@DPTR
Move External RAM (16-bit addr) to Accumulator
MOVX @Ri,A
Move Accumulator to External RAM (8-bit addr)
MOVX @DPTR,A
Move Accumulator to External RAM (16-bit addr)
PUSH direct
Push direct byte onto stack
POP direct
Pop direct byte from stack
XCH A,Rn
Exchange register with Accumulator
XCH A,direct
Exchange direct byte with Accumulator
XCH A,@Ri
Exchange indirect RAM with Accumulator
XCHD A,@Ri
Exchange low-order Digit indirect RAM with Accumulator
BOOLEAN VARIABLE MANUPULATION
CLR C
Clear Carry
CLR bit
Clear direct bit
SETB C
Set Carry
SETB bit
Set direct bit
CPL C
Complement Carry
CPL bit
Complement direct bit
ANL C,bit
AND direct bit to Carry
ANL C,/bit
AND complement of direct bit
ORL C,bit
OR direct bit to Carry
ORL C,/bit
OR complement of direct bit to Carry
MOV C,bit
Move direct bit to Carry
MOV bit,C
Move Carry to direct bit
JC rel
Jump if Carry is set
JNC rel
Jump if Carry is not set
JB bit.rel
Jump if direct Bit is set
JNB bit,rel
Jump if direct Bit is Not set
JBC bit,rel
Jump if direct Bit is set & clear bit
PROGRAM BRANCHING
ACALL addr11
Absolute Subroutine Call
LCALL addr16
Long Subroutine Call
RET
Return from Subroutine
Rev A
Document No. 0005-05-07-00-000
BYTE
1
CYCLE
1
1
2
1
2
1
2
2
2
2
3
2
3
1
2
2
3
1
1
1
1
1
1
2
2
1
2
1
1
1
1
1
3
3
2
2
2
2
3
2
2
2
3
2
3
2
1
1
1
2
1
2
2
2
2
2
2
1
2
1
2
1
2
2
2
2
2
2
2
2
2
3
3
3
1
1
1
1
1
1
2
2
1
1
1
1
2
2
2
3
3
2
3
1
3
3
3
Page 90 of 119
ZIC2410 Datasheet
MNEMONIC
RETI
AJMP addr11
LJMP addr16
SJMP rel
JMP @A+DPTR
JZ rel
JNZ rel
CJNE A,direct,rel
CJNE A,#data,rel
CJNE Rn,#data,rel
CJNE @Ri,#data,rel
DJNZ Rn,rel
DJNZ direct,rel
NOP
Rev A
DESCRIPTION
Return from interrupt
Absolute Jump
Long Jump
Short Jump (reletive addr)
Jump indirect relative to the DPTR
Jump if Accumulator is Zero
Jump if Accumulator is Not Zero
Compare direct byte to Accumulator and Jump if Not Equal
Compare immediate to Accumulator and Jump if Not Equal
Compare immediate to register and Jump if Not Equal
Compare immediate to indirect and Jump if Not Equal
Decrement register and Jump if Not Zero
Decrement direct byte and Jump if Not Zero
No Operation
Document No. 0005-05-07-00-000
BYTE
1
2
3
2
1
2
2
3
3
3
3
2
3
1
CYCLE
3
3
3
2
2
2
2
3
3
3
3
2
2
1
Page 91 of 119
ZIC2410 Datasheet
1.12 DIGITAL I/O EQUIVALENT SCHEMATIC
RESET#
POWER (uW/MHz)
MAX DRIVE (mA)
4.67
N.A
53.86
N.A
82.08
4
3.53
N.A.
55.67
4
XOSCI/XOSCO, RTCI/RTCO
GPIO (P0, P1, P3)
MS2,MS1, MS0,MSV
TSRW, CSROM#
Rev A
Document No. 0005-05-07-00-000
Page 92 of 119
ZIC2410 Datasheet
2 AC & DC CHARACTERISTICS 2.1 ABSOLUTE MAXIMUM RATINGS Symbol
VDD
VDDIO
RFIN
TSTG
Table 51 – Absolute Maximum Ratings: ZIC2410 (all packages)
Parameter
Rating
Unit
Chip Core Supply Voltage
-0.3 to 2.0
V
I/O Supply Voltage
-0.3 to 3.6
V
Input RF Level
10
dBm
Storage Temperature
-40 to 85
°C
Exceeding one or more of these ratings may cause permanent damage to the device.
NOTE: All voltage values are based on VSS and VSSIO.
CAUTION: ESD sensitive device. Precaution should be used when handling the device
to prevent permanent damage.
2.2 DC CHARACTERISTICS Table 52 – DC Characteristics: ZIC2410 (all packages)
VDD = 1.5 V, VDDIO = 3.0 V, TA (ambient temperature) = 25°C unless otherwise stated.
Symbol
Parameter
min
typ
max
Unit
Core Supply voltage NOTE 1
VDD
VDDIO
AGND
VIH
VIL
VOH
VOL
TA
(DVDD, AVDD_VCO, AVDD_RF1,
AVDD_DAC, DVDD_XOSC, AVDD,
AVDD_CP)
I/O Supply voltage (DVDD3V) NOTE 2
Chip Ground
High level input voltage NOTE 1
Low level input voltage NOTE 1
High level output voltage NOTE 1
Low level output voltage NOTE 1
Air temperature
1.35
1.5
2.0
V
1.35
3.0
0
3.3
V
V
V
V
V
V
°C
0.7×VDD
0
2
0
-40
VDD
0.3×VDD
VDD
0.4
85
NOTE 1: All voltage values are based on AGND. All input and output voltage levels are TTL-compatible.
NOTE 2: For the I/O Supply Voltage (DVDD3), we recommend using a value that is less than twice that of the Core
Supply Voltage.
Rev A
Document No. 0005-05-07-00-000
Page 93 of 119
ZIC2410 Datasheet
2.3 ELECTRICAL SPECIFICATIONS 2.3.1
ELECTRICAL SPECIFICATIONS with an 8MHz CLOCK Table 53 – Electrical Specifications: 8MHz Clock
Temp = 25˚C, VDD=3.0V, Core Voltage 1 =1.5V, MCU Clock=8MHz 2
ZIC2410QN48
ZIC2410FG72
Parameter
min
typ
max
min
typ
max
Current Consumption
Active MCU without RX/TX Operation
3.35
3.35
(AES, Peripheral, SADC Disabled)
Active MCU with TX Mode
(AES, Peripheral, SADC Disabled)
@+8dBm Output Power
43
42.1
@+7dBm Output Power
41.4
40.2
@+6dBm Output Power
39.8
38.5
@+5dBm Output Power
37.9
38.4
@+4dBm Output Power
35.8
34.8
@+3dBm Output Power
34.2
33.2
@+2dBm Output Power
32.9
31.8
@+1dBm Output Power
31.9
30.9
@+0dBm Output Power
30.6
29.7
Active MCU with RX Mode
33.2
33.2
(AES, Peripheral, SADC Disabled)
PM1
25
25
Unit
mA
mA
mA
μA
PM2
1.7
1.7
μA
PM3
0.3 3
0.33
μA
AES
Peripheral
2.1
2.2
2.1
2.2
mA
mA
1
1
mA
Sensor ADC
RF Characteristics
RF Frequency Range
Transmit Data Rate (Normal Mode 4 – 250kbps)
Transmit Data Rate (Turbo Mode – 500kbps)
Transmit Data Rate (Premium Mode – 1Mbps)
Transmit Chip Rate
Output Power
Programmable Output Power Range
Receiver Sensitivity
Normal Mode (250kbps)
Turbo Mode (500kbps)
Premium Mode (1Mbps)
2.400
2.4835
–98
–95
–91
–98
–95
–91
AVDD_VCO, AVDD_RF1, AVDD_CP, AVDD_DAC, AVDD, DVDD_XOSC, DVDD
2
Refer to Section 1.4 in this document for register setting of MCU clock.
Based on the Teradyne J750 MP(Mass Production) test equipment
ZigBee Standard
4
Rev A
2.4835
250
500
1000
2000
8
30
1
3
2.400
250
500
1000
2000
8
30
Document No. 0005-05-07-00-000
GHz
kbps
kbps
kbps
kChips/s
dBm
dB
dBm
Page 94 of 119
ZIC2410 Datasheet
Temp = 25˚C, VDD=3.0V, Core Voltage 1 =1.5V, MCU Clock=8MHz 2
ZIC2410QN48
Parameter
min
typ
max
Adjacent Channel Rejection
+5MHz
47
–5MHz
47
Alternate Channel Rejection
+10MHz
53
–10MHz
51
Others Channel Rejection
43
≥+15MHz
42
≥–15MHz
ZIC2410FG72
min
typ
max
Unit
49
48.8
dB
56.1
56.8
dB
52.7
58.3
dB
dB
Co-channel Rejection
–9.6
–10.7
Blocking/Desensitization
± 5 MHz
± 10 MHz
± 15 MHz
± 20 MHz
± 30 MHz
± 50 MHz
–42
–36
–46
–35
–42
–45
–45
–42
–48
–40
–43
–46
Spurious Emission (30Hz~1GHz)
–50
–50
dBm
Spurious Emission (1GHz~2.5GHz)
Spurious Emission (2.5~12.7GHz)
2nd Harmonics
3rd Harmonics
Frequency Error Tolerance
–40
–50
–50
–70
–40
–50
–50
–70
dBm
dBm
dBm
dBm
kHz
Error Vector Magnitude (EVM)
10
9.8
%
5
90
±1.2
±0.2
128
5
90
±1.2
±0.2
128
dBm
dB
dB
dB
μsec
±200
Saturation(Maximum Input Level)
RSSI Dynamic Range
RSSI Accuracy
RSSI Linearity
RSSI Average Time
Frequency Synthesizer
Phase Noise
@ ±100KHz offset
@ ±1MHz offset
@ ±2MHz offset
@ ±3MHz offset
@ ±5MHz offset
±200
+6/–3
±6
–81.9
–108.6
–113.3
–120.3
–124.3
–80.3
–108.8
–113.3
–120.4
–124.2
PLL Lock Time
110
110
PLL Jitter
Crystal Oscillator Frequency
16
16
16
16
Crystal Frequency Accuracy Requirement
On-chip RC Oscillator
Frequency
Sensor ADC
Number of Bits
Rev A
–10
+10
dBm
–10
+6/–3
±6
dBc/
Hz
μsec
psec
MHz
+10
ppm
32.78
32.78
KHz
8
8
bits
Document No. 0005-05-07-00-000
Page 95 of 119
ZIC2410 Datasheet
Temp = 25˚C, VDD=3.0V, Core Voltage 1 =1.5V, MCU Clock=8MHz 2
ZIC2410QN48
Parameter
min
typ
max
ZIC2410FG72
min
typ
max
Unit
256
256
μsec
Differential Nonlinearity (DNL)
±1.7
±1.7
LSB
Integral Nonlinearity (INL)
Signal to Noise and Distortion Ratio
(SINAD)(Sine Input)
On-chip Voltage Regulator
Supply range for Regulator
Regulated Output
Maximum Current
No Load Current
Start-up Time
±2.4
±2.4
LSB
51.0
51.0
dB
Conversion Time
1.9
3.0
1.5
3.6
1.9
3.0
1.5
140 5
15
260 7
3.6
140 6
15
260 8
V
V
mA
μA
μsec
5
Voltage Regulator Input Voltage=3V, 80mV voltage drop
Voltage Regulator Input Voltage=3V, 80mV voltage drop
7
10μF and 100pF load capacitor
8
10μF and 100pF load capacitor
6
Rev A
Document No. 0005-05-07-00-000
Page 96 of 119
ZIC2410 Datasheet
2.3.2
ELECTRICAL SPECIFICATIONS with a 16MHz CLOCK Table 54 – Electrical Specifications: 16MHz Clock
Temp = 25˚C, VDD=3.0V, Core Voltage 9 =1.5V, MCU Clock=16MHz 10
ZIC2410QN48
ZIC2410FG72
Parameter
min
typ
max
min
typ
max
Current Consumption
Active MCU without RX/TX Operation
4.6
4.6
(AES, Peripheral, SADC Disabled)
Active MCU with TX Mode
(AES, Peripheral, SADC Disabled)
@+8dBm Output Power
46.3
45.1
@+7dBm Output Power
44.6
43.2
@+6dBm Output Power
43.0
41.5
@+5dBm Output Power
43.1
41.4
@+4dBm Output Power
38.9
37.8
@+3dBm Output Power
37.3
36.2
@+2dBm Output Power
36.0
34.8
@+1dBm Output Power
35.1
33.9
@+0dBm Output Power
33.8
32.7
Active MCU with RX Mode
36.4
35.2
(AES, Peripheral, SADC Disabled)
PM1
25
25
Unit
mA
mA
mA
μA
PM2
1.7
1.7
μA
PM3
0.3 11
0.3 12
μA
3.1
2.6
3.1
2.6
mA
mA
1
1
mA
AES
Peripheral
Sensor ADC
RF Characteristics
RF Frequency Range
Transmit Data Rate (Normal Mode 13 – 250kbps)
Transmit Data Rate (Turbo Mode – 500kbps)
Transmit Data Rate (Premium Mode – 1Mbps)
Transmit Chip Rate
Output Power
Programmable Output Power Range
Receiver Sensitivity
Normal Mode (250kbps)
Turbo Mode (500kbps)
Premium Mode (1Mbps)
9
2.400
2.4835
2.400
2.4835
250
500
1000
250
500
1000
2000
2000
8
30
8
30
–98
–95
–91
–98
–95
–91
GHz
kbps
kbps
kbps
kChip
s/s
dBm
dB
dBm
AVDD_VCO, AVDD_RF1, AVDD_CP, AVDD_DAC, AVDD, DVDD_XOSC, DVDD
10
11
12
13
Refer to Section 1.4 in this document for register setting of MCU clock.
Based on the Teradyne J750 MP(Mass Production) test equipment
Based on the Teradyne J750 MP(Mass Production) test equipment
ZigBee Standard
Rev A
Document No. 0005-05-07-00-000
Page 97 of 119
ZIC2410 Datasheet
Temp = 25˚C, VDD=3.0V, Core Voltage 9 =1.5V, MCU Clock=16MHz 10
ZIC2410QN48
Parameter
min
typ
max
Adjacent Channel Rejection
+5MHz
47
–5MHz
47
Alternate Channel Rejection
+10MHz
53
–10MHz
51
Others Channel Rejection
43
≥+15MHz
42
≥–15MHz
Co-channel Rejection
–9.6
Blocking/Desensitization
–42
± 5 MHz
–36
± 10 MHz
–46
± 15 MHz
–35
± 20 MHz
–42
± 30 MHz
–45
± 50 MHz
ZIC2410FG72
min
typ
max
Unit
49
48.8
dB
56.1
56.8
dB
52.7
58.3
–10.7
dB
dB
–45
–42
–48
–40
–43
–46
dBm
Spurious Emission (30Hz~1GHz)
–50
–50
dBm
Spurious Emission (1GHz~2.5GHz)
Spurious Emission (2.5~12.7GHz)
2nd Harmonics
3rd Harmonics
–40
–50
–50
–70
–40
–50
–50
–70
dBm
dBm
dBm
dBm
±200
Frequency Error Tolerance
±200
kHz
Error Vector Magnitude (EVM)
10
9.8
%
Saturation(Maximum Input Level)
RSSI Dynamic Range
5
90
5
90
dBm
dB
RSSI Accuracy
±1.2
+6/–3
±1.2
+6/–3
RSSI Linearity
±0.2
128
±6
±0.2
128
±6
RSSI Average Time
Frequency Synthesizer
Phase Noise
@ ±100KHz offset
@ ±1MHz offset
@ ±2MHz offset
@ ±3MHz offset
@ ±5MHz offset
PLL Lock Time
PLL Jitter
Crystal Oscillator Frequency
Crystal Frequency Accuracy Requirement
On-chip RC Oscillator
Frequency
Sensor ADC
Number of Bits
Conversion Time
Rev A
–81.9
–108.6
–113.3
–120.3
–124.3
–80.3
–108.8
–113.3
–120.4
–124.2
110
16
16
110
16
16
–10
+10
–10
dB
dB
μsec
dBc/
Hz
μsec
psec
MHz
+10
ppm
32.78
32.78
KHz
8
8
bits
256
256
μsec
Document No. 0005-05-07-00-000
Page 98 of 119
ZIC2410 Datasheet
Temp = 25˚C, VDD=3.0V, Core Voltage 9 =1.5V, MCU Clock=16MHz 10
ZIC2410QN48
Parameter
min
typ
max
ZIC2410FG72
min
typ
max
Unit
Differential Nonlinearity(DNL)
±1.7
±1.7
LSB
Integral Nonlinearity(INL)
±2.4
±2.4
LSB
51.0
51.0
dB
Signal to Noise and Distortion Ratio (SINAD)
(Sine Input)
On-chip Voltage Regulator
Supply range for Regulator
Regulated Output
Maximum Current
No Load Current
Start-up Time
2.3.3
1.9
3.0
1.5
3.6
1.9
3.0
1.5
3.6
140 14
140 15
15
260 16
15
260 17
V
V
mA
μA
μsec
AC CHARACTERISTICS Parameter
Table 55 – Timing Specifications
MIN
TYP
MAX
Internal MCU Clock Timing (See Error! Reference source not found.)
tXTAL (Crystal Oscillator Duration)
62.5
tSYS (Internal MCU Clock Duration)
125
tCDELAY (Internal MCU Clock Delay)
0.5
UNIT
ns
ns
ns
POR Timing (See Figure 34 below.)
16 tXTAL
RESET# Timing (See Figure 35 below.)
tEXTRST (RESET# Interval)
16 tXTAL
16 x 62.5
ns
16 x 62.5
ms
ns
1
GPIO Timing (See Figure 36 below.)
tSETUP
tHOLD
tVALID
1
1
10
ns
ns
ns
Figure 33 – Internal MCU Clock Timing
14
Voltage Regulator Input Voltage=3V, 80mV voltage drop
Voltage Regulator Input Voltage=3V, 80mV voltage drop
16
10μF and 100pF load capacitor
17
10μF and 100pF load capacitor
15
Rev A
Document No. 0005-05-07-00-000
Page 99 of 119
ZIC2410 Datasheet
Figure 34 – POR Timing
Figure 35 – RESET# Timing
Figure 36 – GPIO Timing
Rev A
Document No. 0005-05-07-00-000
Page 100 of 119
ZIC2410 Datasheet
3 PACKAGE & PIN DESCRIPTIONS 3.1 PIN ASSIGNMENTS 3.1.1
QN48 Package Figure 37 – Pin-out top view of QN48 Package
* Chip Ground (GND) is located in the center on the bottom of a chip.
Rev A
Document No. 0005-05-07-00-000
Page 101 of 119
ZIC2410 Datasheet
The ZIC2410QN48 Pin-out overview is shown in Table 56.
GND
Ground
Ground for RF, Analog, digital core, and IO
AVDD_VCO
AVDD_RF1
Power
Power
3
RF_N
RF
4
RF_P
RF
5
RBIAS
Analog
6
AVDD
Power
(In/Out)
7
AVREG3V
Power
8
9
10
11
12
ACH0
ACH1
ACH2
ACH3
AVDD_DAC
Analog
Analog
Analog
Analog
Power
13
MS[0]
I (digital)
14
MS[1]
I (digital)
15
MS[2]
I (digital)
16
MSV
I (digital)
17
18
RESETB
DVREG3V
I (digital)
Power
19
DVDD
Power
(In/Out)
20
21
22
P1[7]
P1[6]
P1[4]
O (digital)
I/O (digital)
I/O (digital)
23
P1[3]
I/O (digital)
24
25
26
P1[1]
DVDD3V
P1[0]
I/O (digital)
Power
I/O (digital)
27
P3[7]
I/O (digital)
28
P3[6]
I/O (digital)
29
30
31
P3[5]
P3[4]
P3[3]
I/O (digital)
I/O (digital)
I/O (digital)
1.5V Power supply for VCO and Divider
1.5V Power supply for LNA and PA
Negative RF input/output signal to LNA / from PA in
receive / transmit mode
Positive RF input/output signal to LNA / from PA in
receive / transmit mode
External bias resistor
Output of Analog Internal Voltage Regulator (1.5V) /
1.5V Power supply for Mixer, VGA, and LPF (input
mode @ No REG)
3.0V Power supply for Analog Internal Voltage
Regulator
Sensor ADC input
Sensor ADC input
Sensor ADC input
Sensor ADC input
1.5V Power supply for ADC and DAC
MS[2:0] (Mode Select)
▪ When using Internal Regulator of ZIC2410
000: Normal mode
001: ISP mode
▪ When NOT using Internal Regulator of ZIC2410
010: Normal mode
110: ISP mode
Mode Select of Voltage
0 – 1.5V
Reset (Active Low)
3.0V Power supply for Internal Voltage Regulator
Output of Digital Internal Voltage Regulator (1.5V) /
1.5V Power supply for Digital Core(input mode @ No
REG)
Port P1.7 GPO / P0AND / TRSW
Port P1.6 / TRSWB
Port P1.4 / QUADZB / Sleep Timer OSC Buffer Input
Port P1.3 / QUADZA / Sleep Timer OSC Buffer Output
/ RTCLKOUT
Port P1.1 / TXD1
3.0V Power supply for Digital IO
Port P1.0 / RXD1
Port P3.7 / 12mA Drive capability / PWM3 / CTS1 /
SPICSN
Port P3.6 / 12mA Drive capability /PWM2 / RTS1 /
SPICLK
Port P3.5 / T1 / CTS0 / QUADYB / SPIDO
Port P3.4 / T0 / RTS0 / QUADYA / SPIDI
Port P3.3 / INT1 (active low)
Rev A
Pin Name
Table 56 – Pin-out overview; QN48 package
Pin Type
Pin Description
Pin NO.
Exposed
bottom
1
2
Document No. 0005-05-07-00-000
Page 102 of 119
ZIC2410 Datasheet
Pin NO.
32
33
34
35
36
37
38
39
40
41
42
43
Pin Name
P3[2]
P3[1]
DVDD3V
P3[0]
P0[7]
P0[6]
P0[5]
P0[4]
P0[3]
P0[2]
P0[1]
P0[0]
Pin Type
I/O (digital)
I/O (digital)
Power
I/O (digital)
I/O (digital)
I/O (digital)
I/O (digital)
I/O (digital)
I/O (digital)
I/O (digital)
I/O (digital)
I/O (digital)
44
DVDD
Power
(In/Out)
45
46
47
48
XOSCO
XOSCI
DVDD_XOSC
AVDD_CP
Analog
Analog
Power
Power
Rev A
Pin Description
Port P3.2 / INT0 (active low)
Port P3.1 / TXD0 / QUADXB
3.0V Power supply for Digital IO
Port P3.0 / RXD0 / QUADXA
Port P0.7 / I2STX_MCLK
Port P0.6 / I2STX_BCLK
Port P0.5 / I2STX_LRCLK
Port P0.4 / I2STX_DO
Port P0.3 / I2SRX_MCLK
Port P0.2 / I2SRX_BCLK
Port P0.1 / I2SRX_LRCK
Port P0.0 / I2SRX_DI
Output of Digital Internal Voltage Regulator (1.5V) /
1.5V Power supply for Digital Core (input mode @ No
REG)
Crystal Oscillator Output
Crystal Oscillator Input
1.5V Power supply for Crystal oscillator.
1.5V Power supply for Charge Pump and PFD
Document No. 0005-05-07-00-000
Page 103 of 119
ZIC2410 Datasheet
3.1.2
FG72 Package Figure 38 – Pin-out top view (1) of ZIC2410FG72 (72-pin VFBGA Package)
Figure 39 – Pin-out top view (2) of ZIC2410FG72 (72-pin VFBGA Package)
Rev A
Document No. 0005-05-07-00-000
Page 104 of 119
ZIC2410 Datasheet
The ZIC2410FG72 Pin-out overview is shown in Table 57.
Table 57 – Pin-out overview; FG72 package
Ball Type
Ball Description
Ground
Ground for RF and Analog blocks.
Power
1.5V Power supply for VCO and Divider
Ground
Ground for RF and Analog blocks.
Ground
Ground for digital core and IO.
Analog
Crystal Oscillator Input.
Analog
Crystal Oscillator Output.
I/O(digital) Port P0.0 / I2SRX_DI.
I/O(digital) Port P0.5 / I2STX_LRCLK.
I/O(digital) Port P0.6 / I2STX_BCLK.
Power
1.5V Power supply for LNA and PA.
Power
1.5V Power supply for Charge Pump and PFD.
Ground
Ground for RF and Analog blocks.
Ground
Ground for digital core and IO.
Power
1.5V Power supply for Crystal oscillator.
Ball
A1
A2
A3
A4
A5
A6
A7
A8
A9
B1
B2
B3
B4
B5
B6
B7
B8
B9
C1
C2
C3
C4
Ball Name
AGND
AVDD_VCO
AGND
DGND
XOSCI
XOSCO
P0[0]
P0[5]
P0[6]
AVDD_RF1
AVDD_CP
AGND
DGND
DVDD_XOSC
C5
DVDD
C6
C7
C8
C9
P0[1]
P0[4]
P3[0]
DVDD3V
I/O(digital)
I/O(digital)
I/O(digital)
Ground
Ground
Ground
Ground
Power
(In/Out)
I/O(digital)
I/O(digital)
I/O(digital)
Power
D1
RF_N
RF
D2
D3
AGND
AGND
D7
DVDD
D8
D9
P3[2]
P3[1]
Ground
Ground
Power
(In/Out)
I/O(digital)
I/O(digital)
E1
RF_P
RF
E2
E3
E7
E8
E9
AGND
AVREG3V
P3[3]
P3[6]
P3[4]
Ground
Power
I/O(digital)
I/O(digital)
I/O(digital)
F1
AVDD
Power
(In/Out)
F2
AVDD
Power
(In/Out)
F3
F7
AVREG3V
DGND
Power
Ground
Rev A
P0[2]
P0[3]
P0[7]
AGND
AGND
AGND
DGND
Port P0.2 / I2SRX_BCLK.
Port P0.3 / I2SRX_MCLK.
Port P0.7 / I2STX_MCLK.
Ground for RF and Analog blocks.
Ground for RF and Analog blocks.
Ground for RF and Analog blocks.
Ground for digital core and IO.
Output of Digital Internal Voltage Regulator (1.5V) / 1.5V
Power supply for Digital Core (input mode @ No REG).
Port P0.1 / I2SRX_LRCK.
Port P0.4 / I2STX_DO.
Port P3.0 / RXD0 / QUADXA.
3.0V Power supply for Digital IO.
Negative RF input/output signal to LNA / from PA in receive /
transmit mode.
Ground for RF and Analog blocks.
Ground for RF and Analog blocks.
Output of Digital Internal Voltage Regulator (1.5V) / 1.5V
Power supply for Digital Core (input mode @ No REG).
Port P3.2 / INT0 (active low).
Port P3.1 / TXD0 / QUADXB.
Positive RF input/output signal to LNA / from PA in receive /
transmit mode.
Ground for RF and Analog blocks.
3.0V Power supply for Analog Internal Voltage Regulator.
Port P3.3 / INT1 (active low).
Port P3.6 / 12mA Drive capability /PWM2/RTS1/SPICLK.
Port P3.4 /T0/RTS0/QUADYA/SPIDI.
Output of Analog Internal Voltage Regulator (1.5V) / 1.5V
Power supply for Mixer, VGA and LPF (input mode @ No
REG).
Output of Analog Internal Voltage Regulator (1.5V) / 1.5V
Power supply for Mixer, VGA and LPF (input mode @ No
REG).
3.0V Power supply for Analog Internal Voltage Regulator.
Ground for digital core and IO.
Document No. 0005-05-07-00-000
Page 105 of 119
ZIC2410 Datasheet
Ball
Ball Name
Ball Type
F8
P3[7]
I/O(digital)
F9
G1
G2
G3
P3[5]
RBIAS
AVDD_DAC
AGND
I/O(digital)
Analog
Power
Ground
G4
MS[2]
I (digital)
G5
DGND
G6
DVDD
Ground
Power
(In/Out)
G7
P1[7]
O (digital)
G8
G9
H1
H2
H3
P1[0]
DVDD3V
ACH1
ACH0
AGND
I/O(digital)
Power
Analog
Analog
Ground
H4
MS[0]
I (digital)
H5
H6
H7
H8
H9
J1
J2
J3
MSV
DVREG3V
P1[6]
P1[2]
P1[1]
ACH3
ACH2
AGND
I (digital)
Power
I/O(digital)
I/O(digital)
I/O(digital)
Analog
Analog
Ground
J4
MS[1]
I (digital)
J5
J6
J7
RESETB
DVREG3V
P1[5]
I (digital)
Power
I/O(digital)
J8
P1[3]
I/O(digital)
J9
P1[4]
I/O(digital)
Rev A
Ball Description
Port P3.7 / 12mA Drive capability /PWM3 /CTS1/SPICSN
(slave only).
Port P3.5 /T1/CTS0/QUADYB/SPIDO.
External bias resistor.
1.5V Power supply for ADC and DAC.
Ground for RF and Analog blocks.
MS[2:0](Mode Select)
000:Normal Mode
001:ISP Mode
Ground for digital core and IO.
Output of Digital Internal Voltage Regulator (1.5V) / 1.5V
Power supply for Digital Core (input mode @ No REG).
Port P1.7 GPO / P0AND/ TRSW / Fold / Clocks / BIST Fail
Indicator.
Port P1.0 / RXD1.
3.0V Power supply for Digital IO.
Sensor ADC input / BBA Output.
Sensor ADC input / BBA Output.
Ground for RF and Analog blocks.
MS[2:0](Mode Select):
▪ When using Internal Regulator of ZIC2410
000: Normal mode
100: ISP mode
▪ When NOT using Internal Regulator of ZIC2410
010:Normal mode
110: ISP mode
Mode Select of Voltage. 0:1.5V
3.0V Power supply for Internal Voltage Regulator.
Port P1.6 / TRSWB.
Port P1.2.
Port P1.1 / TXD1.
Sensor ADC input / BBA Output.
Sensor ADC input / BBA Output.
Ground for RF and Analog blocks.
MS[2:0](Mode Select):
000: Normal Mode
001: ISP Mode
Reset (Active Low).
3.0V Power supply for Internal Voltage Regulator.
Port P1.5.
Port P1.3 / QUADZA / Sleep Timer OSC Buffer Output /
RTCLKOUT.
Port P1.4 / QUADZB / Sleep Timer OSC Buffer Input.
Document No. 0005-05-07-00-000
Page 106 of 119
ZIC2410 Datasheet
3.2 PACKAGE INFORMATION 3.2.1 PACKAGE INFORMATION: ZIC2410QN48 (QN48pkg) Package is 48-pin QFN type package with down-bonding.
Rev A
Document No. 0005-05-07-00-000
Page 107 of 119
ZIC2410 Datasheet
Figure 40 – QN48 Package Drawing
DIM
A
A1
A3
b
D
E
D2
E2
e
L
L1
L2
P
aaa
bbb
ccc
ddd
eee
Rev A
MIN
0.80
0.00
0.18
5.04
5.04
0.48
0.00
0.35
Table 58 – QN48 Package Dimensions
NOM
MAX
NOTES
0.85
0.90
1. Dimensions and Tolerances conform to
ASME Y14.5N-1994
0.05
2. All Dimensions are in millimeters; all angles
0.203 REF
are in degrees
0.25
0.30
3.
Dimension “b” applies to metalized terminals
7.00 BSC
and
is measured between 0.25 and 0.30mm
7.00 BSC
from
the terminal tip. Dimension L1
5.14
5.24
represents
how far back the terminal may be
5.14
5.24
from
the
package
edge. Up to 0.1mm is
0.50 BSC
acceptable
0.53
0.58
4. Coplanarity applies to the exposed heat slug
0.10
as well as to the terminals
0.40
0.45
5. Radius of the terminals is optional
45º BSC
0.10
0.10
0.10
0.05
0.08
Document No. 0005-05-07-00-000
Page 108 of 119
ZIC2410 Datasheet
3.2.1.1 CARRIER TAPE AND REEL SPECIFICATION (QN48pkg) Figure 41 – QN48 Carrier Tape & Reel Specification
Rev A
Document No. 0005-05-07-00-000
Page 109 of 119
ZIC2410 Datasheet
3.2.2 PACKAGE INFORMATION: ZIC2410FG72 (FG72pkg) Package type is 72-pin VFBGA package with ball-bonding.
Figure 42 – FG72 Package Drawing
Rev A
Document No. 0005-05-07-00-000
Page 110 of 119
ZIC2410 Datasheet
3.2.2.1 CARRIER TAPE AND REEL SPECIFICATION (FG72pkg) g) Figure 43 – FG72 Carrier Tape & Reel Specification
Rev A
Document No. 0005-05-07-00-000
Page 111 of 119
ZIC2410 Datasheet
3.3 APPLICATION CIRCUITS 3.3.1 APPLICATION CIRCUITS (QN48 package) The ZIC2410 operates from a single supply voltage. The core must run at 1.5V, so, if 1.5V is
available, both the core and the I/O can run from 1.5V. If a higher voltage I/O is required (or
higher voltage is available on the board) the ZIC2410 contains an on-chip voltage regulator that
can step down a 1.9V~3.3V supply to 1.5V for the core. In this case the I/O can be run from a
1.9V to 3.3V supply.
A typical application circuit for the ZIC2410QN48 using 1.9V~3.3V as the I/O power through the
internal regulator is shown in Figure 44.
*** GND is bottom pad (down-bonding pad) in the above schematic
Figure 44 – ZIC2410QN48 Typical Application Circuit (I/O Power: 1.9V~3.3V , MS[1]=0)
Rev A
Document No. 0005-05-07-00-000
Page 112 of 119
ZIC2410 Datasheet
Figure 45 shows the application circuit of the ZIC2410QN48 when using 1.5V as the I/O power
and not using the internal regulator. In this case, a software setting is needed to turn off the
internal regulator of the device.
*** GND is bottom pad (down-bonding pad) in the above schematic
Figure 45 – the ZIC2410QN48 Application Circuit (I/O Power: 1.5V , MS[1]=1)
NOTE: When the ZIC2410 is operated below minimum operating voltage, a reset
error will occur because of the unstable voltage. For more detailed information, refer
to the Note of ‘Section 1.3 RESET’.
Rev A
Document No. 0005-05-07-00-000
Page 113 of 119
ZIC2410 Datasheet
3.3.2 APPLICATION CIRCUITS (FG72 package) The ZIC2410 operates from a single supply voltage. The core must run at 1.5V, so, if 1.5V is
available, both the core and the I/O can run from 1.5V. If a higher voltage I/O is required (or
higher voltage is available on the board) the ZIC2410 contains an on-chip voltage regulator that
can step down a 1.9V~3.3V supply to 1.5V for the core. In this case the I/O can be run from a
1.9V to 3.3V supply.
A typical application circuit for the ZIC2410FG72 using 1.9V~3.3V as the I/O power through the
internal regulator is shown in Figure 46.
Figure 46 – ZIC2410FG72 Application Circuit (I/O Voltage: 1.9V~3.3V , MS[1]=0)
Rev A
Document No. 0005-05-07-00-000
Page 114 of 119
ZIC2410 Datasheet
Figure 47 shows the application circuit of the ZIC2410FG72 when using 1.5V as the I/O power
and not using the internal regulator. In this case, a software setting is needed to turn off the
internal regulator of the device.
Figure 47 – ZIC2410FG72 Application Circuit (I/O Voltage: 1.5V , MS[1]=1)
NOTE: When the ZIC2410 is operated below minimum operating voltage, a reset
error will occur because of the unstable voltage. For more detailed information, refer
to the Note of ‘Section 1.3 RESET’.
Rev A
Document No. 0005-05-07-00-000
Page 115 of 119
ZIC2410 Datasheet
4 REFERENCES 4.1 TABLE OF TABLES TABLE 1 – SPECIAL FUNCTION REGISTER (SFR) MAP ........................................................................ 10 TABLE 2 – REGISTER BIT CONVENTIONS ............................................................................................. 11 TABLE 3 – SPECIAL FUNCTION REGISTERS ......................................................................................... 12 TABLE 4 – POWER-ON-RESET SPECIFICATIONS ................................................................................. 17 TABLE 5 – CLOCK REGISTERS ................................................................................................................ 19 TABLE 6 – INTERRUPT DESCRIPTIONS ................................................................................................. 20 TABLE 7 – INTERRUPT REGISTERS ....................................................................................................... 21 TABLE 8 – POWER DOWN MODES .......................................................................................................... 23 TABLE 9 – STATUS IN POWER-DOWN MODES...................................................................................... 24 TABLE 10 – POWER CONTROL REGISTERS .......................................................................................... 25 TABLE 11 – TIMER AND TIMER MODE REGISTERS .............................................................................. 26 TABLE 12 – TIMER 2 AND TIMER 3 REGISTERS .................................................................................... 29 TABLE 13 – FREQUENCY AND DUTY RATE IN PWM MODE ................................................................. 30 TABLE 14 – WATCHDOG TIMER REGISTER ........................................................................................... 31 TABLE 15 – SLEEP TIMER REGISTERS .................................................................................................. 32 TABLE 16 – SLEEP TIMER DELAY REGISTERS ..................................................................................... 32 TABLE 17 – UART0 REGISTERS .............................................................................................................. 34 TABLE 18 – UART0 INTERRUPT LISTS ................................................................................................... 35 TABLE 19 – UART0 CONTROL REGISTERS............................................................................................ 35 TABLE 20 – UART1 REGISTERS .............................................................................................................. 36 TABLE 21 – UART1 INTERRUPT LISTS ................................................................................................... 36 TABLE 22 – UART1 CONTROL REGISTERS............................................................................................ 37 TABLE 23 – SPI CONTROL REGISTERS.................................................................................................. 39 TABLE 24 – CLOCK POLARITY AND DATA TRANSITION TIMING ......................................................... 40 TABLE 25 – SPI REGISTERS .................................................................................................................... 40 TABLE 26 – I2S REGISTERS ..................................................................................................................... 44 TABLE 27 – VODEC REGISTERS ............................................................................................................. 47 TABLE 28 – VOICE TX REGISTERS ......................................................................................................... 48 TABLE 29– VOICE RX REGISTERS .......................................................................................................... 49 TABLE 30– VOICE INTERRUPT REGISTERS .......................................................................................... 50 TABLE 31– RANDOM NUMBER GENERATOR REGISTERS .................................................................. 51 TABLE 32– POINTER AND QUAD CONTROL REGISTERS .................................................................... 53 TABLE 33– SENSOR ADC REGISTERS ................................................................................................... 54 Rev A
Document No. 0005-05-07-00-000
Page 116 of 119
ZIC2410 Datasheet
TABLE 34 – MAC TX FIFO REGISTERS ................................................................................................... 61 TABLE 35 – MAC RX FIFO REGISTERS ................................................................................................... 62 TABLE 36 – DATA TRANSMISSION/RECEPTION AND SECURITY REGISTERS .................................. 63 TABLE 37 – SPREADING SEQUENCE OF 32-CHIP ................................................................................ 66 TABLE 38 – PHY REGISTER ADDRESS MAP .......................................................................................... 68 TABLE 39 – PHY REGISTERS ................................................................................................................... 70 TABLE 40 – CCA3 REGISTERS ................................................................................................................ 79 TABLE 41 – TEST MODE SETTING .......................................................................................................... 80 TABLE 42 – TEST CONFIGURATION REGISTERS ................................................................................. 80 TABLE 43 – PHY STATUS REGISTERS ................................................................................................... 81 TABLE 44 – MDSTS FIELD ........................................................................................................................ 83 TABLE 45 – AGC STATUS REGISTERS ................................................................................................... 83 TABLE 46 – INTERRUPT CONTROL, STATUS, AND INDEX REGISTERS............................................. 85 TABLE 47 – FRAC_K[19:0] REGISTERS ................................................................................................... 87 TABLE 48 – PHASE LOCK LOOP CONTROL REGISTERS ..................................................................... 87 TABLE 49 – TX OUTPUT POWER SETTINGS .......................................................................................... 88 TABLE 50 – INSTRUCTION SET SUMMARY ............................................................................................ 89 TABLE 51 – ABSOLUTE MAXIMUM RATINGS: ZIC2410 (ALL PACKAGES) .......................................... 93 TABLE 52 – DC CHARACTERISTICS: ZIC2410 (ALL PACKAGES) ......................................................... 93 TABLE 53 – ELECTRICAL SPECIFICATIONS: 8MHZ CLOCK ................................................................. 94 TABLE 54 – ELECTRICAL SPECIFICATIONS: 16MHZ CLOCK ............................................................... 97 TABLE 55 – TIMING SPECIFICATIONS .................................................................................................... 99 TABLE 56 – PIN-OUT OVERVIEW; QN48 PACKAGE ............................................................................. 102 TABLE 57 – PIN-OUT OVERVIEW; FG72 PACKAGE ............................................................................. 105 TABLE 58 – QN48 PACKAGE DIMENSIONS .......................................................................................... 108 4.2 TABLE OF FIGURES FIGURE 1 – FUNCTIONAL BLOCK DIAGRAM OF ZIC2410....................................................................... 5 FIGURE 2 – ADDRESS MAP OF PROGRAM MEMORY ............................................................................ 7 FIGURE 3 – BANK SELECTION OF PROGRAM MEMORY ....................................................................... 8 FIGURE 4 – ADDRESS MAP OF DATA MEMORY ..................................................................................... 9 FIGURE 5 – GPRS ADDRESS MAP .......................................................................................................... 10 FIGURE 6 – RESET CIRCUIT .................................................................................................................... 17 FIGURE 7 – RESET CIRCUIT USING ELM7527NB .................................................................................. 18 FIGURE 8 – RESET TIMING DIAGRAM .................................................................................................... 18 FIGURE 9 – SLEEP TIMER INTERRUPT: WAKE UP TIMES ................................................................... 23 Rev A
Document No. 0005-05-07-00-000
Page 117 of 119
ZIC2410 Datasheet
FIGURE 10 – EXTERNAL TIMER INTERRUPT: WAKE UP TIMES .......................................................... 24 FIGURE 11 – POWER-DOWN MODE SETTING PROCEDURE ............................................................... 25 FIGURE 12 – TIMER0 MODE0 ................................................................................................................... 28 FIGURE 13 – TIMER0 MODE1 ................................................................................................................... 28 FIGURE 14 – TIMER0 MODE2 ................................................................................................................... 28 FIGURE 15 – TIMER0MODE3 .................................................................................................................... 29 FIGURE 16 – SELECTING THE CLOCK OSCILLATOR ............................................................................ 33 FIGURE 17 – SPI DATA TRANSFER ......................................................................................................... 39 FIGURE 18 – (A) CPOL=0, CPHA=0 .......................................................................................................... 40 FIGURE 19 – (B) CPOL=0, CPHA=1 .......................................................................................................... 40 FIGURE 20 – (C) CPOL=1, CPHA=0 .......................................................................................................... 40 FIGURE 21 – (D) CPOL=1, CPHA=1 .......................................................................................................... 40 FIGURE 22 – (A) I2S MODE ....................................................................................................................... 43 FIGURE 23 – (B) LEFT JUSTIFIED MODE ................................................................................................ 43 FIGURE 24 – (C) RIGHT JUSTIFIED MODE ............................................................................................. 43 FIGURE 25 – (D) DSP MODE..................................................................................................................... 43 FIGURE 26 – QUADRATURE SIGNAL TIMING BETWEEN XA AND XB. ................................................ 52 FIGURE 27 – TYPICAL TEMPERATURE SENSOR CHARACTERISTICS ............................................... 56 FIGURE 28 – BATTERY MONITOR CHARACTERISTICS ........................................................................ 57 FIGURE 29 – MAC BLOCK DIAGRAM....................................................................................................... 58 FIGURE 30 – IEEE 802.15.4 FRAME FORMAT......................................................................................... 59 FIGURE 31 – IEEE 802.15.4 MODULATION ............................................................................................. 66 FIGURE 32 – QUADRATURE MODULATED SIGNAL .............................................................................. 67 FIGURE 33 – INTERNAL MCU CLOCK TIMING........................................................................................ 99 FIGURE 34 – POR TIMING ...................................................................................................................... 100 FIGURE 35 – RESET# TIMING ................................................................................................................ 100 FIGURE 36 – GPIO TIMING ..................................................................................................................... 100 FIGURE 37 – PIN-OUT TOP VIEW OF QN48 PACKAGE ....................................................................... 101 FIGURE 38 – PIN-OUT TOP VIEW (1) OF ZIC2410FG72 (72-PIN VFBGA PACKAGE) ........................ 104 FIGURE 39 – PIN-OUT TOP VIEW (2) OF ZIC2410FG72 (72-PIN VFBGA PACKAGE) ........................ 104 FIGURE 40 – QN48 PACKAGE DRAWING ............................................................................................. 108 FIGURE 41 – QN48 CARRIER TAPE & REEL SPECIFICATION ............................................................ 109 FIGURE 42 – FG72 PACKAGE DRAWING .............................................................................................. 110 FIGURE 43 – FG72 CARRIER TAPE & REEL SPECIFICATION ............................................................ 111 FIGURE 44 – ZIC2410QN48 TYPICAL APPLICATION CIRCUIT (I/O POWER: 1.9V~3.3V , MS[1]=0) . 112 FIGURE 45 – THE ZIC2410QN48 APPLICATION CIRCUIT (I/O POWER: 1.5V , MS[1]=1)................... 113 FIGURE 46 – ZIC2410FG72 APPLICATION CIRCUIT (I/O VOLTAGE: 1.9V~3.3V , MS[1]=0) .............. 114 Rev A
Document No. 0005-05-07-00-000
Page 118 of 119
ZIC2410 Datasheet
FIGURE 47 – ZIC2410FG72 APPLICATION CIRCUIT (I/O VOLTAGE: 1.5V , MS[1]=1) ........................ 115 4.3 TABLE OF EQUATIONS EQUATION 1 – TIME-OUT PERIOD CALCULATION (TIMER2) ............................................................... 29 EQUATION 2 – TIME-OUT PERIOD CALCULATION (TIMER3) ............................................................... 29 EQUATION 3 – WATCHDOG RESET INTERVAL CALCULATION ........................................................... 31 EQUATION 4 – CALCULATION OF RX SIGNAL ENERGY LEVEL .......................................................... 78 EQUATION 5 – DEFINITION OF SINGLE-TONE FREQUENCY ............................................................... 81 5 REVISION HISTORY Revision
A
Rev A
Date
20Jun08
Description
Released
Document No. 0005-05-07-00-000
Page 119 of 119