AD ADV3000 3:1 hdmi/dvi switch with equalization Datasheet

3:1 HDMI/DVI Switch with Equalization
ADV3000
FUNCTIONAL BLOCK DIAGRAM
APPLICATIONS
Multiple input displays
Projectors
A/V receivers
Set-top boxes
Advanced television (HDTV) sets
PARALLEL
SERIAL
I2C_SDA
I2C_SCL
I2C_ADDR0
2
RESET
ADV3000
2
CONFIG
INTERFACE
AVCC
DVCC
AMUXVCC
AVEE
DVEE
CONTROL
LOGIC
VTTI
VTTO
+
IP_A[3:0]
IN_A[3:0] –
+
IP_B[3:0]
4
4
4
4
IN_B[3:0] –
+
IP_C[3:0]
SWITCH
CORE
EQ
PE
+ OP[3:0]
– ON[3:0]
4
4
IN_C[3:0] –
HIGH SPEED
VTTI
AUX_A[3:0]
AUX_B[3:0]
AUX_C[3:0]
4
4
BUFFERED
4
SWITCH
CORE
4
4
4
AUX_COM[3:0]
LOW SPEED UNBUFFERED
BIDIRECTIONAL
06712-002
3 inputs, 1 output HDMI/DVI links
Enables HDMI 1.3-compliant receiver
4 TMDS channels per link
Supports 250 Mbps to 2.25 Gbps data rates
Supports 25 MHz to 225 MHz pixel clocks
Equalized inputs for operation with long HDMI cables
(20 meters at 2.25 Gbps)
Fully buffered unidirectional inputs/outputs
Globally switchable, 50 Ω on-chip terminations
Pre-emphasized outputs
Low added jitter
Single-supply operation (3.3 V)
4 auxiliary channels per link
Bidirectional unbuffered inputs/outputs
Flexible supply operation (3.3 V to 5 V)
HDCP standard compatible
Allows switching of DDC bus and 2 additional signals
Output disable feature
Reduced power dissipation
Removable output termination
Allows building of larger arrays
Two ADV3000s support HDMI/DVI dual-link
Standards compatible: HDMI receiver, HDCP, DVI
Serial (I2C slave) and parallel control interface
80-lead, 14 mm × 14 mm LQFP, Pb-free package
PP_CH[1:0]
PP_OCL
PP_EQ
PP_EN
PP_PRE[1:0]
FEATURES
Figure 2.
GENERAL DESCRIPTION
The ADV3000 is an HDMI™/DVI switch featuring equalized
TMDS inputs and pre-emphasized TMDS® outputs, ideal for
systems with long cable runs. Outputs can be set to a high
impedance state to reduce the power dissipation and/or to allow
the construction of larger arrays using the wire-OR technique.
The ADV3000 is provided in an 80-lead LQFP, Pb-free, surfacemount package, specified to operate over the −40°C to +85°C
temperature range.
PRODUCT HIGHLIGHTS
GAME
CONSOLE
HDTV SET
HDMI
RECEIVER
SET-TOP BOX
1.
Supports data rates up to 2.25 Gbps, enabling 1080p deep
color (12-bit color) HDMI formats, and greater than
UXGA (1600 × 1200) DVI resolutions.
2.
Input cable equalizer enables use of long cables at the input
(more than 20 meters of 24 AWG cable at 2.25 Gbps).
3.
Auxiliary switch routes a DDC bus and two additional signals
for a single-chip, HDMI 1.3 receive-compliant solution.
NameBrand
Power
DV D
01:18
06712-001
DVD PLAYER
ADV3000
Figure 1. Typical HDTV Application
Rev. 0
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
www.analog.com
Fax: 781.461.3113
©2007 Analog Devices, Inc. All rights reserved.
ADV3000
TABLE OF CONTENTS
Features .............................................................................................. 1
Parallel Control Interface .............................................................. 16
Applications....................................................................................... 1
Serial Interface Configuration Registers ..................................... 17
Functional Block Diagram .............................................................. 1
High Speed Device Modes Register......................................... 17
General Description ......................................................................... 1
Auxiliary Device Modes Register............................................. 18
Product Highlights ........................................................................... 1
Receiver Settings Register ......................................................... 18
Revision History ............................................................................... 2
Input Termination Pulse Register 1 and Register 2 ............... 18
Specifications..................................................................................... 3
Receive Equalizer Register 1 and Register 2 ........................... 18
Absolute Maximum Ratings............................................................ 5
Transmitter Settings Register.................................................... 18
Thermal Resistance ...................................................................... 5
Parallel Interface Configuration Registers .................................. 19
Maximum Power Dissipation ..................................................... 5
High Speed Device Modes Register......................................... 19
ESD Caution.................................................................................. 5
Auxiliary Device Modes Register............................................. 19
Pin Configuration and Function Descriptions............................. 6
Receiver Settings Register ......................................................... 20
Typical Performance Characteristics ............................................. 8
Input Termination Pulse Register 1 and Register 2 ............... 20
Theory of Operation ...................................................................... 12
Receive Equalizer Register 1 and Register 2 ........................... 20
Introduction ................................................................................ 12
Transmitter Settings Register.................................................... 20
Input Channels............................................................................ 12
Application Information................................................................ 21
Output Channels ........................................................................ 12
Pinout........................................................................................... 21
Auxiliary Switch.......................................................................... 13
Cable Lengths and Equalization............................................... 22
Serial Control Interface.................................................................. 14
PCB Layout Guidelines.............................................................. 22
Reset ............................................................................................. 14
Outline Dimensions ....................................................................... 26
Write Procedure.......................................................................... 14
Ordering Guide .......................................................................... 26
Read Procedure........................................................................... 15
Switching/Update Delay ............................................................ 15
REVISION HISTORY
8/07—Revision 0: Initial Version
Rev. 0 | Page 2 of 28
ADV3000
SPECIFICATIONS
TA = 27°C, AVCC = 3.3 V, VTTI = 3.3 V, VTTO = 3.3 V, DVCC = 3.3 V, AMUXVCC = 5 V, AVEE = 0 V, DVEE = 0 V, differential input
swing = 1000 mV, TMDS outputs terminated with external 50 Ω resistors to 3.3 V, unless otherwise noted.
Table 1.
Parameter
DYNAMIC PERFORMANCE
Maximum Data Rate (DR) per Channel
Bit Error Rate (BER)
Added Deterministic Jitter
Added Random Jitter
Differential Intrapair Skew
Differential Interpair Skew 1
EQUALIZATION PERFORMANCE
Receiver (Highest Setting) 2
Transmitter (Highest Setting) 3
INPUT CHARACTERISTICS
Input Voltage Swing
Input Common-Mode Voltage (VICM)
OUTPUT CHARACTERISTICS
High Voltage Level
Low Voltage Level
Rise/Fall Time (20% to 80%)
INPUT TERMINATION
Resistance
AUXILIARY CHANNELS
On Resistance, RAUX
On Capacitance, CAUX
Input/Output Voltage Range
POWER SUPPLY
AVCC
QUIESCENT CURRENT
AVCC
VTTI
VTTO
Conditions/Comments
Min
NRZ
PRBS 223 − 1
DR ≤ 2.25 Gbps, PRBS 27 − 1, EQ = 12 dB
2.25
Max
Unit
Gbps
10−9
At output
At output
25
1
1
40
ps (p-p)
ps (rms)
ps
ps
Boost frequency = 825 MHz
Boost frequency = 825 MHz
12
6
dB
dB
Differential
150
AVCC − 800
1200
AVCC
mV
mV
Single-ended high speed channel
Single-ended high speed channel
AVCC − 10
AVCC − 600
75
AVCC + 10
AVCC − 400
175
mV
mV
ps
135
Single-ended
50
Ω
DC bias = 2.5 V, ac voltage = 3.5 V, f = 100 kHz
100
8
AMUXVCC
Ω
pF
V
DVEE
Operating range
3
3.3
3.6
V
Outputs disabled
Outputs enabled, no pre-emphasis
Outputs enabled, maximum pre-emphasis
Input termination on 4
Output termination on, no pre-emphasis
Output termination on, maximum pre-emphasis
30
52
95
5
35
72
3.2
40
60
110
40
40
80
7
0.01
44
66
122
54
46
90
8
0.1
mA
mA
mA
mA
mA
mA
mA
mA
Outputs disabled
Outputs enabled, no pre-emphasis
Outputs enabled, maximum pre-emphasis
115
384
704
271
574
910
361
671
1050
mW
mW
mW
200
1.5
ms
ms
ns
DVCC
AMUXVCC
POWER DISSIPATION
TIMING CHARACTERISTICS
Switching/Update Delay
Typ
High speed switching register: HS_CH
All other configuration registers
50
RESET Pulse Width
Rev. 0 | Page 3 of 28
ADV3000
Parameter
SERIAL CONTROL INTERFACE 5
Input High Voltage, VIH
Input Low Voltage, VIL
Output High Voltage, VOH
Output Low Voltage, VOL
PARALLEL CONTROL INTERFACE
Input High Voltage, VIH
Input Low Voltage, VIL
Conditions/Comments
Min
Typ
Max
2
0.4
V
V
V
V
0.8
V
V
0.8
2.4
2
1
Unit
Differential interpair skew is measured between the TMDS pairs of a single link.
ADV3000 output meets the transmitter eye diagram as defined in the DVI Standard Revision 1.0 and the HDMI Standard Revision 1.3.
3
Cable output meets the receiver eye diagram mask as defined in the DVI Standard Revision 1.0 and the HDMI Standard Revision 1.3.
4
Typical value assumes only the selected HDMI/DVI link is active with nominal signal swings and that the unselected HDMI/DVI links are deactivated. Minimum and
maximum limits are measured at the respective extremes of input termination resistance and input voltage swing.
5
The ADV3000 is an I2C slave and its serial control interface is based on the 3.3 V I2C bus specification.
2
Rev. 0 | Page 4 of 28
ADV3000
ABSOLUTE MAXIMUM RATINGS
THERMAL RESISTANCE
Table 2.
Parameter
AVCC to AVEE
DVCC to DVEE
DVEE to AVEE
VTTI
VTTO
AMUXVCC
Internal Power Dissipation
High Speed Input Voltage
High Speed Differential Input Voltage
Low Speed Input Voltage
I2C® and Parallel Logic Input Voltage
Storage Temperature Range
Operating Temperature Range
Junction Temperature
Rating
3.7 V
3.7 V
±0.3 V
AVCC + 0.6 V
AVCC + 0.6 V
5.5 V
2.2 W
AVCC − 1.4 V < VIN <
AVCC + 0.6 V
2.0 V
DVEE − 0.3 V < VIN <
AMUXVCC + 0.6 V
DVEE − 0.3 V < VIN <
DVCC + 0.6 V
−65°C to +125°C
−40°C to +85°C
150°C
Stresses above those listed under Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress
rating only; functional operation of the device at these or any
other conditions above those indicated in the operational
section of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect
device reliability.
θJA is specified for the worst-case conditions: a device soldered
in a 4-layer JEDEC circuit board for surface-mount packages.
θJC is specified for no airflow.
Table 3. Thermal Resistance
Package Type
80-Lead LQFP
θJA
55
θJC
17.8
Unit
°C/W
MAXIMUM POWER DISSIPATION
The maximum power that can be safely dissipated by the ADV3000
is limited by the associated rise in junction temperature. The
maximum safe junction temperature for plastic encapsulated
devices is determined by the glass transition temperature of the
plastic, approximately 150°C. Temporarily exceeding this limit
may cause a shift in parametric performance due to a change in
the stresses exerted on the die by the package.
Exceeding a junction temperature of 175°C for an extended
period can result in device failure. To ensure proper operation, it
is necessary to observe the maximum power rating as determined
by the coefficients in Table 3.
ESD CAUTION
Rev. 0 | Page 5 of 28
ADV3000
PP_EN
PP_EQ
AMUXVCC
AUX_C3
AUX_C2
AUX_C1
AUX_C0
AUX_COM3
AUX_COM2
AUX_COM1
AUX_COM0
AUX_B3
AUX_B2
AUX_B1
AUX_B0
DVEE
AUX_A3
AUX_A2
AUX_A1
AUX_A0
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61
AVCC 1
60
AVCC
59
IP_C3
3
58
IN_C3
IN_B1
4
57
AVEE
IP_B1
5
56
IP_C2
VTTI 6
55
IN_C2
IN_B0
2
IP_B0
PIN 1
IN_B2
7
54
VTTI
IP_B2
8
53
IP_C1
IN_B3
9
52
IN_C1
ADV3000
51
AVEE
TOP VIEW
(Not to Scale)
50
IP_C0
IP_A0 12
49
IN_C0
IN_A1 13
48
AVCC
IP_A1 14
47
AVEE
VTTI 15
46
VTTI
IN_A2 16
45
AVCC
IP_A2 17
44
AVEE
IN_A3 18
43
I2C_SDA
IP_A3 19
42
I2C_SCL
AVEE 20
41
PP_OCL
IP_B3 10
IN_A0 11
06712-003
DVCC
PP_PRE1
PP_PRE0
RESET
OP3
ON3
VTTO
OP2
ON2
DVCC
OP1
ON1
VTTO
OP0
ON0
DVCC
PP_CH1
PP_CH0
DVEE
I2C_ADDR0
21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40
Figure 3. Pin Configuration
Table 4. Pin Function Descriptions
Pin No.
1, 45, 48, 60
2
3
4
5
6, 15, 46, 54
7
8
9
10
11
12
13
14
16
17
18
19
20, 44, 47, 51, 57
21
22, 76
23
24
Mnemonic
AVCC
IN_B0
IP_B0
IN_B1
IP_B1
VTTI
IN_B2
IP_B2
IN_B3
IP_B3
IN_A0
IP_A0
IN_A1
IP_A1
IN_A2
IP_A2
IN_A3
IP_A3
AVEE
I2C_ADDR0
DVEE
PP_CH0
PP_CH1
Type 1
Power
HS I
HS I
HS I
HS I
Power
HS I
HS I
HS I
HS I
HS I
HS I
HS I
HS I
HS I
HS I
HS I
HS I
Power
Control
Power
Control
Control
Description
Positive Analog Supply. 3.3 V nominal.
High Speed Input Complement.
High Speed Input.
High Speed Input Complement.
High Speed Input.
Input Termination Supply. Nominally connected to AVCC.
High Speed Input Complement.
High Speed Input.
High Speed Input Complement.
High Speed Input.
High Speed Input Complement.
High Speed Input.
High Speed Input Complement.
High Speed Input.
High Speed Input Complement.
High Speed Input.
High Speed Input Complement.
High Speed Input.
Negative Analog Supply. 0 V nominal.
I2C Address LSB.
Negative Digital and Auxiliary Multiplexer Power Supply. 0 V nominal.
High Speed Source Selection Parallel Interface LSB.
High Speed Source Selection Parallel Interface MSB.
Rev. 0 | Page 6 of 28
ADV3000
Pin No.
25, 31, 40
26
27
28, 34
29
30
32
33
35
36
37
38
39
40
41
42
43
49
50
52
53
55
56
58
59
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
77
78
79
80
1
Mnemonic
DVCC
ON0
OP0
VTTO
ON1
OP1
ON2
OP2
ON3
OP3
RESET
PP_PRE0
PP_PRE1
DVCC
PP_OCL
I2C_SCL
I2C_SDA
IN_C0
IP_C0
IN_C1
IP_C1
IN_C2
IP_C2
IN_C3
IP_C3
PP_EN
PP_EQ
AMUXVCC
AUX_C3
AUX_C2
AUX_C1
AUX_C0
AUX_COM3
AUX_COM2
AUX_COM1
AUX_COM0
AUX_B3
AUX_B2
AUX_B1
AUX_B0
AUX_A3
AUX_A2
AUX_A1
AUX_A0
Type 1
Power
HS O
HS O
Power
HS O
HS O
HS O
HS O
HS O
HS O
Control
Control
Control
Power
Control
Control
Control
HS I
HS I
HS I
HS I
HS I
HS I
HS I
HS I
Control
Control
Power
LS I/O
LS I/O
LS I/O
LS I/O
LS I/O
LS I/O
LS I/O
LS I/O
LS I/O
LS I/O
LS I/O
LS I/O
LS I/O
LS I/O
LS I/O
LS I/O
Description
Positive Digital Power Supply. 3.3 V nominal.
High Speed Output Complement.
High Speed Output.
Output Termination Supply. Nominally connected to AVCC.
High Speed Output Complement.
High Speed Output.
High Speed Output Complement.
High Speed Output.
High Speed Output Complement.
High Speed Output.
Configuration Registers Reset. Normally pulled up to AVCC.
High Speed Pre-Emphasis Selection Parallel Interface LSB.
High Speed Pre-Emphasis Selection Parallel Interface MSB.
Positive Digital Supply. 3.3 V nominal.
High Speed Output Current Level Parallel Interface.
I2C Clock.
I2C Data.
High Speed Input Complement.
High Speed Input.
High Speed Input Complement.
High Speed Input.
High Speed Input Complement.
High Speed Input.
High Speed Input Complement.
High Speed Input.
High Speed Output Enable Parallel Interface.
High Speed Equalization Selection Parallel Interface.
Positive Auxiliary Multiplexer Supply. 5 V typical.
Low Speed Input/Output.
Low Speed Input/Output.
Low Speed Input/Output.
Low Speed Input/Output.
Low Speed Common Input/Output.
Low Speed Common Input/Output.
Low Speed Common Input/Output.
Low Speed Common Input/Output.
Low Speed Input/Output.
Low Speed Input/Output.
Low Speed Input/Output.
Low Speed Input/Output.
Low Speed Input/Output.
Low Speed Input/Output.
Low Speed Input/Output.
Low Speed Input/Output.
HS = high speed, LS = low speed, I = input, O = output.
Rev. 0 | Page 7 of 28
ADV3000
TYPICAL PERFORMANCE CHARACTERISTICS
TA = 27°C, AVCC = 3.3 V, VTTI = 3.3 V, VTTO = 3.3 V, DVCC = 3.3 V, AMUXVCC = 5 V, AVEE = 0 V, DVEE = 0 V, differential input
swing = 1000 mV, TMDS outputs terminated with external 50 Ω resistors to 3.3 V, pattern = PRBS 27 − 1, data rate = 2.25 Gbps, unless
otherwise noted.
HDMI CABLE
ADV3000
DIGITAL
PATTERN
GENERATOR
SERIAL DATA
ANALYZER
EVALUATION
BOARD
REFERENCE EYE DIAGRAM AT TP1
TP1
TP2
TP3
06712-004
SMA COAX CABLE
06712-007
250mV/DIV
06712-005
250mV/DIV
Figure 4. Test Circuit Diagram for RX Eye Diagram
06712-008
06712-006
250mV/DIV
0.125UI/DIV AT 2.25Gbps
Figure 7. RX Eye Diagram at TP3, EQ = 6 dB (Cable = 2 meters, 30 AWG)
250mV/DIV
0.125UI/DIV AT 2.25Gbps
Figure 5. RX Eye Diagram at TP2 (Cable = 2 meters, 30 AWG)
0.125UI/DIV AT 2.25Gbps
0.125UI/DIV AT 2.25Gbps
Figure 6. RX Eye Diagram at TP2 (Cable = 20 meters, 24 AWG)
Figure 8. RX Eye Diagram at TP3, EQ = 12 dB (Cable = 20 meters, 24 AWG)
Rev. 0 | Page 8 of 28
ADV3000
TA = 27°C, AVCC = 3.3 V, VTTI = 3.3 V, VTTO = 3.3 V, DVCC = 3.3 V, AMUXVCC = 5 V, AVEE = 0 V, DVEE = 0 V, differential input
swing = 1000 mV, TMDS outputs terminated with external 50 Ω resistors to 3.3 V, pattern = PRBS 27 − 1, data rate = 2.25 Gbps, unless
otherwise noted.
HDMI CABLE
ADV3000
DIGITAL
PATTERN
GENERATOR
SERIAL DATA
ANALYZER
EVALUATION
BOARD
REFERENCE EYE DIAGRAM AT TP1
TP1
TP2
TP3
06712-009
SMA COAX CABLE
06712-012
250mV/DIV
06712-010
250mV/DIV
Figure 9. Test Circuit Diagram for TX Eye Diagrams
06712-013
06712-011
250mV/DIV
0.125UI/DIV AT 2.25Gbps
Figure 12. TX Eye Diagram at TP3, PE = 2 dB (Cable = 2 meters, 30 AWG)
250mV/DIV
0.125UI/DIV AT 2.25Gbps
Figure 10. TX Eye Diagram at TP2, PE = 2 dB
0.125UI/DIV AT 2.25Gbps
0.125UI/DIV AT 2.25Gbps
Figure 11. TX Eye Diagram at TP2, PE = 6 dB
Figure 13. TX Diagram at TP3, PE = 6 dB (Cable = 10 meters, 28 AWG)
Rev. 0 | Page 9 of 28
ADV3000
TA = 27°C, AVCC = 3.3 V, VTTI = 3.3 V, VTTO = 3.3 V, DVCC = 3.3 V, AMUXVCC = 5 V, AVEE = 0 V, DVEE = 0 V, differential input
swing = 1000 mV, TMDS outputs terminated with external 50 Ω resistors to 3.3 V, pattern = PRBS 27 − 1, data rate = 2.25 Gbps, unless
otherwise noted.
0.6
0.6
2m CABLE = 30AWG
5m TO 20m CABLES = 24AWG
2m CABLE = 30AWG
5m TO 20m CABLES = 24AWG
0.5
0.4
DETERMINISTIC JITTER (UI)
2.25Gbps
EQ = 12dB
0.3
1.65Gbps
EQ = 6dB
2.25Gbps
EQ = 6dB
0.2
1.65Gbps
EQ = 12dB
1.65Gbps, PE OFF
0.3
2.25Gbps, PE OFF
2.25Gbps, PE MAX
0.2
0.1
0.1
1.65Gbps, PE MAX
06712-014
0
0.4
5
0
10
15
20
0
25
5
0
10
15
06712-017
DETERMINISTIC JITTER (UI)
0.5
20
HDMI CABLE LENGTH (m)
HDMI CABLE LENGTH (m)
Figure 14. Jitter vs. Input Cable Length (See Figure 4 for Test Setup)
Figure 17. Jitter vs. Output Cable Length (See Figure 9 for Test Setup)
50
1200
EQ = 12dB
45
1000
1080p
8-BIT
30
1080p
12-BIT
1.65Gbps
25
480p
20
1080i/720p
DJ (p-p)
480i
15
10
600
400
RJ (rms)
0
0.2
0.4
0.6
0.8
1.0
1.2
1.4
1.6
1.8
2.0
2.2
06712-015
200
5
0
800
0
2.4
06712-018
JITTER (ps)
35
EYE HEIGHT (mV)
40
0
0.2
0.4
0.6
0.8
1.0
1.2
1.4
1.6
1.8
2.0
2.2
2.4
3.5
3.6
DATA RATE (Gbps)
DATA RATE (Gbps)
Figure 15. Jitter vs. Data Rate
Figure 18. Eye Height vs. Data Rate
50
800
45
700
40
600
EYE HEIGHT (mV)
30
25
DJ (p-p)
20
15
500
400
300
200
10
0
3.0
RJ (rms)
3.1
3.2
3.3
3.4
3.5
3.6
SUPPLY VOLTAGE (V)
100
0
2.5
06712-019
5
06712-016
JITTER (ps)
35
2.6
2.7
2.8
2.9
3.0
3.1
3.2
3.3
SUPPLY VOLTAGE (V)
Figure 16. Jitter vs. Supply Voltage
Figure 19. Eye Height vs. Supply Voltage
Rev. 0 | Page 10 of 28
3.4
ADV3000
50
50
40
40
30
30
JITTER (ps)
DJ (p-p)
20
10
06712-020
10
RJ (rms)
0
DJ (p-p)
20
0
0.2
0.4
0.6
0.8
1.0
1.2
1.4
1.6
1.8
RJ (rms)
0
2.5
2.0
2.7
DIFFERENTIAL INPUT SWING (V)
50
3.5
3.7
115
DIFFERENTIAL INPUT
TERMINATION RESISTANCE (Ω)
35
30
25
DJ (p-p)
20
15
10
RJ (rms)
–20
0
20
40
60
80
140
FALL TIME
120
RISE TIME
100
80
60
40
06712-022
20
40
90
–20
0
20
40
60
80
100
Figure 24. Differential Input Termination Resistance vs. Temperature
160
20
95
TEMPERATURE (°C)
Figure 21. Jitter vs. Temperature
0
100
80
–40
100
TEMPERATURE (°C)
–20
105
85
06712-021
5
110
06712-024
JITTER (ps)
3.3
120
40
RISE/FALL TIME 20% TO 80% (ps)
3.1
Figure 23. Jitter vs. Input Common-Mode Voltage
45
0
–40
2.9
INPUT COMMON-MODE VOLTAGE (V)
Figure 20. Jitter vs. Differential Input Swing
0
–40
06712-023
JITTER (ps)
TA = 27°C, AVCC = 3.3 V, VTTI = 3.3 V, VTTO = 3.3 V, DVCC = 3.3 V, AMUXVCC = 5 V, AVEE = 0 V, DVEE = 0 V, differential input
swing = 1000 mV, TMDS outputs terminated with external 50 Ω resistors to 3.3 V, pattern = PRBS 27 − 1, data rate = 2.25 Gbps, unless
otherwise noted.
60
80
100
TEMPERATURE (°C)
Figure 22. Rise and Fall Time vs. Temperature
Rev. 0 | Page 11 of 28
ADV3000
THEORY OF OPERATION
The primary function of the ADV3000 is to switch one of three
(HDMI or DVI) single-link sources to one output. Each HDMI/
DVI link consists of four differential, high speed channels and
four auxiliary single-ended, low speed control signals. The high
speed channels include a data-word clock and three transition
minimized differential signaling (TMDS) data channels running at 10× the data-word clock frequency for data rates up to
2.25 Gbps. The four low speed control signals are 5 V tolerant
bidirectional lines that can carry configuration signals, HDCP
encryption, and other information, depending upon the specific
application.
All four high speed TMDS channels in a given link are identical;
that is, the pixel clock can be run on any of the four TMDS
channels. Transmit and receive channel compensation is
provided for the high speed channels where the user can
(manually) select among a number of fixed settings.
The ADV3000 has two control interfaces. Users have the option
of controlling the part through either the parallel control
interface or the I2C serial control interface. The ADV3000 has
two user-programmable I2C slave addresses (one bit) to allow
two ADV3000s to be controlled by a single I2C bus. A RESET
pin is provided to restore the control registers of the ADV3000
to default values. In all cases, serial programming values override any prior parallel programming values and any use of the
serial control interface disables the parallel control interface
until the ADV3000 is reset.
INPUT CHANNELS
Each high speed input differential pair terminates to the 3.3 V
VTTI power supply through a pair of single-ended 50 Ω onchip resistors, as shown in Figure 25. The input terminations
can be optionally disconnected for approximately 100 ms
following a source switch. The user can program which of the
12 high speed input channels employs this feature by selectively
programming the associated RX_PT bits in the input termination
pulse register through the serial control interface. Additionally,
all the input terminations can be disconnected by programming
the RX_TO bit in the receiver settings register. By default, the
input termination is enabled. The input terminations are
enabled and cannot be switched off when programming the
ADV3000 through the parallel control interface.
The input equalizer can be manually configured to provide two
different levels of high frequency boost: 6 dB or 12 dB. The user
can individually control the equalization level of all high speed
input channels by selectively programming the associated RX_EQ
bits in the receive equalizer register through the serial control
interface. Alternately, the user can globally control the equalization level of all eight high speed input channels by setting the
PP_EQ pin of the parallel control interface. No specific cable
length is suggested for a particular equalization setting because
cable performance varies widely between manufacturers; however,
in general, the equalization of the ADV3000 can be set to 12 dB
without degrading the signal integrity, even for short input
cables. At the 12 dB setting, the ADV3000 can equalize more
than 20 meters of 24 AWG cable at 2.25 Gbps.
OUTPUT CHANNELS
Each high speed output differential pair is terminated to the
3.3 V VTTO power supply through two 50 Ω on-chip resistors
(see Figure 26). This termination is user-selectable; it can be
turned on or off by programming the TX_PTO bit of the
transmitter settings register through the serial control interface.
The output termination resistors of the ADV3000 back-terminate
the output TMDS transmission lines. These back-terminations,
as recommended in the HDMI 1.3 specification, act to absorb
reflections from impedance discontinuities on the output traces,
improving the signal integrity of the output traces and adding
flexibility to how the output traces can be routed. For example,
interlayer vias can be used to route the ADV3000 TMDS outputs
on multiple layers of the PCB without severely degrading the
quality of the output signal.
The ADV3000 output has a disable feature that places the
outputs in an inactive mode. This mode is enabled by
programming the HS_EN bit of the high speed device modes
register through the serial control interface or by setting the
PP_EN pin of the parallel control interface. Larger wire-OR’ed
arrays can be constructed using the ADV3000 in this mode.
VTTI
VTTO
50Ω
OPx
ONx
DISABLE
50Ω
50Ω
IOUT
AVEE
50Ω
06712-025
INTRODUCTION
Figure 26. High Speed Output Simplified Schematic
IP_xx
IN_xx
AVEE
06712-035
CABLE
EQ
Figure 25. High Speed Input Simplified Schematic
Rev. 0 | Page 12 of 28
ADV3000
The ADV3000 requires output termination resistors when the
high speed outputs are enabled. Termination can be internal
and/or external. The internal terminations of the ADV3000
are enabled by programming the TX_PTO bit of the transmitter
settings register. These terminations are always enabled in
parallel control mode.
External terminations can be provided either by on-board
resistors or by the input termination resistors of an HDMI/
DVI receiver. If both the internal terminations are enabled and
external terminations are present, set the output current level to
20 mA by programming the TX_OCL bit of the transmitter
settings register through the serial control interface or by setting
the PP_OCL pin of the parallel control interface. The output
current level defaults to the level indicated by PP_OCL upon
reset. If only external terminations are provided (if the internal
terminations are disabled), set the output current level to 10 mA
by programming the TX_OCL bit of the transmitter settings
register or by setting the PP_OCL pin of the parallel control
interface. The high speed outputs must be disabled if there are
no output termination resistors present in the system.
The output pre-emphasis can be manually configured to provide
one of four different levels of high frequency boost. The specific
boost level is selected by programming the TX_PE bits of the
transmitter settings register through the serial control interface,
or by setting the PP_PE bus of the parallel control interface. No
specific cable length is suggested for a particular pre-emphasis
setting because cable performance varies widely between
manufacturers.
AUXILIARY SWITCH
The auxiliary (low speed) lines have no amplification. They are
routed using a passive switch that is bandwidth compatible with
standard speed I2C. The schematic equivalent for this passive
connection is shown in Figure 27.
When the ADV3000 is powered from a simple resistor network,
as shown in Figure 28, it uses the 5 V supply that is required
from any HDMI/DVI source to guarantee high impedance of
the auxiliary multiplexer pins. The AMUXVCC supply does not
draw any static current; therefore, it is recommended that the
resistor network tap the 5 V supplies as close to the connectors
as possible to avoid any additional voltage drop.
This precaution does not need to be taken if the DDC
peripheral circuitry is connected to the bus downstream of
the ADV3000.
+5V INTERNAL
(IF ANY)
PIN 18 HDMI CONNECTOR
PIN 18 HDMI CONNECTOR
PIN 14 DVI CONNECTOR
PIN 14 DVI CONNECTOR
10MΩ
10kΩ
10kΩ
SOURCE A +5V
+5V SOURCE C
I<50mA
I<50mA
AMUXVCC
PERIPHERAL
CIRCUITRY
PERIPHERAL
CIRCUITRY
PERIPHERAL
CIRCUITRY
AUX_COM0
½CAUX
ADV3000
I<50mA
SOURCE B +5V
10kΩ
PIN 18 HDMI CONNECTOR
PIN 14 DVI CONNECTOR
Figure 27. Auxiliary Channel Simplified Schematic,
AUX_A0 to AUX_COM0 Routing Example
Figure 28. Suggested AMUXVCC Power Scheme
When turning off the ADV3000, care needs to be taken with
the AMUXVCC supply to ensure that the auxiliary multiplexer
Rev. 0 | Page 13 of 28
06712-027
½CAUX
RAUX
06712-026
AUX_A0
pins remain in a high impedance state. A scenario that illustrates
this requirement is one where the auxiliary multiplexer is used
to switch the display data channel (DDC) bus. In some applications, additional devices can be connected to the DDC bus
(such as an EEPROM with EDID information) upstream of
the ADV3000. Extended display identification data (EDID)
is a VESA standard-defined data format for conveying display
configuration information to sources to optimize display use.
EDID devices may need to be available via the DDC bus, regardless of the state of the ADV3000 and any downstream circuit.
For this configuration, the auxiliary inputs of the powered
down ADV3000 need to be in a high impedance state to avoid
pulling down on the DDC lines and preventing these other
devices from using the bus.
ADV3000
SERIAL CONTROL INTERFACE
RESET
4.
Wait for the ADV3000 to acknowledge the request.
On initial power-up, or at any point in operation, the ADV3000
register set can be restored to preprogrammed default values by
pulling the RESET pin to low in accordance with the specifications in Table 1. During normal operation, however, the RESET
pin must be pulled up to 3.3 V. Following a reset, the preprogrammed default values of the ADV3000 register set correspond
to the state of the parallel interface configuration registers, as
listed in Table 18. The ADV3000 can be controlled through the
parallel control interface until the first serial control event
occurs. As soon as any serial control event occurs, the serial
programming values, corresponding to the state of the serial
interface configuration registers (Table 5), override any prior
parallel programming values, and the parallel control interface
is disabled until the part is subsequently reset.
5.
Send the register address (eight bits) to which data is to be
written. This transfer should be MSB first.
6.
Wait for the ADV3000 to acknowledge the request.
7.
Send the data (eight bits) to be written to the register
whose address was set in Step 5. This transfer should be
MSB first.
8.
Wait for the ADV3000 to acknowledge the request.
9.
Perform one of the following:
9a. Send a stop condition (while holding the I2C_SCL
line high, pull the I2C_SDA line high) and release
control of the bus to end the transaction (shown in
Figure 29).
9b. Send a repeated start condition (while holding the
I2C_SCL line high, pull the I2C_SDA line low) and
continue with Step 2 in this procedure to perform
another write.
WRITE PROCEDURE
To write data to the ADV3000 register set, an I2C master (such
as a microcontroller) needs to send the appropriate control
signals to the ADV3000 slave device. The signals are controlled
by the I2C master, unless otherwise specified. For a diagram of
the procedure, see Figure 29. The steps for a write procedure are
as follows:
1.
Send a start condition (while holding the I2C_SCL line
high, pull the I2C_SDA line low).
2.
Send the ADV3000 part address (seven bits). The upper six
bits of the ADV3000 part address are the static value
[100100] and the LSB is set by Input Pin I2C_ADDR0. This
transfer should be MSB first.
3.
Send the write indicator bit (0).
9c. Send a repeated start condition (while holding the
I2C_SCL line high, pull the I2C_SDA line low) and
continue with Step 2 of the read procedure (in the
Read Procedure section) to perform a read from
another address.
9d. Send a repeated start condition (while holding the
I2C_SCL line high, pull the I2C_SDA line low) and
continue with Step 8 of the read procedure (in the
Read Procedure section) to perform a read from the
same address set in Step 5.
I2C_ADDR0
*
I2C_SCL
R/W
GENERAL CASE
I2C_SDA
FIXED PART
ADDR
START
REGISTER ADDR
ACK
DATA
ACK
STOP
ACK
EXAMPLE
I2C_SDA
2
3
4
5
*THE SWITCHING/UPDATE DELAY BEGINS AT THE FALLING EDGE OF THE LAST
DATA BIT; FOR EXAMPLE, THE FALLING EDGE JUST BEFORE STEP 8.
Figure 29. I2C Write Diagram
Rev. 0 | Page 14 of 28
6
7
8
9
06712-028
1
ADV3000
I2C_ADDR0
I2C_SCL
R/W
GENERAL CASE
I2C_SDA
R/W
FIXED PART
ADDR
START
REGISTER ADDR
ACK
SR
FIXED PART
ADDR
ACK
DATA
ADDR
STOP
ACK
ACK
9 10 11
12
1
2
3
4
5
6
7
8
13
06712-029
EXAMPLE
I2C_SDA
Figure 30. I2C Read Diagram
13. Perform one of the following:
READ PROCEDURE
To read data from the ADV3000 register set, an I2C master
(such as a microcontroller) needs to send the appropriate
control signals to the ADV3000 slave device. The signals are
controlled by the I2C master, unless otherwise specified. For a
diagram of the procedure, see Figure 30. The steps for a read
procedure are as follows:
1.
Send a start condition (while holding the I2C_SCL line
high, pull the I2C_SDA line low).
2.
Send the ADV3000 part address (seven bits). The upper six
bits of the ADV3000 part address are the static value
[100100] and the LSB is set by Input Pin I2C_ADDR0. This
transfer should be MSB first.
3.
Send the write indicator bit (0).
4.
Wait for the ADV3000 to acknowledge the request.
5.
Send the register address (eight bits) from which data is to
be read. This transfer should be MSB first.
6.
Wait for the ADV3000 to acknowledge the request.
7.
Send a repeated start condition (Sr) by holding the
I2C_SCL line high and pulling the I2C_SDA line low.
8.
Resend the ADV3000 part address (seven bits) from Step 2.
The upper six bits of the ADV3000 part address are the
static value [100100] and the LSB is set by the Input Pin
I2C_ADDR0. This transfer should be MSB first.
9.
Send the read indicator bit (1).
10. Wait for the ADV3000 to acknowledge the request.
11. The ADV3000 serially transfers the data (eight bits) held in
the register indicated by the address set in Step 5. This data
is sent MSB first.
12. Acknowledge the data from the ADV3000.
13a. Send a stop condition (while holding the I2C_SCL
line high, pull the SDA line high) and release control
of the bus to end the transaction (shown in Figure 30).
13b. Send a repeated start condition (while holding the
I2C_SCL line high, pull the I2C_SDA line low) and
continue with Step 2 of the write procedure (previous
Write Procedure section) to perform a write.
13c. Send a repeated start condition (while holding the
I2C_SCL line high, pull the I2C_SDA line low) and
continue with Step 2 of this procedure to perform a
read from another address.
13d. Send a repeated start condition (while holding the
I2C_SCL line high, pull the I2C_SDA line low) and
continue with Step 8 of this procedure to perform a
read from the same address.
SWITCHING/UPDATE DELAY
There is a delay between when a user writes to the configuration registers of the ADV3000 and when that state change takes
physical effect. This update delay occurs regardless of whether
the user programs the ADV3000 via the serial or the parallel
control interface. When using the serial control interface, the
update delay begins at the falling edge of I2C_SCL for the last
data bit transferred, as shown in Figure 29. When using the
parallel control interface, the update delay begins at the
transition edge of the relevant parallel interface pin. This update
delay is register specific and the times are specified in Table 1.
During a delay window, new values can be written to the
configuration registers, but the ADV3000 does not physically
update until the end of the delay window of that register. Writing
new values during the delay window does not reset the window;
new values supersede the previously written values. At the end
of the delay window, the ADV3000 physically assumes the state
indicated by the last set of values written to the configuration
registers. If the configuration registers are written after the delay
window ends, the ADV3000 immediately updates and a new
delay window begins.
Rev. 0 | Page 15 of 28
ADV3000
PARALLEL CONTROL INTERFACE
The ADV3000 can be controlled through the parallel interface
using the PP_EN, PP_CH[1:0], PP_EQ, PP_PRE[1:0], and
PP_OCL pins. Logic levels for the parallel interface pins are
set in accordance with the specifications listed in Table 1.
Setting these pins updates the parallel control interface registers,
as listed in Table 18. Following a reset, the ADV3000 can be
controlled through the parallel control interface until the first
serial control event occurs. As soon as any serial control event
occurs, the serial programming values override any prior
parallel programming values, and the parallel control interface
is disabled until the part is subsequently reset. The default serial
programming values correspond to the state of the serial
interface configuration registers, as listed in Table 5.
Rev. 0 | Page 16 of 28
ADV3000
SERIAL INTERFACE CONFIGURATION REGISTERS
The serial interface configuration registers can be read and written using the I2C serial control interface, Pin I2C_SDA, and Pin I2C_SCL.
The least significant bit of the ADV3000 I2C part address is set by tying Pin I2C_ADDR0 to 3.3 V (Logic 1) or 0 V (Logic 0). As soon as
the serial control interface is used, the parallel control interface is disabled until the ADV3000 is reset as described in the Serial Control
Interface section.
Table 5. Serial (I2C) Interface Register Map
Name
Bit 7
High Speed
Device
Modes
Auxiliary
Device
Modes
Bit 6
Bit 5
High
speed
switch
enable
HS_EN
Auxiliary
switch
enable
AUX_EN
High speed switching
mode select
0
0
Bit 4
0
0
Bit 3
0
0
Bit 2
0
0
Bit 1
Bit 0
Addr.
Default
High speed source select
0x00
0x40
0x01
0x40
0x10
0x01
0x11
0x00
0x12
0x00
0x13
0x00
0x14
0x00
0x20
0x03
HS_CH[1]
HS_CH[0]
Auxiliary switch source select
AUX_CH[1]
Receiver
Settings
Input
Termination
Pulse 1
RX_PT[7]
Input
Termination
Pulse 2
0
Receive
Equalizer 1
RX_EQ[7]
Receive
Equalizer 2
0
Transmitter
Settings
Source A and Source B : input termination pulse-on-source switch select
(disconnect termination for a short period of time)
RX_PT[6] RX_PT[5] RX_PT[4] RX_PT[3]
RX_PT[2]
RX_PT[1]
RX_PT [0]
Source C: input termination pulse-on-source switch select
(disconnect termination for a short period of time)
0
0
0
RX_PT[11] RX_PT[10] RX_PT[9]
RX_PT[8]
Source A and Source B: input equalization level select
RX_EQ[6] RX_EQ[5] RX_EQ[4] RX_EQ[3]
RX_EQ[2]
RX_EQ[1]
RX_EQ[0]
Source C input equalization level select
0
0
0
RX_EQ[11] RX_EQ[10] RX_EQ[9]
RX_EQ[8]
High speed output
High speed High speed output
current level select
pre-emphasis level
output
select
termination
select
TX_PE[1]
TX_PE[0]
TX_PTO
TX_OCL
HIGH SPEED DEVICE MODES REGISTER
HS_CH[1:0]: High Speed (TMDS) Switch Source Select Bus
HS_EN: High Speed (TMDS) Channels Enable Bit
Table 7. HS_EN Mapping
Table 6. HS_EN Description
HS_EN
0
1
AUX_CH[0]
High speed input
termination select
RX_TO
Description
High speed channels off, low power/standby mode
High speed channels on
HS_CH[1:0]
00
01
10
11
Rev. 0 | Page 17 of 28
O[3:0]
A[3:0]
B[3:0]
C[3:0]
Description
High Speed Source A switched to output
High Speed Source B switched to output
High Speed Source C switched to output
Illegal value
ADV3000
AUXILIARY DEVICE MODES REGISTER
RECEIVE EQUALIZER REGISTER 1 AND REGISTER 2
AUX_EN: Auxiliary (Low Speed) Switch Enable Bit
RX_EQ[X]: High Speed (TMDS) Input X Equalization Level
Select Bit
Table 8. AUX_EN Description
AUX_EN
0
1
Description
Auxiliary switch off, no low speed input/output to
low speed common input/output connection
Auxiliary switch on
AUX_CH[1:0]: Auxiliary (Low Speed) Switch Source
Select Bus
AUX_COM[3:0]
AUX_A[3:0]
01
AUX_B[3:0]
10
AUX_C[3:0]
11
RX_EQ[X]
0
1
Description
Low equalization (6 dB)
High equalization (12 dB)
Table 14. RX_EQ[X] Mapping
Table 9. AUX_CH Mapping
AUX_CH[1:0]
00
Table 13. RX_EQ[X] Description
Description
Auxiliary Source A switched
to output
Auxiliary Source B switched
to output
Auxiliary Source C switched
to output
Illegal value
RECEIVER SETTINGS REGISTER
RX_TO: High Speed (TMDS) Channels Input Termination
On/Off Select Bit
RX_EQ[X]
Bit 0
Bit 1
Bit 2
Bit 3
Bit 4
Bit 5
Bit 6
Bit 7
Bit 8
Bit 9
Bit 10
Bit 11
Corresponding Input TMDS Channel
B0
B1
B2
B3
A0
A1
A2
A3
C3
C2
C1
C0
Table 10. RX_TO Description
TRANSMITTER SETTINGS REGISTER
RX_TO
0
1
TX_PE[1:0]: High Speed (TMDS) Output Pre-Emphasis
Level Select Bus (For All TMDS Channels)
Description
Input termination off
Input termination on (can be pulsed on and off according to settings in the input termination pulse register)
TX_PE[1:0]
00
01
10
11
INPUT TERMINATION PULSE REGISTER 1 AND
REGISTER 2
RX_PT[X]: High Speed (TMDS) Input Channel X
Pulse-On-Source Switch Select Bit
Table 11. RX_PT[X] Description
RX_PT[X]
0
1
Description
Input termination for TMDS Channel X always
connected when source is switched
Input termination for TMDS Channel X
disconnected for 100 ms when source switched
Table 12. RX_PT[X] Mapping
RX_PT[X]
Bit 0
Bit 1
Bit 2
Bit 3
Bit 4
Bit 5
Bit 6
Bit 7
Bit 8
Bit 9
Bit 10
Bit 11
Corresponding Input TMDS Channel
B0
B1
B2
B3
A0
A1
A2
A3
C3
C2
C1
C0
Table 15. TX_PE[1:0] Description
Description
No pre-emphasis (0 dB)
Low pre-emphasis (2 dB)
Medium pre-emphasis (4 dB)
High pre-emphasis (6 dB)
TX_PTO: High Speed (TMDS) Output Termination On/Off
Select Bit (For All Channels)
Table 16. TX_PTO Description
TX_PTO
0
1
Description
Output termination off
Output termination on
TX_OCL: High Speed (TMDS) Output Current Level Select
Bit (For All Channels)
Table 17. TX_OCL Description
TX_OCL
0
1
Rev. 0 | Page 18 of 28
Description
Output current set to 10 mA
Output current set to 20 mA
ADV3000
PARALLEL INTERFACE CONFIGURATION REGISTERS
The parallel interface configuration registers can be directly set using the PP_EN, PP_CH[1:0], PP_EQ, PP_PRE[1:0], and PP_OCL pins.
This interface is only accessible after the part is reset and before any registers are accessed using the serial control interface. The state of
each pin is set by tying it to 3.3 V (Logic 1) or 0 V (Logic 0).
Table 18. Parallel Interface Register Map
Name
High Speed
Device Modes
Bit 7
Bit 6
High speed
switch enable
PP_EN
Auxiliary
switch enable
1
Auxiliary
Device Modes
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
High speed source select
0
0
0
0
PP_CH[1]
PP_CH[0]
Auxiliary switch source select
0
0
0
0
PP_CH[1]
PP_CH[0]
Input termination
on/off select
(termination always on)
1
Source A and Source B input termination pulse-on-source switch select (termination always on)
0
0
0
0
0
0
0
Receiver
Settings
Input
Termination
Pulse 1
Input
Termination
Pulse 2
Receive
Equalizer 1
Bit 5
0
0
0
PP_EQ
PP_EQ
Source C input termination pulse-on-source switch select (termination always on)
0
0
0
0
0
0
PP_EQ
Receive
Equalizer 2
Transmitter
Settings
Source A and Source B input equalization level select
PP_EQ
PP_EQ
PP_EQ
PP_EQ
Source C input equalization level select
PP_EQ
PP_EQ
PP_EQ
Output pre-emphasis
level select
PP_PE[1] PP_PE[0]
PP_EQ
PP_EQ
Output current level
select
PP_OCL
HIGH SPEED DEVICE MODES REGISTER
AUXILIARY DEVICE MODES REGISTER
PP_EN: High Speed (TMDS) Channels Enable Bit
The auxiliary (low speed) switch is always enabled when using
the parallel interface.
Table 19. PP_EN Description
PP_EN
0
1
Description
High speed channels off, low power/standby mode
High speed channels on
PP_CH[1:0]: Auxiliary Switch Source Select Bus
Table 21. Auxiliary Switch Mode Mapping
PP_CH[1:0]: High Speed (TMDS) Switch Source Select Bus
PP_CH[1:0]
00
AUX_COM[3:0]
AUX_A[3:0]
Table 20. High Speed Switch Mode Mapping
01
AUX_B[3:0]
10
AUX_C[3:0]
PP_CH[1:0]
00
01
10
11
O[3:0]
A[3:0]
B[3:0]
C[3:0]
Description
High Speed Source A switched to output
High Speed Source B switched to output
High Speed Source C switched to output
Illegal Value
11
Rev. 0 | Page 19 of 28
Description
Auxiliary Source A switched
to output
Auxiliary Source B switched
to output
Auxiliary Source C switched
to output
Illegal Value
ADV3000
RECEIVER SETTINGS REGISTER
TRANSMITTER SETTINGS REGISTER
High speed (TMDS) channels input termination is fixed to on
when using the parallel interface.
PP_PE[1:0]: High Speed (TMDS) Output Pre-Emphasis
Level Select Bus (For All TMDS Channels)
INPUT TERMINATION PULSE REGISTER 1 AND
REGISTER 2
Table 23. PP_PE[1:0] Description
High speed input (TMDS) channels pulse-on-source switching
fixed to off when using the parallel interface.
RECEIVE EQUALIZER REGISTER 1 AND REGISTER 2
PP_EQ: High Speed (TMDS) Inputs Equalization Level
Select Bit (For All TMDS Input Channels)
The input equalization cannot be set individually (per channel)
when using the parallel interface; one equalization setting
affects all input channels.
Table 22. PP_EQ Description
PP_EQ
0
1
Description
Low equalization (6 dB)
High equalization (12 dB)
PP_PE[1:0]
00
01
10
11
Description
No pre-emphasis (0 dB)
Low pre-emphasis (2 dB)
Medium pre-emphasis (4 dB)
High pre-emphasis (6 dB)
PP_OCL: High Speed (TMDS) Output Current Level Select
Bit (For All TMDS Channels)
Table 24. TX_OCL Description
PP_OCL
0
1
Rev. 0 | Page 20 of 28
Description
Output current set to 10 mA
Output current set to 20 mA
ADV3000
06712-036
APPLICATION INFORMATION
Figure 31. Layout of the TMDS Traces on the ADV3000 Evaluation Board (Only Top Signal Routing Layer is Shown)
The ADV3000 is an HDMI/DVI switch, featuring equalized
TMDS inputs and pre-emphasized TMDS outputs. It is intended
for use as a 3:1 switch in systems with long cable runs on both
the input and/or the output, and is fully HDMI 1.3 receivecompliant.
PINOUT
The ADV3000 is designed to have an HDMI/DVI receiver
pinout at its input and a transmitter pinout at its output. This
makes the ADV3000 ideal for use in AVR-type applications
where a designer routes both the inputs and the outputs directly
to HDMI/DVI connectors, as shown in Figure 31. When the
ADV3000 is used in receiver type applications, it is necessary to
change the order of the output pins on the PCB to align with the
on-board receiver.
One advantage of the ADV3000 in an AVR-type application is
that all of the high speed signals can be routed on one side (the
topside) of the board, as shown in Figure 31. In addition to
12 dB of input equalization, the ADV3000 provides up to 6 dB
of output pre-emphasis that boosts the output TMDS signals
and allows the ADV3000 to precompensate when driving long
PCB traces or output cables. The net effect of the input
equalization and output pre-emphasis of the ADV3000 is that
the ADV3000 can compensate for the signal degradation of
both input and output cables; it acts to reopen a closed input
data eye and transmit a full swing HDMI signal to an end
receiver. More information on the specific performance metrics
of the ADV3000 can be found in the Typical Performance
Characteristics section.
The ADV3000 also provides a distinct advantage in receive-type
applications because it is a fully buffered HDMI/DVI switch.
Although inverting the output pin order of the ADV3000 on the
PCB requires a designer to place vias in the high speed signal
path, the ADV3000 fully buffers and electrically decouples the
outputs from the inputs. Therefore, the effects of the vias placed
on the output signal lines are not seen at the input of the ADV3000.
The programmable output terminations also improve signal
quality at the output of the ADV3000. The PCB designer therefore
has significantly improved flexibility in the placement and
routing of the output signal path with the ADV3000 over other
solutions.
Rev. 0 | Page 21 of 28
ADV3000
The length of cable that can be used in a typical HDMI/DVI
application depends on a large number of factors, including:
sink. Depending upon the application, these signals can include
the DDC bus (this is an I2C bus used to send EDID information
and HDCP encryption keys between the source and the sink),
the consumer electronics control (CEC) line, and the hot plug
detect (HPD) line. These auxiliary signals are bidirectional, low
speed, and transferred over a single-ended transmission line
that does not need to have controlled impedance. The primary
concern with laying out the auxiliary lines is ensuring that they
conform to the I2C bus standard and do not have excessive
capacitive loading.
•
TMDS Signals
CABLE LENGTHS AND EQUALIZATION
The ADV3000 offers two levels of programmable equalization
for the high speed inputs: 6 dB and 12 dB. The equalizer of
the ADV3000 supports video data rates of up to 2.25 Gbps, and
as shown in Figure 14, it can equalize more than 20 meters of 24
AWG HDMI cable at 2.25 Gbps, which corresponds to the video
format, 1080p with deep color.
•
•
•
Cable quality: the quality of the cable in terms of conductor
wire gauge and shielding. Thicker conductors have lower
signal degradation per unit length.
Data rate: the data rate being sent over the cable. The signal
degradation of HDMI cables increases with data rate.
Edge rates: the edge rates of the source input. Slower input
edges result in more significant data eye closure at the end
of a cable.
Receiver sensitivity: the sensitivity of the terminating
receiver.
As such, specific cable types and lengths are not recommended
for use with a particular equalizer setting. In nearly all applications, the ADV3000 equalization level can be set to high, or
12 dB, for all input cable configurations at all data rates, without
degrading the signal integrity.
PCB LAYOUT GUIDELINES
The ADV3000 is used to switch two distinctly different types of
signals, both of which are required for HDMI and DVI video.
These signal groups require different treatment when laying out
a PC board.
The first group of signals carries the audiovisual (AV) data. HDMI/
DVI video signals are differential, unidirectional, and high speed
(up to 2.25 Gbps). The channels that carry the video data must
be controlled impedance, terminated at the receiver, and capable
of operating at the maximum specified system data rate. It is
especially important to note that the differential traces that
carry the TMDS signals should be designed with a controlled
differential impedance of 100 Ω. The ADV3000 provides singleended, 50 Ω terminations on-chip for both its inputs and
outputs, and both the input and output terminations can be
enabled or disabled through the serial control interface. The
output terminations can also be enabled or disabled through the
parallel control interface. Transmitter termination is not required
by the HDMI 1.3 standard, but its inclusion improves the overall
system signal integrity.
The audiovisual (AV) data carried on these high speed channels
is encoded by a technique called transmission minimized differential signaling (TMDS) and in the case of HDMI, is also encrypted
according to the high bandwidth digital copy protection (HDCP)
standard.
The second group of signals consists of low speed auxiliary
control signals used for communication between a source and a
In the HDMI/DVI standard, four differential pairs carry the
TMDS signals. In DVI, three of these pairs are dedicated to
carrying RGB video and sync data. For HDMI, audio data is
interleaved with the video data; the DVI standard does not
incorporate audio information. The fourth high speed differential pair is used for the AV data-word clock, and runs at
one-tenth the speed of the TMDS data channels.
The four high speed channels of the ADV3000 are identical.
No concession was made to lower the bandwidth of the fourth
channel for the pixel clock, so any channel can be used for any
TMDS signal. The user chooses which signal is routed over
which channel. Additionally, the TMDS channels are symmetrical;
therefore, the p and n of a given differential pair are interchangeable, provided the inversion is consistent across all inputs
and outputs of the ADV3000. However, the routing between
inputs and outputs through the ADV3000 is fixed. For example,
Output Channel 0 always switches between Input A0, Input B0,
Input C0, and so forth.
The ADV3000 buffers the TMDS signals and the input traces
can be considered electrically independent of the output traces.
In most applications, the quality of the signal on the input TMDS
traces is more sensitive to the PCB layout. Regardless of the data
being carried on a specific TMDS channel, or whether the TMDS
line is at the input or the output of the ADV3000, all four high
speed signals should be routed on a PCB in accordance with the
same RF layout guidelines.
Layout for the TMDS Signals
The TMDS differential pairs can be either microstrip traces,
routed on the outer layer of a board, or stripline traces, routed
on an internal layer of the board. If microstrip traces are used,
there should be a continuous reference plane on the PCB layer
directly below the traces. If stripline traces are used, they must
be sandwiched between two continuous reference planes in the
PCB stack-up. Additionally, the p and n of each differential pair
must have a controlled differential impedance of 100 Ω. The
characteristic impedance of a differential pair is a function of
several variables including the trace width, the distance separating
the two traces, the spacing between the traces and the reference
plane, and the dielectric constant of the PC board binder material.
Interlayer vias introduce impedance discontinuities that can
cause reflections and jitter on the signal path, therefore, it is
preferable to route the TMDS lines exclusively on one layer of the
Rev. 0 | Page 22 of 28
ADV3000
Both traces of a given differential pair must be equal in length
to minimize intrapair skew. Maintaining the physical symmetry
of a differential pair is integral to ensuring its signal integrity;
excessive intrapair skew can introduce jitter through duty cycle
distortion (DCD). The p and n of a given differential pair should
always be routed together to establish the required 100 Ω differential impedance. Enough space should be left between the
differential pairs of a given group so that the n of one pair does
not couple to the p of another pair. For example, one technique is
to make the interpair distance 4 to 10 times wider than the
intrapair spacing.
Any group of four TMDS channels (Input A, Input B, Input C,
or the output) should have closely matched trace lengths to
minimize interpair skew. Severe interpair skew can cause the
data on the four different channels of a group to arrive out of
alignment with one another. A good practice is to match the
trace lengths for a given group of four channels to within
0.05 inches on FR4 material.
One consideration is how to guarantee a differential pair with
a differential impedance of 100 Ω over the entire length of the
trace. One technique to accomplish this is to change the width
of the traces in a differential pair based on how closely one trace
is coupled to the other. When the two traces of a differential
pair are close and strongly coupled, they should have a width
that produces a 100 Ω differential impedance. When the traces
split apart, to go into a connector, for example, and are no
longer so strongly coupled, the width of the traces should be
increased to yield a differential impedance of 100 Ω in the new
configuration.
Ground Current Return
In some applications, it can be necessary to invert the output
pin order of the ADV3000. This requires a designer to route the
TMDS traces on multiple layers of the PCB. When routing
differential pairs on multiple layers, it is also necessary to
reroute the corresponding reference plane to provide one
continuous ground current return path for the differential
signals. Standard plated through-hole vias are acceptable for
both the TMDS traces and the reference plane. An example of
this is illustrated in Figure 32.
THROUGH-HOLE VIAS
SILKSCREEN
LAYER 1: SIGNAL (MICROSTRIP)
PCB DIELECTRIC
Minimizing intrapair and interpair skew becomes increasingly
important as data rates increase. Any introduced skew constitutes a correspondingly larger fraction of a bit period at higher
data rates.
LAYER 2: GND (REFERENCE PLANE)
Though the ADV3000 features input equalization and output
pre-emphasis, the length of the TMDS traces should be minimized to reduce overall signal degradation. Commonly used
PCB material such as FR4 is lossy at high frequencies; therefore,
long traces on the circuit board increase signal attenuation
resulting in decreased signal swing and increased jitter through
intersymbol interference (ISI).
PCB DIELECTRIC
Controlling the Characteristic Impedance of a TMDS
Differential Pair
PCB DIELECTRIC
LAYER 3: PWR
(REFERENCE PLANE)
LAYER 4: SIGNAL (MICROSTRIP)
SILKSCREEN
KEEP REFERENCE PLANE
ADJACENT TO SIGNAL ON ALL
LAYERS TO PROVIDE CONTINUOUS
GROUND CURRENT RETURN PATH.
06712-031
board, particularly for the input traces. In some applications, such
as using multiple ADV3000s to construct large input arrays, the use
of interlayer vias becomes unavoidable. In these situations, the
input termination feature of the ADV3000 improves system signal
integrity by absorbing reflections. Take care to use vias minimally
and to place vias symmetrically for each side of a given differential
pair. Furthermore, to prevent unwanted signal coupling and
interference, route the TMDS signals away from other signals
and noise sources on the PCB.
Figure 32. Example Routing of Reference Plane
TMDS Terminations
The characteristic impedance of a differential pair depends
on a number of variables, including the trace width, the
distance between the two traces, the height of the dielectric
material between the trace and the reference plane below it,
and the dielectric constant of the PCB binder material. To
a lesser extent, the characteristic impedance also depends
upon the trace thickness and the presence of solder mask.
There are many combinations that can produce the correct
characteristic impedance. Generally, working with the PCB
fabricator is required to obtain a set of parameters to produce
the desired results.
The ADV3000 provides internal, 50 Ω single-ended
terminations for all of its high speed inputs and outputs. It is
not necessary to include external termination resistors for the
TMDS differential pairs on the PCB.
The output termination resistors of the ADV3000 back-terminate
the output TMDS transmission lines. These back-terminations
act to absorb reflections from impedance discontinuities on the
output traces, improving the signal integrity of the output traces
and adding flexibility to how the output traces can be routed.
For example, interlayer vias can be used to route the ADV3000
TMDS outputs on multiple layers of the PCB without severely
degrading the quality of the output signal.
Rev. 0 | Page 23 of 28
ADV3000
Auxiliary Control Signals
There are four single-ended control signals associated with each
source or sink in an HDMI/DVI application. These are hot plug
detect (HPD), consumer electronics control (CEC), and two
display data channel (DDC) lines. The two signals on the DDC
bus are SDA and SCL (serial data and serial clock, respectively).
These four signals can be switched through the auxiliary bus of
the ADV3000 and do not need to be routed with the same strict
considerations as the high speed TMDS signals.
In general, it is sufficient to route each auxiliary signal as a
single-ended trace. These signals are not sensitive to impedance
discontinuities, do not require a reference plane, and can be
routed on multiple layers of the PCB. However, it is best to
follow strict layout practices whenever possible to prevent the
PCB design from affecting the overall application. The specific
routing of the HPD, CEC, and DDC lines depends upon the
application in which the ADV3000 is being used.
For example, the maximum speed of signals present on the
auxiliary lines is 100 kHz I2C data on the DDC lines; therefore,
any layout that enables 100 kHz I2C to be passed over the DDC
bus should suffice. The HDMI 1.3 specification, however, places
a strict 50 pF limit on the amount of capacitance that can be
measured on either SDA or SCL at the HDMI input connector.
This 50 pF limit includes the HDMI connector, the PCB, and
whatever capacitance is seen at the input of the ADV3000, or an
equivalent receiver. There is a similar limit of 100 pF of input
capacitance for the CEC line.
The parasitic capacitance of traces on a PCB increases with
trace length. To help ensure that a design satisfies the HDMI
specification, the length of the CEC and DDC lines on the PCB
should be made as short as possible. Additionally, if there is a
reference plane in the layer adjacent to the auxiliary traces in
the PCB stackup, relieving or clearing out this reference plane
immediately under the auxiliary traces significantly decreases
the amount of parasitic trace capacitance. An example of the
board stackup is shown in Figure 33.
3W
W
3W
SILKSCREEN
HPD is a dc signal presented by a sink to a source to indicate
that the source EDID is available for reading. The placement
of this signal is not critical, but it should be routed as directly
as possible.
When the ADV3000 is powered up, one set of the auxiliary
inputs is passively routed to the outputs. In this state, the
ADV3000 looks like a 100 Ω resistor between the selected
auxiliary inputs and the corresponding outputs as illustrated in
Figure 27. The ADV3000 does not buffer the auxiliary signals,
therefore, the input traces, output traces, and the connection
through the ADV3000 all must be considered when designing a
PCB to meet HDMI/DVI specifications. The unselected auxiliary
inputs of the ADV3000 are placed into a high impedance mode
when the device is powered up. To ensure that all of the auxiliary
inputs of the ADV3000 are in a high impedance mode when the
device is powered off, it is necessary to power the AMUXVCC
supply as illustrated in Figure 28.
In contrast to the auxiliary signals, the ADV3000 buffers the
TMDS signals, allowing a PCB designer to layout the TMDS
inputs independently of the outputs.
Power Supplies
The ADV3000 has five separate power supplies referenced to
two separate grounds. The supply/ground pairs are:
•
AVCC/AVEE
•
VTTI/AVEE
•
VTTO/AVEE
•
DVCC/DVEE
•
AMUXVCC/DVEE
The AVCC/AVEE (3.3 V) and DVCC/DVEE (3.3 V) supplies
power the core of the ADV3000. The VTTI/AVEE supply (3.3 V)
powers the input termination (see Figure 25). Similarly, the
VTTO/AVEE supply (3.3 V) powers the output termination
(see Figure 26). The AMUXVCC/DVEE supply (3.3 V to 5 V)
powers the auxiliary multiplexer core and determines the maximum allowed voltage on the auxiliary lines. For example, if the
DDC bus is using 5 V I2C, then AMUXVCC should be connected
to +5 V relative to DVEE.
In a typical application, all pins labeled AVEE or DVEE should
be connected directly to ground. All pins labeled AVCC,
DVCC, VTTI, or VTTO should be connected to 3.3 V, and
Pin AMUXVCC tied to 5 V. The supplies can also be powered
individually, but care must be taken to ensure that each stage of
the ADV3000 is powered correctly.
LAYER 1: SIGNAL (MICROSTRIP)
PCB DIELECTRIC
LAYER 2: GND (REFERENCE PLANE)
PCB DIELECTRIC
LAYER 3: PWR (REFERENCE PLANE)
PCB DIELECTRIC
LAYER 4: SIGNAL (MICROSTRIP)
REFERENCE LAYER
RELIEVED UNDERNEATH
MICROSTRIP
06712-032
SILKSCREEN
Figure 33. Example Board Stackup
Rev. 0 | Page 24 of 28
ADV3000
Power Supply Bypassing
The ADV3000 requires minimal supply bypassing. When
powering the supplies individually, place a 0.01 μF capacitor
between each 3.3 V supply pin (AVCC, DVCC, VTTI, and VTTO)
and ground to filter out supply noise. Generally, bypass capacitors
should be placed near the power pins and should connect directly
to the relevant supplies (without long intervening traces). For
example, to improve the parasitic inductance of the power supply
decoupling capacitors, minimize the trace length between
capacitor landing pads and the vias as shown in Figure 34.
and bypass the 3.3 V reference plane to the ground reference
plane with one 220 pF, one 1000 pF, two 0.01 μF, and one 4.7 μF
capacitors. The capacitors should via down directly to the
supply planes and be placed within a few centimeters of the
ADV3000. The AMUXVCC supply does not require additional
bypassing. This bypassing scheme is illustrated in Figure 35.
DECOUPLING
CAPACITORS
RECOMMENDED
ADV3000
EXTRA ADDED INDUCTANCE
AUXILIARY LINES
Figure 34. Recommended Pad Outline for Bypass Capacitors
In applications where the ADV3000 is powered by a single 3.3 V
supply, it is recommended to use two reference supply planes
06712-038
NOT RECOMMENDED
06712-033
TMDS TRACES
Figure 35. Example Placement of Power Supply Decoupling Capacitors
Around the ADV3000
Rev. 0 | Page 25 of 28
ADV3000
OUTLINE DIMENSIONS
0.75
0.60
0.45
16.20
16.00 SQ
15.80
1.60
MAX
61
80
60
1
PIN 1
14.20
14.00 SQ
13.80
TOP VIEW
(PINS DOWN)
0.15
0.05
SEATING
PLANE
VIEW A
ROTATED 90° CCW
0.20
0.09
7°
3.5°
0°
0.10
COPLANARITY
20
41
40
21
VIEW A
0.65
BSC
LEAD PITCH
0.38
0.32
0.22
COMPLIANT TO JEDEC STANDARDS MS-026-BEC
051706-A
1.45
1.40
1.35
Figure 36. 80-Lead Low Profile Quad Flat Package [LQFP]
(ST-80-2)
Dimensions shown in millimeters
ORDERING GUIDE
Model
ADV3000ASTZ 1
ADV3000ASTZ-RL1
ADV3000-EVALZ1
1
Temperature Range
−40°C to +85°C
−40°C to +85°C
Package Description
80-Lead Low Profile Quad Flat Package [LQFP]
80-Lead Low Profile Quad Flat Package [LQFP], Reel
Evaluation Board
Z = RoHS Compliant Part.
Rev. 0 | Page 26 of 28
Package Option
ST-80-2
ST-80-2
Ordering Quantity
1,000
ADV3000
NOTES
Rev. 0 | Page 27 of 28
ADV3000
NOTES
©2007 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D06712-0-8/07(0)
Rev. 0 | Page 28 of 28
Similar pages