AD ADA4805-1AKSZ-R2 0.2 î¼v/â°c offset drift, 105 mhz low power, low noise, rail-to-rail amplifier Datasheet

FEATURES
TYPICAL APPLICATIONS CIRCUIT
APPLICATIONS
High resolution, high precision analog-to-digital converter
(ADC) drivers
Battery-powered instrumentation
Micropower active filters
Portable point of sales terminals
Active RFID readers
Photo multipliers
ADC reference buffers
GENERAL DESCRIPTION
The ADA4805-1/ADA4805-2 are high speed voltage feedback,
rail-to-rail output amplifiers with an exceptionally low
quiescent current of 500 µA, making them ideal for low power,
high resolution data conversion systems. Despite being low
power, these amplifiers provide excellent overall performance.
They offer a high bandwidth of 105 MHz at a gain of +1, a high
slew rate of 160 V/µs, and a low input offset voltage of 125 µV
(maximum).
A shutdown pin allows further reduction of the quiescent
supply current to 2.9 µA. For power sensitive applications, the
shutdown mode offers a very fast turn-on time of 3 µs. This
allows the user to dynamically manage the power of the
amplifier by turning the amplifier off between ADC samples.
Rev. B
+7.5V
5V REF
ADA4805-1/
ADA4805-2
ADR435
VDD
C2
10µF
C4
100nF
C3
0.1µF
+7.5V
ADA4805-1/
ADA4805-2
R3
20Ω
IN+
AD7980
IN–
C1
2.7nF
REF VDD
GND
11345-010
0V TO
VREF
Figure 1. Driving the AD7980 with the ADA4805-1/ADA4805-2
The Analog Devices, Inc., proprietary extra fast complementary
bipolar (XFCB) process allows both low voltage and low current
noise (5.9 nV/√Hz, 0.6 pA/√Hz). The ADA4805-1/ADA4805-2
operate over a wide range of supply voltages from ±1.5 V to
±5 V, as well as single 3 V and 5 V supplies, making them ideal
for high speed, low power instruments.
The ADA4805-1 is available in a 6-lead SOT-23 and a 6-lead
SC70 package. The ADA4805-2 is available in an 8-lead MSOP
and a 10-lead LFCSP package. These amplifiers are rated to
work over the industrial temperature range of −40°C to +125°C.
0
INPUT FREQUENCY = 10kHz
SNR = 89.4dB
THD = 104dB
SINAD = 89.3dB
–20
–40
AMPLITUDE (dB)
Low input offset voltage: 125 µV (maximum)
Low input offset voltage drift
0.2 µV/°C (typical)
1.5 µV/°C (maximum)
Ultralow supply current: 500 µA per amplifier
Fully specified at VS = 3 V, 5 V, ±5 V
High speed performance
−3 dB bandwidth: 105 MHz
Slew rate: 160 V/µs
Settling time to 0.1%: 35 ns
Rail-to-rail outputs
Input common-mode range: −VS − 0.1 V to +VS − 1 V
Low noise: 5.9 nV/√Hz at 100 kHz; 0.6 pA/√Hz at 100 kHz
Low distortion: −102 dBc/−126 dBc HD2/HD3 at 100 kHz
Low input bias current: 470 nA (typical)
Dynamic power scaling
Turn-on time: 3 µs (maximum) fully settled
Small packaging
6-lead SC70, 6-lead SOT-23, and 8-lead MSOP
–60
–80
–100
–120
–140
–160
–180
0
10
20
30
50
40
FREQUENCY (kHz)
60
70
80
11345-102
Data Sheet
0.2 µV/°C Offset Drift, 105 MHz Low Power,
Low Noise, Rail-to-Rail Amplifiers
ADA4805-1/ADA4805-2
Figure 2. FFT Plot for the Circuit Configuration in Figure 1
Table 1. Complementary ADCs to the ADA4805-1/ADA4805-2
Product
AD7982
AD7984
AD7980
AD7685
ADC Power (mW)
7.0
10.5
4.0
10
Throughput
(MSPS)
1
1.33
1
0.25
Resolution
(Bits)
18
18
16
16
SNR
(dB)
98
98.5
91
88
Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
©2014 Analog Devices, Inc. All rights reserved.
Technical Support
www.analog.com
ADA4805-1/ADA4805-2
Data Sheet
TABLE OF CONTENTS
Features .............................................................................................. 1
Amplifier Description................................................................ 18
Applications ....................................................................................... 1
Input Protection ......................................................................... 18
General Description ......................................................................... 1
Shutdown Operation.................................................................. 18
Typical Applications Circuit............................................................ 1
Noise Considerations ................................................................. 19
Revision History ............................................................................... 2
Applications Information .............................................................. 20
Specifications..................................................................................... 3
Slew Enhancement ..................................................................... 20
±5 V Supply ................................................................................... 3
Effect of Feedback Resistor on Frequency Response ............ 20
5 V Supply...................................................................................... 4
Compensating Peaking in Large Signal Frequency Response
....................................................................................................... 20
3 V Supply...................................................................................... 5
Absolute Maximum Ratings............................................................ 7
Thermal Resistance ...................................................................... 7
Maximum Power Dissipation ..................................................... 7
ESD Caution .................................................................................. 7
Pin Configurations and Function Descriptions ........................... 8
Typical Performance Characteristics ........................................... 10
Test Circuits ..................................................................................... 17
Driving Low Power, High Resolution Successive
Approximation Register (SAR) ADCs..................................... 20
Dynamic Power Scaling............................................................. 21
Single-Ended to Differential Conversion ................................... 23
Layout Considerations ............................................................... 23
Outline Dimensions ....................................................................... 24
Ordering Guide .......................................................................... 25
Theory of Operation ...................................................................... 18
REVISION HISTORY
12/14—Rev. A to Rev. B
Added 10-Lead LFCSP....................................................... Universal
Changes to SHUTDOWN Current Parameter, Table 2 ................ 3
Changes to SHUTDOWN Current Parameter, Table 3 ................ 5
Changes to SHUTDOWN Current Parameter, Table 4 ................ 6
Changes to Table 6 and Figure 3 ...................................................... 7
Changes to Table 8 ............................................................................. 9
Added Figure 6, Renumbered Sequentially ................................... 9
Added Figure 42...............................................................................16
Changed Layout ...............................................................................16
Changes to Shutdown Operation Section ....................................18
Changes to Dynamic Power Scaling Section and Figure 61 ......21
Changes to Figure 62 and Figure 63 ..............................................22
Updated Outline Dimensions ........................................................25
Changes to Ordering Guide ...........................................................25
9/14—Rev. 0 to Rev. A
Added ADA4805-2 ............................................................. Universal
Changes to Features Section, General Description Section, and
Table 1 ................................................................................................. 1
Changes to Table 2 ............................................................................. 3
Changes to Table 3 ............................................................................. 4
Changes to Table 4 ............................................................................. 5
Changes to Table 6 and Figure 3 ...................................................... 7
Added Figure 6; Renumbered Sequentially; and Table 8;
Renumbered Sequentially................................................................. 8
Changes to Figure 7 Caption, Figure 8 Caption, Figure 9
Caption, Figure 10 Caption, and Figure 11 Caption..................... 9
Changes to Figure 13 Caption, Figure 14, Figure 17, and
Figure 18 ........................................................................................... 10
Change to Figure 29 ........................................................................ 12
Moved Figure 41 .............................................................................. 15
Changes to Figure 42....................................................................... 15
Added Figure 43 .............................................................................. 15
Changes to Figure 47 and Figure 48.............................................. 16
Changes to Amplifier Description Section, Input Protection
Section, Shutdown Operation Section, and Figure 51................ 17
Changes to Noise Considerations Section and Figure 52 .......... 18
Changes to Effect of Feedback Resistor on Frequency Response
Section, Compensating Peaking in Large Signal Frequency
Response Section, Figure 57, and Driving Low Power, High
Resolution Successive Approximation Register (SAR) ADC
Section............................................................................................... 19
Changes to Figure 58, Dynamic Power Scaling Section,
Figure 59, and Table 10 ................................................................... 20
Change to Figure 60 ........................................................................ 21
Changes to Single-Ended to Differential Conversion Section,
Table 11, and Figure 62 ................................................................... 22
Updated Outline Dimensions, Figure 65 ..................................... 24
Changes to Ordering Guide ........................................................... 24
7/14—Revision 0: Initial Version
Rev. B | Page 2 of 25
Data Sheet
ADA4805-1/ADA4805-2
SPECIFICATIONS
±5 V SUPPLY
VS = ±5 V at TA = 25°C; RF = 0 Ω for G = +1; otherwise, RF = 1 kΩ; RL = 2 kΩ to ground; unless otherwise noted. All specifications are per
amplifier.
Table 2.
Parameter
DYNAMIC PERFORMANCE
−3 dB Bandwidth
Bandwidth for 0.1 dB Flatness
Slew Rate
Settling Time to 0.1%
NOISE/DISTORTION PERFORMANCE
Harmonic Distortion, HD2/HD31
Input Voltage Noise
Input Voltage Noise 1/f Corner Frequency
0.1 Hz to 10 Hz Voltage Noise
Input Current Noise
DC PERFORMANCE
Input Offset Voltage
Input Offset Voltage Drift2
Input Bias Current
Input Offset Current
Open-Loop Gain
INPUT CHARACTERISTICS
Input Resistance
Common Mode
Differential Mode
Input Capacitance
Input Common-Mode Voltage Range
Common-Mode Rejection Ratio
SHUTDOWN PIN
SHUTDOWN Voltage
Low
High
SHUTDOWN Current
Low
High
Turn-Off Time
Turn-On Time
OUTPUT CHARACTERISTICS
Output Overdrive Recovery Time
(Rising/Falling Edge)
Output Voltage Swing
Test Conditions/Comments
Min
Typ
Max
Unit
G = +1, VOUT = 0.02 V p-p
G = +1, VOUT = 2 V p-p
G = +1, VOUT = 0.02 V p-p
G = +1, VOUT = 2 V step
G = +2, VOUT = 4 V step
G = +1, VOUT = 2 V step
G = +2, VOUT = 4 V step
120
40
18
190
250
35
78
MHz
MHz
MHz
V/µs
V/µs
ns
ns
fC = 20 kHz, VOUT = 2 V p-p
fC = 100 kHz, VOUT = 2 V p-p
fC = 20 kHz, VOUT = 4 V p-p, G = +1
fC = 100 kHz, VOUT = 4 V p-p, G = +1
fC = 20 kHz, VOUT = 4 V p-p, G = +2
fC = 100 kHz, VOUT = 4 V p-p, G = +2
f = 100 kHz
−114/−140
−102/−128
−109/−143
−93/−130
−113/−142
−96/−130
5.2
8
44
0.7
dBc
dBc
dBc
dBc
dBc
dBc
nV/√Hz
Hz
nV rms
pA/√Hz
f = 100 kHz
TMIN to TMAX, 4 σ
VOUT = −4.0 V to +4.0 V
107
13
0.2
550
2.1
111
125
1.5
800
25
50
260
1
VIN, CM = −4.0 V to +4.0 V
−5.1
103
Powered down
Enabled
Powered down
Enabled
50% of SHUTDOWN to <10% of enabled
quiescent current
50% of SHUTDOWN to >90% of final VOUT
−1.0
VIN = +6 V to −6 V, G = +2
RL = 2 kΩ
Rev. B | Page 3 of 25
130
MΩ
kΩ
pF
V
dB
<−1.3
>−0.9
V
V
+4
0.2
0.02
1.25
1.0
2.75
µA
µA
µs
2
3
µs
95/100
−4.98
µV
µV/°C
nA
nA
dB
ns
+4.98
V
ADA4805-1/ADA4805-2
Parameter
Short-Circuit Current
Linear Output Current
Off Isolation
Capacitive Load Drive
POWER SUPPLY
Operating Range
Quiescent Current per Amplifier
Power Supply Rejection Ratio
Positive
Negative
1
2
Data Sheet
Test Conditions/Comments
Sinking/sourcing
<1% THD at 100 kHz, VOUT = 2 V p-p
VIN = 0.5 V p-p, f = 1 MHz, SHUTDOWN = −VS
30% overshoot
Min
Typ
85/73
±58
41
15
2.7
Enabled
SHUTDOWN = −VS
+VS = 3 V to 5 V, −VS = −5 V
+VS = 5 V, −VS = −3 V to −5 V
570
7.4
100
100
Max
Unit
mA
mA
dB
pF
10
625
12
V
µA
µA
119
122
dB
dB
fC is the fundamental frequency.
Guaranteed, but not tested.
5 V SUPPLY
VS = 5 V at TA = 25°C; RF = 0 Ω for G = +1; otherwise, RF = 1 kΩ; RL = 2 kΩ to midsupply; unless otherwise noted. All specifications are
per amplifier.
Table 3.
Parameter
DYNAMIC PERFORMANCE
−3 dB Bandwidth
Bandwidth for 0.1 dB Flatness
Slew Rate
Settling Time to 0.1%
NOISE/DISTORTION PERFORMANCE
Harmonic Distortion, HD2/HD31
Input Voltage Noise
Input Voltage Noise 1/f Corner
0.1 Hz to 10 Hz Voltage Noise
Input Current Noise
DC PERFORMANCE
Input Offset Voltage
Input Offset Voltage Drift2
Input Bias Current
Input Offset Current
Open-Loop Gain
INPUT CHARACTERISTICS
Input Resistance
Common Mode
Differential Mode
Input Capacitance
Input Common-Mode Voltage Range
Common-Mode Rejection Ratio
Test Conditions/Comments
Min
Typ
Max
Unit
G = +1, VOUT = 0.02 V p-p
G = +1, VOUT = 2 V p-p
G = +1, VOUT = 0.02 V p-p
G = +1, VOUT = 2 V step
G = +2, VOUT = 4 V step
G = +1, VOUT = 2 V step
G = +2, VOUT = 4 V step
105
35
20
160
220
35
82
MHz
MHz
MHz
V/µs
V/µs
ns
ns
fC = 20 kHz, VOUT = 2 V p-p
fC = 100 kHz, VOUT = 2 V p-p
fC = 20 kHz, G = +2, VOUT = 4 V p-p
fC = 100 kHz, G = +2, VOUT = 4 V p-p
f = 100 kHz
−114/−135
−102/−126
−107/−143
−90/−130
5.9
8
54
0.6
dBc
dBc
dBc
dBc
nV/√Hz
Hz
nV rms
pA/√Hz
f = 100 kHz
TMIN to TMAX, 4 σ
VOUT = 1.25 V to 3.75 V
105
9
0.2
470
0.4
109
125
1.5
720
50
260
1
VIN, CM = 1.25 V to 3.75 V
Rev. B | Page 4 of 25
−0.1
103
+4
133
µV
µV/°C
nA
nA
dB
MΩ
kΩ
pF
V
dB
Data Sheet
Parameter
SHUTDOWN PIN
SHUTDOWN Voltage
Low
High
SHUTDOWN Current
Low
High
Turn-Off Time
Turn-On Time
OUTPUT CHARACTERISTICS
Overdrive Recovery Time (Rising/Falling
Edge)
Output Voltage Swing
Short-Circuit Current
Linear Output Current
Off Isolation
Capacitive Load Drive
POWER SUPPLY
Operating Range
Quiescent Current per Amplifier
Power Supply Rejection Ratio
Positive
Negative
1
2
ADA4805-1/ADA4805-2
Test Conditions/Comments
Min
Powered down
Enabled
Powered down
Enabled
50% of SHUTDOWN to <10% of enabled
quiescent current
50% of SHUTDOWN to >90% of final VOUT
−1.0
0.1
0.01
0.9
1.0
1.25
µA
µA
µs
3
4
µs
0.02
ns
4.98
V
mA
mA
dB
pF
10
520
4
V
µA
µA
73/63
±47
41
15
2.7
500
2.9
100
100
Unit
V
V
130/145
Enabled
SHUTDOWN = −VS
+VS = 1.5 V to 3.5 V, −VS = −2.5 V
+VS = 2.5 V, −VS = −1.5 V to −3.5 V
Max
<1.5
>1.9
VIN = −1 V to +6 V, G = +2
RL = 2 kΩ
Sinking/sourcing
<1% THD at 100 kHz, VOUT = 2 V p-p
VIN = 0.5 V p-p, f = 1 MHz, SHUTDOWN = −VS
30% overshoot
Typ
120
126
dB
dB
fC is the fundamental frequency.
Guaranteed, but not tested.
3 V SUPPLY
VS = 3 V at TA = 25°C; RF = 0 Ω for G = +1; otherwise, RF = 1 kΩ; RL = 2 kΩ to midsupply; unless otherwise noted. All specifications are
per amplifier.
Table 4.
Parameter
DYNAMIC PERFORMANCE
−3 dB Bandwidth
Bandwidth for 0.1 dB Flatness
Slew Rate
Settling Time to 0.1%
NOISE/DISTORTION PERFORMANCE
Harmonic Distortion, HD2/HD31
Input Voltage Noise
Input Voltage Noise 1/f Corner
0.1 Hz to 10 Hz Voltage Noise
Input Current Noise
Test Conditions/Comments
Min
Typ
Max
Unit
G = +1, VOUT = 0.02 V p-p
G = +1, VOUT = 1 V p-p, +VS = 2 V, −VS = −1 V
G = +1, VOUT = 0.02 V p-p
G = +1, VOUT = 1 V step, +VS = 2 V, −VS = −1 V
G = +1, VOUT = 1 V step
95
30
35
85
41
MHz
MHz
MHz
V/µs
ns
fC = 20 kHz, VOUT = 1 V p-p, +VS = 2 V, −VS = −1 V
fC = 100 kHz, VOUT = 1 V p-p, +VS = 2 V, −VS = −1 V
f = 100 kHz
−123/−143
−107/−133
6.3
8
55
0.8
dBc
dBc
nV/√Hz
Hz
nV rms
pA/√Hz
f = 100 kHz
Rev. B | Page 5 of 25
ADA4805-1/ADA4805-2
Parameter
DC PERFORMANCE
Input Offset Voltage
Input Offset Voltage Drift2
Input Bias Current
Input Offset Current
Open-Loop Gain
INPUT CHARACTERISTICS
Input Resistance
Common Mode
Differential Mode
Input Capacitance
Input Common-Mode Voltage Range
Common-Mode Rejection Ratio
SHUTDOWN PIN
SHUTDOWN Voltage
Low
High
SHUTDOWN Current
Low
High
Turn-Off Time
Turn-On Time
OUTPUT CHARACTERISTICS
Output Overdrive Recovery Time
(Rising/Falling Edge)
Output Voltage Swing
Short-Circuit Current
Linear Output Current
Off Isolation
Capacitive Load Drive
POWER SUPPLY
Operating Range
Quiescent Current per Amplifier
Power Supply Rejection Ratio
Positive
Negative
1
2
Data Sheet
Test Conditions/Comments
Min
Typ
Max
Unit
125
1.5
690
100
7
0.2
440
0.5
107
µV
µV/°C
nA
nA
dB
TMIN to TMAX, 4 σ
VOUT = 1.1 V to 1.9 V
50
260
1
VIN, CM = 0.5 V to 2 V
−0.1
89
Powered down
Enabled
Powered down
Enabled
50% of SHUTDOWN to <10% of enabled
quiescent current
50% of SHUTDOWN to >90% of final VOUT
−1.0
VIN = −1 V to +4 V, G = +2
RL = 2 kΩ
Sinking/sourcing
<1% THD at 100 kHz, VOUT = 1 V p-p
VIN = 0.5 V p-p, f = 1 MHz, SHUTDOWN = −VS
30% overshoot
117
MΩ
kΩ
pF
V
dB
<0.7
>1.1
V
V
+2
0.1
0.01
0.9
1.0
1.25
µA
µA
µs
7
8
µs
135/175
0.02
2.7
fC is the fundamental frequency.
Guaranteed, but not tested.
Rev. B | Page 6 of 25
2.98
V
mA
mA
dB
pF
10
495
3
V
µA
µA
65/47
±40
41
15
Enabled
SHUTDOWN = −VS
+VS = 1.5 V to 3.5 V, −VS = −1.5 V
+VS = 1.5 V, −VS = −1.5 V to −3.5 V
ns
470
1.3
96
96
119
125
dB
dB
Data Sheet
ADA4805-1/ADA4805-2
ABSOLUTE MAXIMUM RATINGS
Parameter
Supply Voltage
Power Dissipation
Common-Mode Input Voltage
Differential Input Voltage
Storage Temperature Range
Operating Temperature Range
Lead Temperature (Soldering, 10 sec)
Junction Temperature
Rating
11 V
See Figure 3
−VS − 0.7 V to +VS + 0.7 V
±1 V
−65°C to +125°C
−40°C to +125°C
300°C
150°C
Stresses at or above those listed under Absolute Maximum
Ratings may cause permanent damage to the product. This is a
stress rating only; functional operation of the product at these
or any other conditions above those indicated in the operational
section of this specification is not implied. Operation beyond
the maximum operating conditions for extended periods may
affect product reliability.
THERMAL RESISTANCE
θJA is specified for the worst case conditions, that is, θJA is specified
for a device soldered in a circuit board for surface-mount packages.
Table 6 lists the θJA for the ADA4805-1/ADA4805-2.
The quiescent power dissipation is the voltage between the supply
pins (VS) multiplied by the quiescent current (IS).
PD = Quiescent Power + (Total Drive Power − Load Power)
V
V
PD  VS  I S    S  OUT
RL
 2
RMS output voltages must be considered. If RL is referenced
to −VS, as in single-supply operation, the total drive power is
VS × IOUT. If the rms signal levels are indeterminate, consider the
worst case, when VOUT = VS/4 for RL to midsupply.
VS / 42
PD  VS  I S  
RL
In single-supply operation with RL referenced to −VS, worst case
is VOUT = VS/2.
Airflow increases heat dissipation, effectively reducing θJA. Also,
more metal directly in contact with the package leads and
exposed pad from metal traces, through holes, ground, and
power planes reduces θJA.
Figure 3 shows the maximum safe power dissipation in the
package vs. the ambient temperature on a JEDEC standard,
4-layer board. θJA values are approximations.
Table 6. Thermal Resistance
4.0
θJA
223.6
209.1
123.8
51.4
Unit
°C/W
°C/W
°C/W
°C/W
MAXIMUM POWER DISSIPATION (W)
Package Type
6-Lead SC70
6-Lead SOT-23
8-Lead MSOP
10-Lead LFCSP
 VOUT 2


RL

MAXIMUM POWER DISSIPATION
The maximum safe power dissipation for the ADA4805-1/
ADA4805-2 is limited by the associated rise in junction
temperature (TJ) on the die. At approximately 150C, which is
the glass transition temperature, the properties of the plastic
change. Even temporarily exceeding this temperature limit may
change the stresses that the package exerts on the die, permanently
shifting the parametric performance of the ADA4805-1/ADA4805-2.
Exceeding a junction temperature of 175C for an extended
period of time can result in changes in silicon devices, potentially
causing degradation or loss of functionality.
TJ = 150°C
3.5
10-LEAD LFCSP
3.0
2.5
2.0
1.5
1.0
8-LEAD MSOP
6-LEAD SOT-23
0.5
6-LEAD SC70
0
–50
–30
–10
10
30
50
70
AMBIENT TEMPERATURE (°C)
90
110
130
11345-011
Table 5.
Figure 3. Maximum Power Dissipation vs. Temperature for a 4-Layer Board
ESD CAUTION
The power dissipated in the package (PD) is the sum of the
quiescent power dissipation and the power dissipated in the die
due to the ADA4805-1/ADA4805-2 output load drive.
Rev. B | Page 7 of 25
ADA4805-1/ADA4805-2
Data Sheet
PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS
ADA4805-1
+VS
–VS 2
5
SHUTDOWN
+IN 3
4
–IN
11345-001
6
Table 7. ADA4805-1 Pin Function Descriptions
Mnemonic
VOUT
−VS
+IN
−IN
SHUTDOWN
+VS
6
+VS
–VS 2
5
SHUTDOWN
+IN 3
4
–IN
Figure 5. 6-Lead SOT-23 Pin Configuration
Figure 4. 6-Lead SC70 Pin Configuration
Pin No.
1
2
3
4
5
6
VOUT 1
11345-002
ADA4805-1
VOUT 1
Description
Output.
Negative Supply.
Noninverting Input.
Inverting Input.
Active Low Power-Down.
Positive Supply.
Rev. B | Page 8 of 25
Data Sheet
ADA4805-1/ADA4805-2
ADA4805-2
10
9
8
7
6
+VS
VOUT2
–IN2
+IN2
SHUTDOWN2
NOTES
1. THE EXPOSED PAD CAN BE CONNECTED TO
GROUND OR POWER PLANES, OR IT CAN
BE LEFT FLOATING.
ADA4805-2
VOUT1
Figure 6. 10-Lead LFCSP Pin Configuration
1
8
+VS
–IN1 2
7
VOUT2
+IN1 3
6
–IN2
–VS 4
5
+IN2
11345-004
1
2
3
4
5
11345-003
VOUT1
–IN1
+IN1
–VS
SHUTDOWN1
Figure 7. 8-Lead MSOP Pin Configuration
Table 8. ADA4805-2 Pin Function Descriptions
Pin No.
10-Lead LFCSP
8-Lead MSOP1
1
1
2
2
3
3
4
4
5
N/A
6
N/A
7
5
8
6
9
7
10
8
N/A
1
Mnemonic
VOUT1
−IN1
+IN1
−VS
SHUTDOWN1
SHUTDOWN2
+IN2
−IN2
VOUT2
+VS
EPAD
Description
Output 1.
Inverting Input 1.
Noninverting Input 1.
Negative Supply.
Active Low Power-Down 1.
Active Low Power-Down 2.
Noninverting Input 2.
Inverting Input 2.
Output 2.
Positive Supply.
Exposed Pad. For the 10-Lead LFCSP, the EPAD can be connected to ground or
power planes, or it can be left floating.
N/A means not applicable.
Rev. B | Page 9 of 25
ADA4805-1/ADA4805-2
Data Sheet
TYPICAL PERFORMANCE CHARACTERISTICS
RL = 2 kΩ, unless otherwise noted. When G = +1, RF = 0 Ω.
3
G = +2
NORMALIZED CLOSED-LOOP GAIN (dB)
0
G = +1
G = +10
–3
G = +5
–6
G = +2
–9
VS = ±2.5V
VOUT = 20mV p-p
RL = 2kΩ
RF = 1kΩ
–12
0.1
1
10
1000
100
FREQUENCY (MHz)
0
G = +5
–3
–6
G = +10
–9
VS = ±2.5V
VOUT = 2V p-p
RF = 1kΩ
RL = 2kΩ
–12
0.1
11345-206
NORMALIZED CLOSED-LOOP GAIN (dB)
G = +1
1
10
100
FREQUENCY (MHz)
Figure 8. Small Signal Frequency Response for Various Gains
11345-015
3
Figure 11. Large Signal Frequency Response for Various Gains
3
3
–40°C
–40°C
+25°C
CLOSED-LOOP GAIN (dB)
+25°C
–3
+125°C
–6
–12
0.1
VS = ±2.5V
G = +1
VOUT = 20mV p-p
RL = 2kΩ
1
0
+125°C
–3
–6
VS = ±2.5V
G = +1
VOUT = 2V p-p
RL = 2kΩ
10
100
1000
FREQUENCY (MHz)
–9
0.1
Figure 9. Small Signal Frequency Response for Various Temperatures
1
10
Figure 12. Large Signal Frequency Response for Various Temperatures
3
3
VS = ±5V
VOUT = 0.5V p-p
VS = ±2.5V
VOUT = 20mV p-p
CLOSED-LOOP GAIN (dB)
0
CLOSED-LOOP GAIN (dB)
100
FREQUENCY (MHz)
11345-016
–9
11345-208
CLOSED-LOOP GAIN (dB)
0
VS = ±1.5V
–3
–6
0
VOUT = 2V p-p
–3
–9
1
10
FREQUENCY (MHz)
100
1000
11345-207
–12
0.1
VOUT = 100mV p-p
VS = ±2.5V
G = +1
RL = 2kΩ
Figure 10. Small Signal Frequency Response for Various Supply Voltages
Rev. B | Page 10 of 25
–6
0.1
1
10
100
1000
FREQUENCY (MHz)
Figure 13. Frequency Response for Various Output Voltages
11345-211
G = +1
VOUT = 20mV p-p
RL = 2kΩ
Data Sheet
0.4
CLOSED-LOOP GAIN (dB)
6
3
0
–3
CL = 15pF
CL = 10pF
CL = 5pF
CL = 0pF
CL = 15pF, RS = 226Ω
–12
1
0.2
0.1
0
–0.1
–0.2
–0.3
–0.4
–0.5
10
–0.6
11345-309
–9
0.3
100
FREQUENCY (MHz)
1
Figure 14. Small Signal Frequency Response for Various Capacitive Loads
(See Figure 46)
–50
–50
–80
–90
–100
–110
–120
HD3, G = +2
10
100
–160
11345-514
1
1000
HD2 V S = ±2.5V
HD3 V S = +2V/–1V
HD3 V S = ±2.5V
HD3 V S = ±5V
1
10
100
1000
FREQUENCY (kHz)
Figure 15. Distortion vs. Frequency for Various Gains
Figure 18. Distortion vs. Frequency for Various Supplies, G = +1
VS = ±2.5V
VIN, CM = 0V
G = +1
RL = 2kΩ
–60
–70
–50
INPUT COMMON-MODE
VOLTAGE UPPER LIMIT
(+VS – 1V)
–80
–90
VIN = 100kHz
–110
–90
–100
HD2 V S = +2V/–1V
–110
–120
–130
–120
VIN = 10kHz
HD3 VS = +2V/–1V
–140
–130
HD3 VS = ±2.5V
–150
0.50
0.75
1.00
1.25
1.50
1.75
11345-316
–140
0.25
HD2 VS = ±5V
HD2 VS = ±2.5V
–80
VIN = 1MHz
–100
VS = ±5V, VOUT = 4V p-p
VS = ±2.5V, VOUT = 4V p-p
VS = +2V/–1V, VOUT = 1V p-p
–70
DISTORTION (dBc)
TOTAL HARMONIC DISTORTION (dB)
–60
HD2 V S = +2V/–1V
–120
–150
HD3, G = +1
FREQUENCY (kHz)
–40
–110
–140
–150
–50
–90
–100
–130
–140
–160
HD2 V S = ±5V
–80
HD2, G = +2
DISTORTION (dBc)
DISTORTION (dBc)
–70
HD2, G = +1
–130
VS = ±5V, VOUT = 2V p-p
VS = ±2.5V, VOUT = 2V p-p
VS = +2V/–1V, VOUT = 1V p-p
–60
–70
100
Figure 17. Small Signal 0.1 dB Bandwidth
VS = ±5V, VOUT = 4V p-p
–60
10
FREQUENCY (MHz)
11345-110
–6
VS = ±2.5V
G = +1
RL = 2kΩ
VOUT = 20mV p-p
0.5
11345-517
9
CLOSED-LOOP GAIN (dB)
0.6
VS = ±2.5V
VIN = 20mV p-p
G = +1
RL = 2kΩ
2.00
OUTPUT VOLTAGE (V peak)
Figure 16. Total Harmonic Distortion vs. Output Voltage For Various
Frequencies
Rev. B | Page 11 of 25
–160
HD3 VS = ±5V
1
10
100
FREQUENCY (kHz)
Figure 19. Distortion vs. Frequency, G = +2
1000
11345-518
12
ADA4805-1/ADA4805-2
ADA4805-1/ADA4805-2
Data Sheet
90
12
VS = ±2.5V
VS = +2.5V
G = +1
80
CURRENT NOISE (pA/√Hz)
VOLTAGE NOISE (10nV/√Hz)
10
70
60
50
40
30
20
8
6
4
2
1
10
100
1k
10k
100k
1M
10M
100M
FREQUENCY (Hz)
0
11345-219
0
0.1
1
10k
100k
1M
10M
800
VS = ±2.5V
250 AVERAGE NOISE = 54nV rms
QUIESCENT SUPPLY CURRENT (µA)
750
200
150
100
50
0
–50
–100
–150
–200
700
650
600
VS = ±5V
550
500
VS = ±1.5V
450
VS = ±2.5V
400
0
1
2
3
4
5
6
7
8
9
10
TIME (Seconds)
Figure 21. 0.1 Hz to 10 Hz Voltage Noise
0
–10
–20
–30
–PSRR
–40
–60
CMRR
–80
+PSRR
–100
–10
5
20
35
50
65
80
95
110
125
Figure 24. Quiescent Supply Current vs. Temperature for Various Supplies
VS = ±2.5V
∆VS, ∆VCM = 100mV p-p
–20
–25
TEMPERATURE (°C)
ISOLATION (dB)
20
300
–40
11345-318
–300
11345-256
350
–250
VS = ±2.5V
G = +1
RL = 2kΩ
VIN = 0.5V p-p
SHUTDOWN = –2.5V
–40
–50
–60
–70
–80
10
100
1k
10k
100k
1M
FREQUENCY (Hz)
10M
100M
11345-232
–120
–90
0.01
0.1
1
10
FREQUENCY (MHz)
Figure 25. Forward/Off Isolation vs. Frequency
Figure 22. CMRR, PSRR vs. Frequency
Rev. B | Page 12 of 25
100
11345-017
AMPLITUDE (nV)
1k
Figure 23. Current Noise vs. Frequency (See Figure 47)
300
CMRR, PSRR (dB)
100
FREQUENCY (Hz)
Figure 20. Voltage Noise vs. Frequency
–140
10
11345-018
10
Data Sheet
35
SC70
VS = ±2.5V
300 UNITS
= 10.2µV
σ = 18.9 µV
SOT-23
VS = ±2.5V
T = –40°C TO +125°C
297 UNITS SOLDERED TO PCB
= –0.19µV/°C
σ = 0.28µV/°C
30
20
SC70
15
10
25
20
15
10
5
5
0
20
40
60
80
100 120
INPUT OFFSET VOLTAGE (µV)
0
11345-019
0
–120 –100 –80 –60 –40 –20
–1.9 –1.6 –1.2 –0.8 –0.4
0.8
1.2
1.6
1.9
Figure 29. Input Offset Voltage Drift Distribution
150
VS = ±2.5V
10 UNITS
VS = ±2.5V
30 UNITS
100
60
INPUT OFFSET VOLTAGE (µV)
INPUT OFFSET VOLTAGE (µV)
80
0.4
INPUT OFFSET VOLTAGE DRIFT (µV/°C)
Figure 26. Input Offset Voltage Distribution
100
0
11345-323
PERCENTAGE OF UNITS (%)
25
SOT-23
VS = ±2.5V
300 UNITS
= 7.5µV
σ = 14.5µV
PERCENTAGE OF UNITS (%)
30
ADA4805-1/ADA4805-2
40
20
0
–20
–40
–60
50
0
–50
–100
–1.5
–1.0
–0.5
0
0.5
1.0
1.5
2.0
INPUT COMMON-MODE VOLTAGE (V)
–150
–40
5
20
35
50
65
80
95
110
125
Figure 30. Input Offset Voltage vs. Temperature
650
6
–400
630
VS = ±5V
610
590
570
550
530
510
VS = ±2.5V
490
470
450
VS = ±1.5V
430
5
20
35
50
65
80
95
110
125
TEMPERATURE (°C)
11345-257
–10
4
–500
IB+
2
–550
INPUT OFFSET CURRENT
0
–600
–650
–2
–700
–4
–750
410
–25
IB–
–450
INPUT BIAS CURRENT (nA)
INPUT BIAS CURRENT (nA)
–10
TEMPERATURE (°C)
Figure 27. Input Offset Voltage vs. Input Common-Mode Voltage
390
–40
–25
Figure 28. Input Bias Current vs. Temperature for Various Supplies
(See Figure 48)
–800
–0.4
0
0.4
0.8
1.2
1.6
2.0
2.4
2.8
3.2
3.6
4.0
INPUT COMMON-MODE VOLTAGE (V)
Figure 31. Input Bias Current and Input Offset Current vs.
Input Common-Mode Voltage
Rev. B | Page 13 of 25
INPUT OFFSET CURRENT (nA)
–2.0
–6
11345-135
–2.5
11345-327
–100
–3.0
11345-013
–80
ADA4805-1/ADA4805-2
Data Sheet
15
1.5
G = +1
VOUT = 20mV p-p
VS = ±5V, VIN, CM = 0V, VOUT = 2V p-p
G = +1
VS = ±2.5V, VIN, CM = 0V, VOUT = 2V p-p
10
1.0
OUTPUT VOLTAGE (V)
5
0
–5
VS = ±1.5V
–10
0.5
0
–0.5
–1.0
50
100
150
200
250
300
TIME (ns)
Figure 32. Small Signal Transient Response for Various Supplies, G = +1
4
0
11345-024
0
–1.5
INPUT AND OUTPUT VOLTAGE (V)
300
350
VOUT
–1
–2
VS = ±2.5V
G = +2
3
2
VOUT
1
0
–1
–2
–3
–3
100
200
300
400 500 600
TIME (ns)
700
800
900
1000
–5
11345-128
0
0
100
200
300
400 500 600
TIME (ns)
700
800
900
Figure 36. Output Overdrive Recovery Time, G = +2
Figure 33. Input Overdrive Recovery Time, G = +1
120
0.3
VS = +5V
G = +1
VOUT = 2V STEP
RL = 2kΩ
0
–20
100
GAIN
OPEN-LOOP GAIN (dB)
0.2
1000
0.1
0
–0.1
–40
80
–60
60
–80
–100
PHASE
40
–120
20
–140
–0.2
0
0
20
40
60
80
100
120
140
TIME (ns)
160
180
11345-030
–0.3
11345-129
–4
–20
10
–160
100
1k
10k
100k
1M
10M
FREQUENCY (Hz)
Figure 34. Settling Time to 0.1%
Figure 37. Open-Loop Gain and Phase Margin
Rev. B | Page 14 of 25
OPEN-LOOP PHASE (Degrees)
INPUT AND OUTPUT VOLTAGE (V)
250
2×VIN
4
0
SETTLING (%)
200
5
2
–4
150
Figure 35. Large Signal Transient Response for Various Supplies, G = +1
3
1
100
TIME (ns)
VS = ±2.5V
G = +1
VIN
50
11345-025
VS = ±1.5V, VIN, CM = –0.5V, VOUT = 1V p-p
VS = ±5V
–15
–180
100M
11345-026
OUTPUT VOLTAGE (mV)
VS = ±2.5V
Data Sheet
ADA4805-1/ADA4805-2
0.9
0.8
0.7
+125˚C
+25˚C
0.3
0.2
2
3
4
5
6
Figure 38. Turn-On Response Time for Various Temperatures (See Figure 49)
0.2
–0.1
0
1
2
3
4
5
6
TIME (µs)
Figure 40. Turn-On Response Time for Various Supplies (See Figure 49)
800
800
VS = ±2.5V
G = +1
RL = 2kΩ
SHUTDOWN = –2.5V
700
+125°C
VS = ±2.5V
G = +1
RL = 2kΩ
SHUTDOWN = –VS
700
VS = ±5V
600
SUPPLY CURRENT (µA)
SUPPLY CURRENT (µA)
0.3
11345-241
1
11345-014
0
TIME (µs)
500
+25°C
400
300
–40°C
200
600
VS = ±2.5V
500
400
VS = ±1.5V
300
200
100
100
0
1
2
3
TIME (µs)
4
5
6
0
11345-258
0
VS = ±2.5V
0
0
–0.1
VS = +2V/–1V
0.4
0.1
–40˚C
0.1
0.5
Figure 39. Turn-Off Response Time for Various Temperatures (See Figure 50)
0
1
2
3
TIME (µs)
4
5
6
11345-242
0.4
VS = ±5V
0.6
0.6
0.5
VS = ±2.5V
G = +1
RL = 2kΩ
SHUTDOWN = +2.5V
0.7
OUTPUT VOLTAGE (V)
OUTPUT VOLTAGE (V)
0.9
VS = ±2.5V
G = +1
RL = 2kΩ
SHUTDOWN = +2.5V
Figure 41. Turn-Off Response Time for Various Supplies (See Figure 50)
Rev. B | Page 15 of 25
Data Sheet
0
0
–20
–20
–40
–40
CROSSTALK (dB)
–60
–80
AMP2 TO AMP1
–100
AMP2 TO AMP1
–120
–120
–140
AMP1 TO AMP2
0.1
1
10
100
1000
FREQUENCY (MHz)
AMP1 TO AMP2
–160
0.001
11345-543
0.01
0.01
3
CHANGE IN INPUT OFFSET VOLTAGE (µV)
SHUTDOWN THRESHOLD (V)
3.5
DEVICE ENABLED
2.0
–40°C
+125°C
+25°C
1.5
DEVICE DISABLED
SUPPLY VOLTAGE FROM GROUND (V)
11345-236
1.0
0.5
3.0 3.5 4.0 4.5 5.0 5.5 6.0 6.5 7.0 7.5 8.0 8.5 9.0 9.5 10.0
10
100
1000
Figure 44. Crosstalk vs. Frequency (MSOP)
4.0
2.5
1
FREQUENCY (MHz)
Figure 42. Crosstalk vs. Frequency (LFCSP)
3.0
0.1
11345-544
–140
–160
0.001
–80
25.5
VS = ±2.5V
6 UNITS, SOLDERED TO PCB
2
25.0
1
24.5
OIL BATH
TEMPERATURE
0
24.0
–1
23.5
–2
23.0
–3
22.5
–4
22.0
–5
Figure 43. SHUTDOWN Threshold vs. Supply Voltage from Ground for
Various Temperatures
Rev. B | Page 16 of 25
0
200
400
600
800
1000
1200
TIME (Hours)
Figure 45. Long-Term VOS Drift
1400
21.5
TEMPERATURE (°C)
–100
–60
11345-542
CROSSTALK (dB)
ADA4805-1/ADA4805-2
Data Sheet
ADA4805-1/ADA4805-2
TEST CIRCUITS
+2.5V
VOUT
+2.5V
–2.5V
50Ω
VOUT
CL
2kΩ
0.5V
SHUTDOWN
2kΩ
–2.5V
+
5V
–
11345-404
VIN
20mV p-p
11345-401
RS
–2.5V
Figure 46. Output Capacitive Load Behavior Test Circuit (See Figure 14)
Figure 49. Turn-On Response Test Circuit (See Figure 38 and Figure 40)
+2.5V
IS
+2.5V
VOUT
VOUT
+
5V
–
–2.5V
Figure 47. Current Noise Test Circuit (See Figure 23)
Figure 50. Turn-Off Response Test Circuit (See Figure 39 and Figure 41)
11345-403
+Ib
–Ib
2kΩ
–2.5V
11345-405
–2.5V
11345-402
SHUTDOWN
75kΩ
Figure 48. Input Bias Current Temperature Test Circuit (See Figure 28)
Rev. B | Page 17 of 25
ADA4805-1/ADA4805-2
Data Sheet
THEORY OF OPERATION
AMPLIFIER DESCRIPTION
The ADA4805-1/ADA4805-2 have a bandwidth of 105 MHz and
a slew rate of 160 V/μs. They have an input referred voltage
noise of only 5.9 nV/√Hz. The ADA4805-1/ADA4805-2 operate
over a supply voltage range of 2.7 V to 10 V and consume only
500 μA of supply current at VS = 5 V. The low end of the supply
range allows for −10% variation of a 3 V supply. The amplifiers
are unity-gain stable, and the input structure results in an
extremely low input 1/f noise. The ADA4805-1/ADA4805-2 use
a slew enhancement architecture, as shown in Figure 51. The
slew enhancement circuit detects the absolute difference
between the two inputs. It then modulates the tail current, ITAIL,
of the input stage to boost the slew rate. The architecture allows
higher slew rate and fast settling time with low quiescent
current while maintaining low noise.
SLEW ENHANCEMENT CIRCUIT
VS
For differential voltages above approximately 1.2 V at room
temperature, and 0.8 V at 125°C, the diode clamps begin to
conduct. If large differential voltages must be sustained across
the input terminals, the current through the input clamps must
be limited to less than 10 mA. Series input resistors that are sized
appropriately for the expected differential overvoltage provide
the needed protection.
The ESD clamps begin to conduct for input voltages that are
more than 0.7 V above the positive supply and input voltages
more than 0.7 V below the negative supply. If an overvoltage
condition is expected, the input current must be limited to less
than 10 mA.
SHUTDOWN OPERATION
Figure 53 shows the ADA4805-1/ADA4805-2 shutdown
circuitry. To maintain very low supply current in shutdown
mode, no internal pull-up resistor is supplied; therefore, the
SHUTDOWN pin must be driven high or low externally and
not be left floating. Pulling the SHUTDOWN pin to ≥1 V below
midsupply turns the device off, reducing the supply current to
2.9 μA for a 5 V supply. When the amplifier is powered down,
its output enters a high impedance state. The output impedance
decreases as frequency increases. In shutdown mode, a forward
isolation of −62 dB can be achieved at 100 kHz (see Figure 25).
E
E
ITAIL
TO DETECT
ABSOLUTE
VALUE
VIN–
VIN+
+IN/+INx
+VS
11345-255
–IN/−INx
INPUT
STAGE
2.2R
1.1V
Figure 51. Slew Enhancement Circuit
ESD
SHUTDOWN
INPUT PROTECTION
ESD
+VS
1.8R
TO ENABLE
AMPLIFIER
11345-006
The ADA4805-1/ADA4805-2 are fully protected from ESD
events, withstanding human body model ESD events of ±3.5 kV
and charged device model events of ±1.25 kV with no measured
performance degradation. The precision input is protected with
an ESD network between the power supplies and diode clamps
across the input device pair, as shown in Figure 52.
–VS
Figure 53. Shutdown Circuit
The SHUTDOWN pin is protected by ESD clamps, as shown in
Figure 53. Voltages beyond the power supplies cause these
diodes to conduct. To protect the SHUTDOWN pin, ensure that
the voltage to this pin does not exceed 0.7 V above the positive
supply or 0.7 V below the negative supply. If an overvoltage
condition is expected, the input current must be limited to less
than 10 mA with a series resistor. Table 9 summarizes the
threshold voltages for the powered down and enabled modes for
various supplies.
E
E
BIAS
ESD
ESD
+IN/+INx
ESD
–IN/–INx
ESD
TO THE REST OF THE AMPLIFIER
11345-005
–VS
Figure 52. Input Stage and Protection Diodes
Table 9. Threshold Voltages for Powered Down and Enabled
Modes
Mode
Enabled
Powered Down
Rev. B | Page 18 of 25
+3 V
>+1.1 V
<+0.7 V
+5 V
>+1.9 V
<+1.5 V
±5 V
>−0.9 V
<−1.3 V
+7 V/−2 V
>+1.52 V
<+1.52 V
Data Sheet
ADA4805-1/ADA4805-2
NOISE CONSIDERATIONS
Figure 54 illustrates the primary noise contributors for the
typical gain configurations. The total output noise (vn_out) is the
root sum square of all the noise contributions.
vn_RF = 4kTRF
RF
vn
RG
vn_RG = 4kTRG
+ vn_out –
in–
11345-034
RS
vn_RS = 4kTRS
in+
Figure 55 shows the total referred to input (RTI) noise due to
the amplifier vs. the source resistance. Note that with a
5.9 nV/√Hz input voltage noise and 0.6 pA/√Hz input current
noise, the noise contributions of the amplifier are relatively
small for source resistances from approximately 2.6 kΩ to
47 kΩ.
The Analog Devices silicon germanium (SiGe) bipolar process
makes it possible to achieve a low noise of 5.9 nV/√Hz for the
ADA4805-1/ADA4805-2. This noise is much improved
compared to similar low power amplifiers with a supply current
in the range of hundreds of microamperes.
Figure 54. Noise Sources in Typical Connection
1000
TOTAL NOISE
SOURCE RESISTANCE NOISE
AMPLIFIER NOISE
The output noise spectral density is calculated by
[
]
2

 4kTRG + in− 2 R F 2


where:
k is Boltzmann’s constant.
T is the absolute temperature in degrees Kelvin.
RF and RG are the feedback network resistances, as shown in
Figure 54.
RS is the source resistance, as shown in Figure 54.
in+ and in− represent the amplifier input current noise spectral
density in pA/√Hz.
vn is the amplifier input voltage noise spectral density in
nV/√Hz.
Source resistance noise, amplifier input voltage noise (vn), and
the voltage noise from the amplifier input current noise
(in+ × RS) are all subject to the noise gain term (1 + RF/RG).
Rev. B | Page 19 of 25
100
10
SOURCE RESISTANCE = 47kΩ
SOURCE RESISTANCE = 2.6kΩ
1
100
1k
10k
100k
SOURCE RESISTANCE (Ω)
Figure 55. RTI Noise vs. Source Resistance
1M
11345-051
2

R
R 
4kTR F + 1 + F  4kTRs + in+ 2 RS 2 + v n 2 +  F
 RG 
 RG
RTI NOISE (nV/√Hz)
v n _ out =
ADA4805-1/ADA4805-2
Data Sheet
APPLICATIONS INFORMATION
5
SLEW ENHANCEMENT
0
–1
RF = 4.99kΩ, CF = 1pF
–6
100k
1M
VOUT = 1V p-p
10M
100M
FREQUENCY (Hz)
Figure 58. Peaking in Frequency Response at Selected RF Values
COMPENSATING PEAKING IN LARGE SIGNAL
FREQUENCY RESPONSE
–0.5
0
10
20
30
40
50
60
70
80
90
100
TIME (ns)
11345-254
–1.0
At high frequency, the slew enhancement circuit can contribute to
peaking in the large signal frequency response. Figure 58 shows the
effect of a feedback capacitor on the small signal response, whereas
Figure 59 shows that the same technique is effective for reducing
peaking in the large signal response.
6
Figure 56. Step Response with Selected Output Steps
3
VS = ±2.5V
G = +1
RL = 2kΩ
NORMALIZED GAIN (dB)
NORMALIZED GAIN (dB)
RF = 2.6kΩ, CF = 1pF
–3
–5
0
1
RF = 1kΩ
–2
0
VIN = 2V p-p
VIN = 200mV p-p
VIN = 632mV p-p
VIN = 400mV p-p
–1
–2
VS = ±2.5V
G = +2
RL = 2 kΩ
VIN = 632mV p-p
0
–3
–6
RF = 2.6kΩ, CF = 0pF
RF = 1kΩ, CF = 0pF
RF = 2.6kΩ, CF = 2.7pF
RF = 1 kΩ, CF = 2 pF
–9
–3
–12
VIN = 100mV p-p
–4
–15
100k
–5
1M
10M
–6
100k
1M
10M
FREQUENCY (Hz)
100M
11345-105
FREQUENCY (Hz)
Figure 57. Peaking in Frequency Responses as Signal Level Changes, G = +1
EFFECT OF FEEDBACK RESISTOR ON FREQUENCY
RESPONSE
The amplifiers input capacitance and feedback resistor form a
pole that, for larger value feedback resistors, can reduce phase
margin and contribute to peaking in the frequency response.
Figure 58 shows the peaking for selected feedback resistors (RF)
when the amplifier is configured in a gain of +2. Figure 58 also
shows how peaking can be mitigated with the addition of a
small value capacitor placed across the feedback resistor of the
amplifier.
100M
11345-107
OUTPUT VOLTAGE (V)
1
VOUT = 500mV p-p
2
RF = 4.99kΩ
2
VOUT = 2V p-p
0.5
–1.5
RF = 2.6kΩ
–4
VS = ±2.5V
G = +1
RL = 2kΩ
1.0
VS = ±2.5V
G = +2
RL = 2 kΩ
VIN = 200mV p-p
11345-106
1.5
3
NORMALIZED GAIN (dB)
The ADA4805-1/ADA4805-2 have an internal slew enhancement
circuit that increases the slew rate as the feedback error voltage
increases. This circuit allows the amplifier to settle a large step
response faster, as shown in Figure 56. This is useful in ADC
applications where multiple input signals are multiplexed. The
impact of the slew enhancement can also be seen in the large
signal frequency response, where larger input signals cause a
slight increase in peaking, as shown in Figure 57.
4
Figure 59. Peaking Mitigation in Large Signal Frequency Response
DRIVING LOW POWER, HIGH RESOLUTION
SUCCESSIVE APPROXIMATION REGISTER (SAR)
ADCs
The ADA4805-1/ADA4805-2 are ideal for driving low power,
high resolution SAR ADCs. The 5.9 nV/√Hz input voltage noise
and rail-to-rail output stage of the ADA4805-1/ADA4805-2
help to minimize distortion at large output levels. With its low
power of 500 μA, the amplifier consumes power that is
compatible with low power SAR ADCs, which are usually in the
microwatt (μW) to low milliwatt (mW) range. Furthermore, the
ADA4805-1/ADA4805-2 support a single-supply configuration;
their input common-mode range extends to 0.1 V below the
negative supply, and 1 V below the positive supply.
Rev. B | Page 20 of 25
Data Sheet
ADA4805-1/ADA4805-2
Figure 60 shows a typical 16-bit, single-supply application. The
ADA4805-1/ADA4805-2 drive the AD7980, a 16-bit, 1 MSPS,
SAR ADC in a low power configuration. The AD7980 operates
on a 2.5 V supply and supports an input from 0 V to VREF. In
this case, the ADR435 provides a 5 V reference. The ADA4805-1/
ADA4805-2 are used both as a driver for the AD7980 and as a
reference buffer for the ADR435.
The low-pass filter formed by R3 and C1 reduces the noise to
the input of the ADC (see Figure 60). In lower frequency
applications, the designer can reduce the corner frequency of
the filter to remove additional noise.
+7.5V
ADA4805-1/
ADA4805-2
VDD
C2
10µF
One of the merits of a SAR ADC, like the AD7980, is that its
power scales with the sampling rate. This power scaling makes
SAR ADCs very power efficient, especially when running at a
low sampling frequency. However, the ADC driver used with
the SAR ADC traditionally consumes constant power regardless
of the sampling frequency.
Figure 61 illustrates a method by which the quiescent power of
the ADC driver can be dynamically scaled with the sampling
rate of the system. By providing properly timed signals to the
convert start (CNV) pin of the ADC and the SHUTDOWN pin
of the ADA4805-1/ADA4805-2, both devices can be run at
optimum efficiency.
E
C4
100nF
C3
0.1µF
+5V
+6V
+2.5V
0.1µF
VIN
ADA4805-1/
ADA4805-2
+7.5V
R3
20Ω
IN+
VDD
AD7980
GND CNV
AD7980
IN–
C1
2.7nF
REF VDD
REF
20Ω
2.7nF
GND
TIMING
GENERATOR
11345-310
0V TO
VREF
ADA4805-1/
ADA4805-2
11345-330
5V REF
ADR435
DYNAMIC POWER SCALING
Figure 60. Driving the AD7980 with the ADA4805-1/ADA4805-2
Figure 61. ADA4805-1/ADA4805-2/AD7980 Power Management Circuitry
In this configuration, the ADA4805-1/ADA4805-2 consume
7.2 mW of quiescent power. The measured signal-to-noise ratio
(SNR), total harmonic distortion (THD), and signal-to-noiseand-distortion ratio (SINAD) of the whole system for a 10 kHz
signal are 89.4 dB, 104 dBc, and 89.3 dB, respectively. This
translates to an effective number of bits (ENOB) of 14.5 at
10 kHz, which is compatible with the AD7980 performance.
Table 10 shows the performance of this setup at selected input
frequencies.
Figure 62 illustrates the relative signal timing for power scaling
the ADA4805-1/ADA4805-2 and the AD7980. To prevent any
degradation in the performance of the ADC, the ADA4805-1/
ADA4805-2 must have a fully settled output into the ADC
before the activation of the CNV pin. In this example, the
amplifier is switched to full power mode 3 μs prior to the rising
edge of the CNV signal. The SHUTDOWN pin of the
ADA4805-1/ADA4805-2 is pulled low when the ADC input is
inactive in between samples. The quiescent current of the
amplifier typically falls to 10% of the normal operating value
within 0.9 μs at VS = 5 V. While in shutdown mode, the
ADA4805-1/ADA4805-2 output impedance is high.
E
Table 10. System Performance at Selected Input Frequency for Driving the AD7980 Single-Ended
Input Frequency (kHz)
1
10
20
50
100
ADC Driver
Supply (V)
Gain
7.5
1
7.5
1
7.5
1
7.5
1
7.5
1
Reference Buffer
Supply (V)
Gain
7.5
1
7.5
1
7.5
1
7.5
1
7.5
1
Rev. B | Page 21 of 25
SNR (dB)
89.8
89.4
89.9
88.5
86.3
Results
THD (dBc)
SINAD (dB)
103
89.6
104
89.3
103
89.7
99
88.1
93.7
85.6
ENOB
14.6
14.5
14.6
14.3
13.9
ADA4805-1/ADA4805-2
Data Sheet
SAMPLING FREQUENCY = 100kHz
tS = 10µs
ACQUISITION
ADC
MODE
CONVERSION
ACQUISITION
CONVERSION
ACQUISITION
CONVERSION
CNV
POWERED
ON
ADA4805-1/
ADA4805-2
SHUTDOWN
SHUTDOWN
POWERED
ON
POWERED
ON
SHUTDOWN
SHUTDOWN
tAMP, ON
MINIMUM
POWERED ON TIME = 3µs
3µs
3µs
Vf3
Vf1
Vf2
tf1
tTURNOFF1
tf2
tTURNOFF2
tTURNOFF3
tf3
11345-329
ADA4805-1/
ADA4805-2
OUTPUT
Figure 62. Timing Waveforms
(1)
With power scaling, the quiescent power becomes proportional
to the ratio between the amplifier on time, tAMP, ON, and the
sampling time, tS:
PQ  I Q  VS 
t AMP , ON
tS
(2)
Thus, by dynamically switching the ADA4805-1/ADA4805-2
between shutdown and full power modes between consecutive
samples, the quiescent power of the driver scales with the
sampling rate.
ADA4805-1/ADA4805-2, 6V SINGLE SUPP LY
VIN = 4.72V p-p (–0.5dBFS)
fIN = 100Hz
ON TIME = 3µs
10000
1000
ADA4805-1/ADA4805-2
CONTINUOUSLY ON
ADA4805-1/ADA4805-2
ON TIME = 3µs
100
AD7980 (ADC)
10
10
100
1k
10k
100k
ADC SAMPLING FREQUENCY (Hz/s)
1M
11345-154
P Q = IQ × V S
100000
QUIESCENT POWER CONSUMPTION (µW)
Figure 63 shows the quiescent power of the ADA4805-1/
ADA4805-2 with and without the power scaling. Without power
scaling, the ADA4805-1/ADA4805-2 consumes constant power
regardless of the sampling frequency, as shown in Equation 1.
Figure 63. Quiescent Power Consumption of the ADA4805-1/ADA4805-2 vs.
ADC Sampling Frequency
Rev. B | Page 22 of 25
Data Sheet
ADA4805-1/ADA4805-2
SINGLE-ENDED TO DIFFERENTIAL CONVERSION
LAYOUT CONSIDERATIONS
Most high resolution ADCs have differential inputs to reduce
common-mode noise and harmonic distortion. Therefore, it is
necessary to use an amplifier to convert a single-ended signal
into a differential signal to drive the ADCs.
To ensure optimal performance, careful and deliberate attention
must be paid to the board layout, signal routing, power supply
bypassing, and grounding.
There are two common ways the user can convert a single-ended
signal into a differential signal: either use a differential
amplifier, or configure two amplifiers as shown in Figure 64.
The use of a differential amplifier yields better performance,
whereas the 2-op-amp solution results in lower system cost. The
ADA4805-1/ADA4805-2 solve this dilemma of choosing between
the two methods by combining the advantages of both. Their
low harmonic distortion, low offset voltage, and low bias current
mean that they can produce a differential output that is well
matched with the performance of the high resolution ADCs.
It is important to avoid ground in the areas under and around the
input and output of the ADA4805-1/ADA4805-2. Stray capacitance
between the ground plane and the input and output pads of a
device is detrimental to high speed amplifier performance.
Stray capacitance at the inverting input, together with the
amplifier input capacitance, lowers the phase margin and can
cause instability. Stray capacitance at the output creates a pole in
the feedback loop, which can reduce phase margin and cause
the circuit to become unstable.
Ground Plane
Power Supply Bypassing
Figure 64 shows how the ADA4805-1/ADA4805-2 convert a
single-ended signal into a differential output. The first amplifier
is configured in a gain = +1 with its output then inverted to
produce the complementary signal. The differential output then
drives the AD7982, an 18-bit, 1 MSPS SAR ADC. To further
reduce noise, the user can reduce the values of R1 and R2.
However, note that this increases the power consumption. The
low-pass filter of the ADC driver limits the noise to the ADC.
Power supply bypassing is a critical aspect in the performance
of the ADA4805-1/ADA4805-2. A parallel connection of
capacitors from each power supply pin to ground works best.
Smaller value ceramic capacitors offer better high frequency
response, whereas larger value ceramic capacitors offer better
low frequency performance.
Paralleling different values and sizes of capacitors helps to ensure
that the power supply pins are provided with a low ac impedance
across a wide band of frequencies. This is important for minimizing
the coupling of noise into the amplifier—especially when the
amplifier PSRR begins to roll off—because the bypass capacitors
can help lessen the degradation in PSRR performance.
The measured SNR, THD, and SINAD of the whole system for a
10 kHz signal are 93 dB, 113 dBc, and 93 dB, respectively. This
translates to an ENOB of 15.1 at 10 kHz, which is compatible
with the performance of the AD7982. Table 11 shows the
performance of this setup at selected input frequencies.
Place the smallest value capacitor on the same side of the board
as the amplifier and as close as possible to the amplifier power
supply pins. Connect the ground end of the capacitor directly to
the ground plane.
Table 11. System Performance at Selected Input Frequency
for Driving the AD7982 Differentially
SNR
(dB)
93
93
93
92
89
THD
(dBc)
104
113
110
102
96
Results
SINAD
(dB)
93
93
93
91
88
It is recommended that a 0.1 μF ceramic capacitor with a
0508 case size be used. The 0508 case size offers low series
inductance and excellent high frequency performance. Place a
10 μF electrolytic capacitor in parallel with the 0.1 μF capacitor.
Depending on the circuit parameters, some enhancement to
performance can be realized by adding additional capacitors.
Each circuit is different and must be analyzed individually for
optimal performance.
ENOB
15.1
15.1
15.1
14.8
14.3
R3
22Ω
R2
1kΩ
+7.5V
R1
1kΩ
ADA4805-1/
ADA4805-2
VIN
+2.5V
C1
0.1µF
+7.5V
C4
0.1µF
+5V
C2
2.7nF
IN+ REF
VDD
VDD
AD7982
R4
22Ω
ADA4805-1/
ADA4805-2
IN–
C3
2.7nF
+2.5V
Figure 64. Driving the AD7982 with the ADA4805-1/ADA4805-2
Rev. B | Page 23 of 25
11345-053
Input Frequency
(kHz)
1
10
20
50
100
ADA4805-1/ADA4805-2
Data Sheet
OUTLINE DIMENSIONS
3.00
2.90
2.80
1.70
1.60
1.50
6
5
4
1
2
3
3.00
2.80
2.60
PIN 1
INDICATOR
0.95 BSC
1.90
BSC
1.45 MAX
0.95 MIN
0.15 MAX
0.05 MIN
0.20 MAX
0.08 MIN
10°
4°
0°
SEATING
PLANE
0.50 MAX
0.30 MIN
0.60
BSC
0.55
0.45
0.35
12-16-2008-A
1.30
1.15
0.90
COMPLIANT TO JEDEC STANDARDS MO-178-AB
Figure 65. 6-Lead Small Outline Transistor Package [SOT-23]
(RJ-6)
Dimensions shown in millimeters
2.20
2.00
1.80
6
5
4
1
2
3
0.65 BSC
1.30 BSC
1.00
0.90
0.70
0.10 MAX
COPLANARITY
0.10
2.40
2.10
1.80
1.10
0.80
0.30
0.15
SEATING
PLANE
0.40
0.10
0.22
0.08
COMPLIANT TO JEDEC STANDARDS MO-203-AB
Figure 66. 6-Lead Plastic Surface-Mount Package [SC70]
(KS-6)
Dimensions shown in millimeters
Rev. B | Page 24 of 25
0.46
0.36
0.26
072809-A
1.35
1.25
1.15
Data Sheet
ADA4805-1/ADA4805-2
3.20
3.00
2.80
3.20
3.00
2.80
8
1
5.15
4.90
4.65
5
4
PIN 1
IDENTIFIER
0.65 BSC
0.95
0.85
0.75
15° MAX
1.10 MAX
0.40
0.25
0.80
0.55
0.40
0.23
0.09
6°
0°
10-07-2009-B
0.15
0.05
COPLANARITY
0.10
COMPLIANT TO JEDEC STANDARDS MO-187-AA
Figure 67. 8-Lead Mini Small Outline Package [MSOP]
(RM-8)
Dimensions shown in millimeters
2.48
2.38
2.23
3.10
3.00 SQ
2.90
0.50 BSC
10
6
1.74
1.64
1.49
EXPOSED
PAD
0.50
0.40
0.30
1
5
BOTTOM VIEW
TOP VIEW
0.80
0.75
0.70
SEATING
PLANE
0.30
0.25
0.20
0.05 MAX
0.02 NOM
COPLANARITY
0.08
0.20 MIN
PIN 1
INDICATOR
(R 0.15)
FOR PROPER CONNECTION OF
THE EXPOSED PAD, REFER TO
THE PIN CONFIGURATION AND
FUNCTION DESCRIPTIONS
SECTION OF THIS DATA SHEET.
0.20 REF
02-05-2013-C
PIN 1 INDEX
AREA
Figure 68. 10-Lead Lead Frame Chip Scale Package [LFCSP_WD]
3 mm × 3 mm Body, Very Very Thin, Dual Lead
(CP-10-9)
Dimensions shown in millimeters
ORDERING GUIDE
Model1
ADA4805-1ARJZ-R2
ADA4805-1ARJZ-R7
ADA4805-1AKSZ-R2
ADA4805-1AKSZ-R7
ADA4805-2ARMZ
ADA4805-2ARMZ-R7
ADA4805-2ACPZ-R7
ADA4805-2ACPZ-R2
ADA4805-1ARJZ-EBZ
ADA4805-1AKSZ-EBZ
ADA4805-2ARMZ-EBZ
ADA4805-2ACPZ-EBZ
1
Temperature Range
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
Package Description
6-Lead Small Outline Transistor Package [SOT-23]
6-Lead Small Outline Transistor Package [SOT-23]
6-Lead Plastic Surface-Mount Package [SC70]
6-Lead Plastic Surface-Mount Package [SC70]
8-Lead Mini Small Outline Package [MSOP]
8-Lead Mini Small Outline Package [MSOP]
10-Lead Lead Frame Chip Scale Package [LFCSP_WD]
10-Lead Lead Frame Chip Scale Package [LFCSP_WD]
Evaluation Board for 6-Lead SOT-23
Evaluation Board for 6-Lead SC70
Evaluation Board for 8-Lead MSOP
Evaluation Board for 10-Lead LFCSP
Z = RoHS Compliant Part.
©2014 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D11345-0-12/14(B)
Rev. B | Page 25 of 25
Package Option
RJ-6
RJ-6
KS-6
KS-6
RM-8
RM-8
CP-10-9
CP-10-9
Branding
H3H
H3H
H3H
H3H
H3K
H3K
H3K
H3K
Similar pages