TI DAC8803IDBTG4 Quad, serial input 14-bit multiplying digital-to-analog converter Datasheet

DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
Quad, Serial Input 14-Bit Multiplying Digital-to-Analog Converter
FEATURES
DESCRIPTION
•
•
•
The DAC8803 is a quad, 14-bit, current-output
digital-to-analog converter (DAC) designed to operate
from a single +2.7-V to 5-V supply.
•
•
•
•
•
•
•
•
•
•
•
Relative Accuracy: 1 LSB Max
Differential Nonlinearity: 1 LSB Max
2-mA Full-Scale Current
with VREF = ±10 V
0.5-µs Settling Time
Midscale or Zero-Scale Reset
Four Separate 4Q Multiplying Reference
Inputs
Reference Bandwidth: 10 MHz
Reference Dynamics: -105 dB THD
SPI™-Compatible 3-Wire Interface:
50-MHz
Double Buffered Registers Enable
Simultaneous Multichannel Update
Internal Power-On Reset
Compact SSOP-28 Package
Industry-Standard Pin Configuration
The applied external reference input voltage VREF
determines the full-scale output current. An internal
feedback resistor (RFB) provides temperature tracking
for the full-scale output when combined with an
external I-to-V precision amplifier.
A doubled buffered serial data interface offers
high-speed, 3-wire, SPI and microcontroller
compatible inputs using serial data in (SDI), clock
(CLK), and a chip select (CS). In addition, a serial
data out pin (SDO) allows for daisy chaining when
multiple
packages
are
used.
A
common
level-sensitive load DAC strobe (LDAC) input allows
simultaneous update of all DAC outputs from
previously loaded input registers. Additionally, an
internal power-on reset forces the output voltage to
zero at system turn on. An MSB pin allows system
reset assertion (RS) to force all registers to zero code
when MSB = 0, or to half-scale code when MSB = 1.
APPLICATIONS
•
•
•
Automatic Test Equipment
Instrumentation
Digitally-Controlled Calibration
The DAC8803 is packaged in an SSOP package.
VREFA B C D
D0
D1
D2
D3
D4
D5
D6
D7
D8
D9
D10
D11
D12
D13
A0
A1
SDO
SDI
RFBA
Input
Register
R
DAC A
Register
R
DAC A
IOUTA
AGNDA
RFBB
14
Input
Register
R
DAC B
Register
R
DAC B
IOUTC
AGNDB
RFBC
Input
Register
R
DAC C
Register
R
DAC C
IOUTC
AGNDC
CLK
CS
RFBD
EN
DAC A
B
C
D
2:4
Decode
DGND
Input
Register
R
DAC D
Register
R
DAC D
IOUTD
AGNDD
Power-On
Reset
RS
MSB
AGNDF
LDAC
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
SPI is a trademark of Motorola, Inc.
All trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2005–2006, Texas Instruments Incorporated
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
PACKAGE/ORDERING INFORMATION (1)
PRODUCT
MINIMUM
RELATIVE
ACCURACY
(LSB)
DIFFERENTIAL
NONLINEARITY
(LSB)
SPECIFIED
TEMPERATURE
RANGE
PACKAGELEAD
PACKAGE
DESIGNATOR
DAC8803
±1
±1
-40°C to +85°C
SSOP-28
DB
(1)
ORDERING
NUMBER
TRANSPORT
MEDIA
QUANTITY
DAC8803IDBT
Tape and Reel, 250
DAC8803IDBR
Tape and Reel, 2500
For the most current specifications and package information, see the Package Option Addendum at the end of this document, or see the
TI website at www.ti.com
ABSOLUTE MAXIMUM RATINGS (1)
DAC8803
UNIT
VDD to GND
-0.3 to +8
V
VREF to GND
-18 to +18
V
Logic inputs and output to GND
-0.3 to +8
V
V(IOUT) to GND
-0.3 to VDD + 0.3
V
AGNDX to DGND
-0.3 to +0.3
V
±50
mA
(TJmax - TA)/θJA
W
Input current to any pin except supplies
Package power dissipation
Thermal resistance, θJA
100
°C/W
Maximum junction temperature (TJmax)
150
°C
Operating temperature range, Model A
-40 to +85
°C
Storage temperature range
-65 to +150
°C
(1)
2
28-Lead shrink surface-mount (RS-28)
Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. This is a stress rating only;
functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification
is not implied. Exposure to absolute maximum conditions for extended periods may affect device reliability.
Submit Documentation Feedback
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
ELECTRICAL CHARACTERISTICS
VDD = +2.7 V to +5.5 V; IOUTX = Virtual GND, AGNDX = 0 V, VREFA, B, C, D = 10 V, TA = full operating temperature range,
unless otherwise noted.
DAC8803
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNIT
STATIC PERFORMANCE (1)
Resolution
Relative accuracy
Differential nonlinearity
DNL
Output leakage current
IOUTX
Data = 0000h, TA = 25°C
IOUTX
Data = 0000h, TA = TA max
Full-scale gain error
GFSE
Data = 3FFFh
Full-scale tempco (2)
TCVFS
Feedback resistor
RFBX
±0.75
14
Bits
±1
LSB
±1
LSB
10
nA
20
nA
±3
mV
1
ppm/°C
VDD = 5 V
kΩ
REFERENCE INPUT
VREFX Range
VREFX
-15
Input resistance
RREFX
4
Input resistance match
RREFX
Input capacitance (2)
CREFX
Channel-to-channel
5
15
V
6
kΩ
1
%
5
pF
ANALOG OUTPUT
Output current
Output capacitance (2)
IOUTX
Data = 3FFFh
COUTX
Code-dependent
1.6
2.5
50
mA
pF
LOGIC INPUTS AND OUTPUT
Input low voltage
Input high voltage
VIL
VDD = +2.7 V
0.6
V
VIL
VDD = +5 V
0.8
V
VIH
VDD = +2.7 V
2.1
V
VIH
VDD = +5 V
2.4
V
Input leakage current
IIL
1
µA
Input capacitance (2)
CIL
10
pF
0.4
V
Logic output low voltage
VOL
IOL = 1.6 mA
Logic output high voltage
VOH
IOH = 100 µA
4
V
tCH
25
ns
INTERFACE TIMING (2), (3)
Clock width high
Clock width low
tCL
25
ns
CS to Clock setup
tCSS
0
ns
Clock to CS hold
tCSH
25
tPD
2
Clock to SDO prop delay
Load DAC pulsewidth
ns
20
ns
tLDAC
25
ns
Data setup
tDS
20
ns
Data hold
tDH
20
ns
Load setup
tLDS
5
ns
Load hold
tLDH
25
ns
(1)
(2)
(3)
All static performance tests (except IOUT) are performed in a closed-loop system using an external precision OPA277 I-to-V converter
amplifier. The DAC8803 RFB terminal is tied to the amplifier output. Typical values represent average readings measured at 25°C.
These parameters are specified by design and not subject to production testing.
All input control signals are specified with tR = tF = 2.5 ns (10% to 90% of 3 V) and timed from a voltage level of 1.5 V.
Submit Documentation Feedback
3
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
ELECTRICAL CHARACTERISTICS (continued)
VDD = +2.7 V to +5.5 V; IOUTX = Virtual GND, AGNDX = 0 V, VREFA, B, C, D = 10 V, TA = full operating temperature range,
unless otherwise noted.
DAC8803
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNIT
SUPPLY CHARACTERISTICS
Power supply range
Positive supply current
Power dissipation
Power supply sensitivity
VDD
2.7
5.5
V
2
5
µA
1
2.5
µA
Logic inputs = 0 V
0.025
mW
∆VDD = ±5%
0.006
%
RANGE
IDD
Logic inputs = 0 V,
VDD = +4.5 V to +5.5 V
IDD
Logic inputs = 0 V,
VDD = +2.7 V to +3.6 V
PDISS
PSS
AC CHARACTERISTICS (4)
Output voltage settling time
Reference multiplying BW
DAC glitch impulse
Feedthrough error
Crosstalk error
Digital feedthrough
Total harmonic distortion
Output spot noise voltage
(4)
4
ts
To ±0.1% of full-scale,
Data = 0000h to 3FFFh to 0000h
0.3
µs
ts
To ±0.006% of full-scale,
Data = 0000h to 3FFFh to 0000h
0.5
µs
VREFX = 100 mVRMS, Data = 3FFFh, CFB = 3 pF
10
MHz
nV/s
BW -3 dB
Q
VREFX = 10 V, Data = 1FFFh to 2000h to 1FFFh
1
VOUTX/VREFX
Data = 0000h, VREFX = 100 mVRMS, f = 100 kHz
-70
dB
VOUTA/VREFB
Data = 0000h, VREFB = 100 mVRMS,
Adjacent channel, f = 100 kHz
-100
dB
Q
THD
en
CS = 1 and fCLK = 1 MHz
VREF = 5 VPP, Data = 3FFFh, f = 1 kHz
1
-105
f = 1 kHz, BW = 1 Hz
All ac characteristic tests are performed in a closed-loop system using a THS4011 I-to-V converter amplifier.
Submit Documentation Feedback
12
nV/s
dB
nV/√Hz
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
PIN CONFIGURATIONS
DAC8803
(TOP VIEW)
AGNDA
IOUTA
VREFA
RFBA
MSB
RS
VDD
CS
CLK
SDI
RFBB
VREFB
IOUTB
AGNDB
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
AGNDD
IOUTD
VREFD
RFBD
DGND
VSS(1)
AGNDF
LDAC
SDO
(1)
NC
RFBC
VREFC
IOUTC
AGNDC
Note (1): No internal connection
PIN DESCRIPTION
PIN
NAME
1, 14, 15, 28
AGNDA, AGNDB, AGNDC, AGNDD
DAC A, B, C, D Analog ground
DESCRIPTION
2, 13, 16, 27
IOUTA, IOUTB, IOUTC, IOUTD
DAC A, B, C, D Current output
3, 12, 17, 26
VREFA, VREFB, VREFC, VREFD
DAC A, B, C, D Reference voltage input terminal. Establishes DAC A, B, C, D full-scale
output voltage. Can be tied to VDD.
4, 11, 18, 25
RFBA, RFBB, RFBC, RFBD,
Establish voltage output for DAC A, B, C, D by connecting to external amplifier output.
5
MSB
MSB Bit set during a reset pulse (RS) or at system power-on if tied to ground or VDD.
6
RS
Reset pin, active low. Input register and DAC registers are set to all zeros or half-scale
code (2000h) determined by the voltage on the MSB pin. Register data = 2000h when
MSB = 1.
7
VDD
Positive power-supply input. Specified range of operation +2.7 V to +5.5 V.
8
CS
Chip select; active low input. Disables shift register loading when high. Transfers shift
register data to input register when CS/LDAC goes high. Does not affect LDAC
operation.
9
CLK
Clock input; positive edge triggered clocks data into shift register
10
SDI
Serial data input; data loads directly into the shift register.
19
NC
Not connected; leave floating
20
SDO
Serial data output; input data load directly into shift register. Data appears at SDO, 17
clock pulses after input at the SDI pin.
21
LDAC
Load DAC register strobe; level sensitive active low. Transfers all input register data to
the DAC registers. Asynchronous active low input. See Table 1 for operation.
22
AGNDF
High current analog force ground.
23
VSS
24
DGND
No internal connection.
Digital ground.
Submit Documentation Feedback
5
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
TYPICAL CHARACTERISTICS: VDD = +5 V
At TA = +25°C, +VDD = +5 V, unless otherwise noted.
Channel A
LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
1.0
TA = +25C
0.8
TA = +25C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
0
8192 10240 12288 14336 16383
2048
4096
Digital Input Code
1.0
Figure 2.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = −40 C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
Figure 1.
TA = −40 C
0.8
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
0
8192 10240 12288 14336 16383
2048
4096
Digital Input Code
1.0
Figure 4.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = +85C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
6144 8192 10240 12288 14336 16383
Digital Input Code
Figure 3.
TA = +85C
0.8
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
8192 10240 12288 14336 16383
0
Digital Input Code
Figure 5.
6
6144 8192 10240 12288 14336 16383
Digital Input Code
2048
4096
6144 8192 10240 12288 14336 16383
Digital Input Code
Figure 6.
Submit Documentation Feedback
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
TYPICAL CHARACTERISTICS: VDD = +5 V (continued)
At TA = +25°C, +VDD = +5 V, unless otherwise noted.
Channel B
LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
1.0
TA = +25C
0.8
TA = +25C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
0
8192 10240 12288 14336 16383
2048
4096
Digital Input Code
1.0
Figure 8.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = −40 C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
Figure 7.
TA = −40 C
0.8
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
0
8192 10240 12288 14336 16383
2048
4096
Digital Input Code
1.0
6144 8192 10240 12288 14336 16383
Digital Input Code
Figure 9.
Figure 10.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = +85C
0.8
TA = +85C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
6144 8192 10240 12288 14336 16383
Digital Input Code
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
8192 10240 12288 14336 16383
0
Digital Input Code
Figure 11.
2048
4096
6144 8192 10240 12288 14336 16383
Digital Input Code
Figure 12.
Submit Documentation Feedback
7
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
TYPICAL CHARACTERISTICS: VDD = +5 V (continued)
At TA = +25°C, +VDD = +5 V, unless otherwise noted.
Channel C
LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
1.0
TA = +25C
0.8
TA = +25C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
0
8192 10240 12288 14336 16383
2048
4096
Digital Input Code
1.0
Figure 14.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = −40 C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
Figure 13.
TA = −40C
0.8
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
0
8192 10240 12288 14336 16383
2048
4096
Digital Input Code
1.0
Figure 16.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = +85C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
6144 8192 10240 12288 14336 16383
Digital Input Code
Figure 15.
TA = +85C
0.8
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
8192 10240 12288 14336 16383
0
Digital Input Code
Figure 17.
8
6144 8192 10240 12288 14336 16383
Digital Input Code
2048
4096
6144 8192 10240 12288 14336 16383
Digital Input Code
Figure 18.
Submit Documentation Feedback
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
TYPICAL CHARACTERISTICS: VDD = +5 V (continued)
At TA = +25°C, +VDD = +5 V, unless otherwise noted.
Channel D
LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
1.0
TA = +25C
0.8
TA = +25C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
0
8192 10240 12288 14336 16383
2048
4096
1.0
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = −40 C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
Figure 20.
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
0
8192 10240 12288 14336 16383
2048
4096
Digital Input Code
1.0
6144 8192 10240 12288 14336 16383
Digital Input Code
Figure 21.
Figure 22.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = +85C
0.8
TA = +85C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
8192 10240 12288 14336 16383
Figure 19.
TA = −40 C
0.8
6144
Digital Input Code
Digital Input Code
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
8192 10240 12288 14336 16383
0
Digital Input Code
Figure 23.
2048
4096
6144 8192 10240 12288 14336 16383
Digital Input Code
Figure 24.
Submit Documentation Feedback
9
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
TYPICAL CHARACTERISTICS: VDD = +5 V (continued)
At TA = +25°C, +VDD = +5 V, unless otherwise noted.
SUPPLY CURRENT
vs LOGIC INPUT VOLTAGE
REFERENCE MULTIPLYING BANDWIDTH
180
VDD = +5.0V
140
120
6
0
−6
− 12
− 18
− 24
− 30
− 36
− 42
− 48
− 54
− 60
− 66
− 72
− 78
− 84
− 90
− 96
− 102
− 108
− 114
1 0
0x3FFF
0x2000
0x1000
0x0800
0x0400
0x0200
0x0100
0x0080
0x0040
0x0020
0x0010
0x0008
0x0004
0x0002
0x0001
A ttenu ation (dB)
Supply Current, IDD (µA)
160
100
80
60
40
VDD = +2.7V
20
0
0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
4.0
4.5
5.0
Logic Input Voltage (V)
0x0000
1 00
1k
10k
10 0k
1M
10M
100 M
B and w idth (H z)
Figure 26.
DAC GLITCH
DAC SETTLING TIME
Voltage Output Settling
Output Voltage (5V/div)
Output Voltage (50mV/div)
Figure 25.
Code: 1FFFh to 2000h
Trigger Pulse
LDAC Pulse
Time (0.1µs/div)
Time (0.2µs/div)
Figure 27.
Figure 28.
IDD vs TEMPERATURE
ENDPOINT ERROR vs TEMPERATURE
5.0
3
4.5
2
Endpoint Error (mV)
4.0
IDD (µA)
3.5
3.0
5.0V
2.5
2.0
1.5
1.0
0
−40
0
DAC A
−1
DAC D
−3
−20
0
20
40
60
80
100
−40
Temperature (C)
Figure 29.
10
DAC B
−2
2.7V
0.5
DAC C
1
−20
0
20
40
Temperature ( C)
Figure 30.
Submit Documentation Feedback
60
80
100
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
TYPICAL CHARACTERISTICS: VDD = +2.7 V
At TA = +25°C, +VDD = +2.7 V, unless otherwise noted.
Channel A
LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
1.0
TA = +25C
0.8
TA = +25C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
0
8192 10240 12288 14336 16383
2048
4096
Digital Input Code
1.0
Figure 32.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = −40C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
Figure 31.
TA = −40 C
0.8
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
0
8192 10240 12288 14336 16383
2048
4096
Digital Input Code
1.0
6144 8192 10240 12288 14336 16383
Digital Input Code
Figure 33.
Figure 34.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = +85C
0.8
TA = +85C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
6144 8192 10240 12288 14336 16383
Digital Input Code
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
8192 10240 12288 14336 16383
0
Digital Input Code
Figure 35.
2048
4096
6144 8192 10240 12288 14336 16383
Digital Input Code
Figure 36.
Submit Documentation Feedback
11
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
TYPICAL CHARACTERISTICS: VDD = +2.7 V (continued)
At TA = +25°C, +VDD = +2.7 V, unless otherwise noted.
Channel B
LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
1.0
TA = +25C
0.8
TA = +25C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
0
8192 10240 12288 14336 16383
2048
4096
Digital Input Code
1.0
Figure 38.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = −40C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
Figure 37.
TA = −40C
0.8
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
0
8192 10240 12288 14336 16383
2048
4096
Digital Input Code
1.0
Figure 40.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = +85C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
6144 8192 10240 12288 14336 16383
Digital Input Code
Figure 39.
TA = +85C
0.8
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
8192 10240 12288 14336 16383
0
Digital Input Code
Figure 41.
12
6144 8192 10240 12288 14336 16383
Digital Input Code
2048
4096
6144 8192 10240 12288 14336 16383
Digital Input Code
Figure 42.
Submit Documentation Feedback
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
TYPICAL CHARACTERISTICS: VDD = +2.7 V (continued)
At TA = +25°C, +VDD = +2.7 V, unless otherwise noted.
Channel C
LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
1.0
TA = +25C
0.8
TA = +25C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
0
8192 10240 12288 14336 16383
2048
4096
Digital Input Code
1.0
Figure 44.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = −40 C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
Figure 43.
TA = −40C
0.8
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
0
8192 10240 12288 14336 16383
2048
4096
Digital Input Code
1.0
6144 8192 10240 12288 14336 16383
Digital Input Code
Figure 45.
Figure 46.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = +85C
0.8
TA = +85C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
6144 8192 10240 12288 14336 16383
Digital Input Code
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
8192 10240 12288 14336 16383
0
Digital Input Code
Figure 47.
2048
4096
6144 8192 10240 12288 14336 16383
Digital Input Code
Figure 48.
Submit Documentation Feedback
13
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
TYPICAL CHARACTERISTICS: VDD = +2.7 V (continued)
At TA = +25°C, +VDD = +2.7 V, unless otherwise noted.
Channel D
LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
1.0
TA = +25C
0.8
TA = +25C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
0
8192 10240 12288 14336 16383
2048
4096
Digital Input Code
1.0
Figure 50.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = −40 C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
Figure 49.
TA = −40 C
0.8
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
8192 10240 12288 14336 16383
0
2048
4096
Digital Input Code
1.0
Figure 52.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = +85C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
6144 8192 10240 12288 14336 16383
Digital Input Code
Figure 51.
TA = +85C
0.8
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
2048
4096
6144
8192 10240 12288 14336 16383
0
Digital Input Code
Figure 53.
14
6144 8192 10240 12288 14336 16383
Digital Input Code
2048
4096
6144 8192 10240 12288 14336 16383
Digital Input Code
Figure 54.
Submit Documentation Feedback
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
TYPICAL CHARACTERISTICS: VDD = +2.7 V (continued)
At TA = +25°C, +VDD = +2.7 V, unless otherwise noted.
DAC GLITCH
ENDPOINT ERROR vs TEMPERATURE
3
Endpoint Error (mV)
Output Voltage (50mV/div)
2
Code: 1FFFh to 2000h
DAC C
DAC B
1
0
DAC A
−1
DAC D
−2
LDAC Pulse
−3
−40
Time (0.2µs/div)
−20
0
Figure 55.
20
40
Temperature ( C)
60
80
100
Figure 56.
TIMING INFORMATION
SDI
A1
A0
D13 D12 D11
D10
D9
D8
D7
D6
D1
D0
CLK
Input REG. LD
tCSS
CS
tds
tdh
tch
tcsh
tcl
tlds
LDAC
tpd
SDO
tLDH
tLDAC
Figure 57. DAC8803 Timing Diagram
Submit Documentation Feedback
15
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
THEORY OF OPERATION
CIRCUIT OPERATION
The DAC8803 contains four, 14-bit, current-output, digital-to-analog converters (DACs) respectively. Each DAC
has its own independent multiplying reference input. The DAC8803 uses a 3-wire SPI-compatible serial data
interface, with a configurable asynchronous RS pin for half-scale (MSB = 1) or zero-scale (MSB = 0) preset. In
addition, an LDAC strobe enables four channel simultaneous updates for hardware synchronized output voltage
changes.
D/A Converter
The DAC8803 contains four current-steering R-2R ladder DACs. Figure 58 shows a typical equivalent DAC.
Each DAC contains a matching feedback resistor for use with an external I-to-V converter amplifier. The RFBX pin
is connected to the output of the external amplifier. The IOUTX terminal is connected to the inverting input of the
external amplifier. The AGNDX pin should be Kelvin-connected to the load point in the circuit requiring the full
14-bit accuracy.
The DAC is designed to operate with both negative or positive reference voltages. The VDD power pin is only
used by the logic to drive the DAC switches on and off. Note that a matching switch is used in series with the
internal 5 kΩ feedback resistor. If users are attempting to measure the value of RFB, power must be applied to
VDD in order to achieve continuity. The DAC output voltage is determined by VREF and the digital data (D)
according to Equation 1:
V OUT VREF D
16384
(1)
Note that the output polarity is opposite to the VREF polarity for dc reference voltages.
R
R
VDD
R
RFBX
VREFX
2R
2R
2R
5 kW
R
S2
S1
IOUTX
AGNDF
AGNDX
From other DACs AGND
DGND
Digital interface connections omitted for clarity.
Switches S1 and S2 are closed. VDD must be powered.
Figure 58. Typical Equivalent DAC Channel
The DAC is also designed to accommodate ac reference input signals. The DAC8803 accommodates input
reference voltages in the range of -15 V to +15 V. The reference voltage inputs exhibit a constant nominal input
resistance of 5 kΩ, ±20%. On the other hand, the DAC outputs IOUTA, B, C, D are code-dependent and produce
various output resistances and capacitances.
The choice of external amplifier should take into account the variation in impedance generated by the DAC8803
on the amplifiers' inverting input node. The feedback resistance, in parallel with the DAC ladder resistance,
dominates output voltage noise. For multiplying mode applications, an external feedback compensation capacitor
(CFB) may be needed to provide a critically damped output response for step changes in reference input
voltages.
16
Submit Documentation Feedback
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
Figure 26 shows the gain versus frequency performance at various attenuation settings using a 3 pF external
feedback capacitor connected across the IOUTX and RFBX terminals. In order to maintain good analog
performance, power supply bypassing of 0.01 µF, in parallel with 1 µF, is recommended. Under these conditions,
clean power supply with low ripple voltage capability should be used. Switching power supplies are usually not
suitable for this application because of the higher ripple voltage and PSS frequency-dependent characteristics. It
is best to derive the DAC8803 5-V supply from the system analog supply voltages. (Do not use the digital 5-V
supply.) See Figure 59.
15 V
2R
Analog
Power
Supply
5V
R
VDD
R
R
R
RFBX
VREFX
2R
2R
2R
5 kW
R
15 V
S2
S1
IOUTX
AGNDF
AGNDX
From other DACs AGND
VCC
A1
VOUT
VEE
Load
DGND
Digital interface connections omitted for clarity.
Switches S1 and S2 are closed. VDD must be powered.
Figure 59. Recommended Kelvin-Sensed Hookup
Submit Documentation Feedback
17
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
VREF A B C D
CS
EN
VDD
CLK
SDI
SDO
D0
D1
D2
D3
D4
D5
D6
D7
D8
D9
D10
D11
D12
D13
A0
A1
14
RFBA
DAC A
Register R
Input
Register R
DAC A
IOUTA
AGNDA
RFBB
DAC B
Register R
Input
Register R
DAC B
DAC A
B
C
D
2:4
Decode
IOUTC
AGNDB
RFBC
DAC C
Register R
Input
Register R
DAC C
IOUTC
AGNDC
RFBD
DAC D
Register R
Input
Register R
DAC D
IOUTD
AGNDD
Set MSB
Set
MSB
PowerOn
Reset
DGND
AGNDF
MSB
LDAC
RS
Figure 60. System Level Digital Interfacing
SERIAL DATA INTERFACE
The DAC8803 uses a 3-wire (CS, SDI, CLK) SPI-compatible serial data interface. Serial data of the DAC8803 is
clocked into the serial input register in a 16-bit data-word format. MSB bits are loaded first. Table 2 defines the
16 data-word bits for the DAC8803.
Data is placed on the SDI pin, and clocked into the register on the positive clock edge of CLK subject to the data
setup and data hold time requirements specified in the Interface Timing Specifications. Data can only be clocked
in while the CS chip select pin is active low. For the DAC8803, only the last 16 bits clocked into the serial register
are interrogated when the CS pin returns to the logic high state.
Since most microcontrollers output serial data in 8-bit bytes, two right-justified data bytes can be written to the
DAC8803. Keeping the CS line low between the first and second byte transfers results in a successful serial
register update.
18
Submit Documentation Feedback
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
Once the data is properly aligned in the shift register, the positive edge of the CS initiates the transfer of new
data to the target DAC register, determined by the decoding of address bits A1and A0. For the DAC8803,
Table 2 and Table 3 define the characteristics of the software serial interface. Figure 61 shows the equivalent
logic interface for the key digital control pins for the DAC8803.
To Input Register
A
B
C
D
Address
Decoder
CS
EN
CLK
Shift Register
SDI
17th
Clock
SDO
Figure 61. DAC8803 Equivalent Logic Interface
Two additional pins RS and MSB provide hardware control over the preset function and DAC register loading. If
these functions are not needed, the RS pin can be tied to logic high. The asynchronous input RS pin forces all
input and DAC registers to either the zero-code state (MSB = 0), or the half-scale state (MSB = 1).
POWER ON RESET
When the VDD power supply is turned on, an internal reset strobe forces all the Input and DAC registers to the
zero-code state or half-scale, depending on the MSB pin voltage. The VDD power supply should have a smooth
positive ramp without drooping in order to have consistent results, especially in the region of VDD = 1.5 V to
2.3 V. The DAC register data stays at zero or half-scale setting until a valid serial register data load takes place.
ESD Protection Circuits
All logic-input pins contain back-biased ESD protection zener diodes connected to ground (DGND) and VDD as
shown in Figure 62.
VDD
Digital
Inputs
250 W
DGND
Figure 62. Equivalent ESD Protection Circuits
Submit Documentation Feedback
19
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
PCB LAYOUT
The DAC8803 is a high-accuracy DAC that can have its performance compromised by grounding and printed
circuit board (PCB) lead trace resistance. The 14-bit DAC8803 with a 10-V full-scale range has an LSB value of
610 µV. The ladder and associated reference and analog ground currents for a given channel can be as high as
2 mA. With this 2 mA current level, a series wiring and connector resistance of only 305 mΩ will cause 1 LSB of
voltage drop. The preferred PCB layout for the DAC8803 is to have all AGNDX pins connected directly to an
analog ground plane at the unit. The non-inverting input of each channel I/V converter should also either connect
directly to the analog ground plane or have an individual sense trace back to the AGNDX pin connection. The
feedback resistor trace to the I/V converter should also be kept short and low resistance to prevent IR drops from
contributing to gain error. This attention to wiring ensures the optimal performance of the DAC8803.
Table 1. Control Logic Truth Table (1)
CS
CLK
LDAC
RS
MSB
H
X
H
H
X
No effect
Latched
Latched
L
L
H
H
X
No effect
Latched
Latched
L
↑+
H
H
X
Shift register data advanced one bit
Latched
Latched
L
H
H
H
X
No effect
Latched
Latched
INPUT REGISTER
DAC REGISTER
Latched
H
H
X
No effect
Selected DAC updated
with current SR contents
X
L
H
X
No effect
Latched
Transparent
X
H
H
X
No effect
Latched
Latched
H
X
↑+
H
X
No effect
Latched
Latched
H
X
H
L
0
No effect
Latched data = 0000h
Latched data = 0000h
H
X
H
L
H
No effect
Latched data = 2000h
Latched data = 2000h
↑+
L
H
H
(1)
SERIAL SHIFT REGISTER
↑+ Positive logic transition; X = Do not care
Table 2. Serial Input Register Data Format, Data Loaded MSB First (1)
Bit
B15
(MSB)
B14
B13
B12
B11
B10
B9
B8
B7
B6
B5
B4
B3
B2
B1
B0 (LSB)
Data
A1
A0
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
(1)
Only the last 16 bits of data clocked into the serial register (address + data) are inspected when the CS line positive edge returns to
logic high. At this point an internally generated load strobe transfers the serial register data contents (bits D13-D0) to the decoded
DAC-input-register address determined by bits A1 and A0. Any extra bits clocked into the DAC8803 shift register are ignored; only the
last 16 bits clocked in are used. If double-buffered data is not needed, the LDAC pin can be tied logic low to disable the DAC registers.
Table 3. Address Decode
20
A1
A0
DAC DECODE
0
0
DAC A
0
1
DAC B
1
0
DAC C
1
1
DAC D
Submit Documentation Feedback
DAC8803
www.ti.com
SBAS340C – JANUARY 2005 – REVISED FEBRUARY 2006
APPLICATION INFORMATION
The DAC8803, a 2-quadrant multiplying DAC, can be used to generate a unipolar output. The polarity of the
full-scale output IOUT is the inverse of the input reference voltage at VREF.
Some applications require full 4-quadrant multiplying capabilities or bipolar output swing, as shown in Figure 63.
An additional external op amp A2 is added as a summing amp. In this circuit the first and second amps (A1 and
A2) provide a gain of 2X that widens the output span to 20 V. A 4-quadrant multiplying circuit is implemented by
using a 10-V offset of the reference voltage to bias A2. According to the following circuit transfer equation
(Equation 2), input data (D) from code 0 to full scale produces output voltages of VOUT = -10 V to VOUT = 10 V.
V OUT D 1 V
8192
REF
(2)
10 kW
10 V
5 kW
10 kW
A2
OPA277
VOUT
VREF
-10 V < VOUT < +10 V
VDD
VREFX
RFBX
IOUTX
One Channel
DAC8803
AGNDF
A1
OPA277
AGNDX
Digital interface connections omitted for clarity.
Figure 63. Four-Quadrant Multiplying Application Circuit
Cross-Reference
The DAC8803 has an industry-standard pinout. Table 4 provides the cross-reference information.
Table 4. Cross-Reference
PRODUCT
INL (LSB)
DNL (LSB)
SPECIFIED
TEMPERATURE
RANGE
DAC8803IDB
±1
±1
-40°C to +85°C
PACKAGE
DESCRIPTION
PACKAGE
OPTION
CROSSREFERENCE PART
28-Lead MicroSOIC
SSOP-28
AD5554BRS
Submit Documentation Feedback
21
PACKAGE OPTION ADDENDUM
www.ti.com
26-Jun-2008
PACKAGING INFORMATION
Orderable Device
Status (1)
Package
Type
Package
Drawing
Pins Package Eco Plan (2)
Qty
DAC8803IDBR
ACTIVE
SSOP
DB
28
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
DAC8803IDBRG4
ACTIVE
SSOP
DB
28
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
DAC8803IDBT
ACTIVE
SSOP
DB
28
250
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
DAC8803IDBTG4
ACTIVE
SSOP
DB
28
250
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
Lead/Ball Finish
MSL Peak Temp (3)
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in
a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check
http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements
for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered
at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and
package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS
compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame
retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder
temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the
accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take
reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on
incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited
information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI
to Customer on an annual basis.
Addendum-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
30-Jan-2009
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
Diameter Width
(mm) W1 (mm)
A0 (mm)
B0 (mm)
K0 (mm)
P1
(mm)
W
Pin1
(mm) Quadrant
DAC8803IDBR
SSOP
DB
28
2000
330.0
16.4
8.1
10.4
2.5
12.0
16.0
Q1
DAC8803IDBT
SSOP
DB
28
250
330.0
16.4
8.1
10.4
2.5
12.0
16.0
Q1
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
30-Jan-2009
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
DAC8803IDBR
SSOP
DB
28
2000
346.0
346.0
33.0
DAC8803IDBT
SSOP
DB
28
250
346.0
346.0
33.0
Pack Materials-Page 2
MECHANICAL DATA
MSSO002E – JANUARY 1995 – REVISED DECEMBER 2001
DB (R-PDSO-G**)
PLASTIC SMALL-OUTLINE
28 PINS SHOWN
0,38
0,22
0,65
28
0,15 M
15
0,25
0,09
8,20
7,40
5,60
5,00
Gage Plane
1
14
0,25
A
0°–ā8°
0,95
0,55
Seating Plane
2,00 MAX
0,10
0,05 MIN
PINS **
14
16
20
24
28
30
38
A MAX
6,50
6,50
7,50
8,50
10,50
10,50
12,90
A MIN
5,90
5,90
6,90
7,90
9,90
9,90
12,30
DIM
4040065 /E 12/01
NOTES: A.
B.
C.
D.
All linear dimensions are in millimeters.
This drawing is subject to change without notice.
Body dimensions do not include mold flash or protrusion not to exceed 0,15.
Falls within JEDEC MO-150
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements,
and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are
sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s standard
warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where
mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right,
or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a
warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual
property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied
by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive
business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional
restrictions.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all
express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not
responsible or liable for any such statements.
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably
be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing
such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and
acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products
and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be
provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in
such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at
the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are
designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated
products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
Products
Amplifiers
Data Converters
DLP® Products
DSP
Clocks and Timers
Interface
Logic
Power Mgmt
Microcontrollers
RFID
RF/IF and ZigBee® Solutions
amplifier.ti.com
dataconverter.ti.com
www.dlp.com
dsp.ti.com
www.ti.com/clocks
interface.ti.com
logic.ti.com
power.ti.com
microcontroller.ti.com
www.ti-rfid.com
www.ti.com/lprf
Applications
Audio
Automotive
Broadband
Digital Control
Medical
Military
Optical Networking
Security
Telephony
Video & Imaging
Wireless
www.ti.com/audio
www.ti.com/automotive
www.ti.com/broadband
www.ti.com/digitalcontrol
www.ti.com/medical
www.ti.com/military
www.ti.com/opticalnetwork
www.ti.com/security
www.ti.com/telephony
www.ti.com/video
www.ti.com/wireless
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2009, Texas Instruments Incorporated
Similar pages