STMicroelectronics AN2782 Solution for designing a 400 w fixed-off-time controlled Datasheet

AN2782
Application note
Solution for designing a 400 W fixed-off-time controlled
PFC preregulator with the L6562A
Introduction
In addition to the transition mode (TM) and fixed-frequency continuous conduction mode
(FF-CCM) operation of PFC pre-regulators, a third approach is proposed that couples the
simplicity and affordability of TM operation with the high-current capability of FF-CCM
operation. This solution is a peak current-mode control with fixed off-time (FOT). Design
equations are given and a practical design for a 400 W board is illustrated and evaluated.
Two methods of controlling power factor corrector (PFC) pre-regulators based on boost
topology are currently in use: the fixed-frequency (FF) PWM and the transition mode (TM)
PWM (fixed on-time, variable frequency). The first method employs average current-mode
control, a relatively complex technique requiring sophisticated controller ICs (e.g. the
L4981A/B from STMicroelectronics) and a considerable component count. The second one
uses the simpler peak current-mode control, which is implemented with cheaper controller
ICs (e.g. the L6561, L6562, L6562A from STMicroelectronics), much fewer external parts
and is therefore much less expensive. In the first method the boost inductor works in
continuous conduction mode (CCM), while TM makes the inductor work on the boundary
between continuous and discontinuous mode, by definition. For a given power throughput,
TM operation involves higher peak currents as compared to FF-CCM (Figure 1 and 2).
Figure 1.
Line, inductor, switch and diode
currents in FF-CCM PFC
"CCM" type
IL
IAC
Figure 2.
Line, inductor, switch and diode
currents in TM PFC
"TM" type
IL
IAC
ON
MOSFET
OFF
ON
MOSFET
OFF
This demonstration, consistent with the above mentioned cost considerations, suggests the
use of TM in a lower power range, while FF-CCM is recommended for higher power levels.
This criterion, though always true, is sometimes difficult to apply, especially for a midrange
power level, around 150-300 W. The assessment of which approach gives the better
cost/performance trade-off needs to be done on a case-by-case basis, considering the cost
and the stress of not only power semiconductors and magnetic but also of the EMI filter. At
the same power level, the switching frequency component to be filtered out in a TM system
is twice the line current, whereas it is typically 1/3 or 1/4 in a CCM system.
March 2010
Doc ID 14763 Rev 2
1/39
www.st.com
Contents
AN2782
Contents
1
Introduction to FOT control . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
2
Operation of an FOT-controlled PFC pre-regulator . . . . . . . . . . . . . . . . 5
3
The circuit implementing the line-modulated fixed off-time with the new
L6562A . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
4
Designing a fixed off-time PFC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
4.1
Input specification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
4.2
Operating condition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
4.3
Power section design . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
4.3.1
Bridge rectifier . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
4.3.2
Input capacitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
4.3.3
Output capacitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
4.3.4
Boost inductor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
4.3.5
Power MOSFET selection and the dissipation . . . . . . . . . . . . . . . . . . . . 16
4.3.6
Boost diode selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
4.3.7
L6562A biasing circuitry . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
5
Design example using the L6562A FOT PFC Excel spreadsheet . . . . 28
6
EVL6562A-400W demonstration board . . . . . . . . . . . . . . . . . . . . . . . . . 30
7
Test results and significant waveforms . . . . . . . . . . . . . . . . . . . . . . . . 32
8
L6562A layout hints . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36
9
Reference . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
10
Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
2/39
Doc ID 14763 Rev 2
AN2782
List of figures
List of figures
Figure 1.
Line, inductor, switch and diode currents in FF-CCM PFC. . . . . . . . . . . . . . . . . . . . . . . . . . 1
Figure 2.
Line, inductor, switch and diode currents in TM PFC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Figure 3.
Basic waveforms for fixed-frequency PWM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Figure 4.
Basic waveforms for fixed off-time PWM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Figure 5.
Block diagram of an FOT-controlled PFC pre-regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Figure 6.
Circuit implementing FOT control with the L6562A. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Figure 7.
ZCD pin signal with the fixed off-time generator circuit. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Figure 8.
Switching frequency fixing the line voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Figure 9.
The effect of fixing OFF-time - boundary between DCM and CCM . . . . . . . . . . . . . . . . . . 15
Figure 10. Conduction losses and total losses in the two STP12NM50 MOSFETs for the 400 W FOT
PFC
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Figure 11. L6562A internal schematic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Figure 12. Bode plot - open-loop transfer function. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Figure 13. Bode plot - phase . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Figure 14. Multiplier characteristics family . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Figure 15. Switching frequency function on the peak of the sinusoid input voltage waveform and the corresponding off-time value . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
Figure 16. Off-time vs. input mains voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
Figure 17. Switching frequency vs. input mains voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
Figure 18. Excel spreadsheet design specification input table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
Figure 19. Other design data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
Figure 20. Excel spreadsheet FOT PFC schematic. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
Figure 21. Excel spreadsheet BOM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
Figure 22. EVL6562A-400W demonstration board . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Figure 23. Wide-range 400 W demonstration board electrical circuit (EVL6562A-400W) . . . . . . . . . . 31
Figure 24. EVL6562A-400W compliance to EN61000-3-2 standard at full load . . . . . . . . . . . . . . . . . 32
Figure 25. EVL6562A-400W compliance to JEIDA-MITI standard at full load . . . . . . . . . . . . . . . . . . . 32
Figure 26. EVL6562A-400W compliance to EN61000-3-2 standard at 70 W . . . . . . . . . . . . . . . . . . . 32
Figure 27. EVL6562A-400W compliance to JEIDA-MITI standard at 70 W . . . . . . . . . . . . . . . . . . . . . 32
Figure 28. Power factor vs. Vin and load . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
Figure 29. THD vs. Vin and load . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
Figure 30. Efficiency vs. Vin and load . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
Figure 31. Static Vout regulation vs. Vin and load . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
Figure 32. EVL6562A-400W: input current waveform at 100 V - 50 Hz - 400 W load . . . . . . . . . . . . . 34
Figure 33. EVL6562A-400W: input current waveform at 230 V -50 Hz - 400 W load . . . . . . . . . . . . . 34
Figure 34. EVL6562A-400W: input current waveform at 100 V - 50 Hz - 200 W load . . . . . . . . . . . . . 34
Figure 35. EVL6562A-400W: input current waveform at 230 V - 50 Hz - 200 W load . . . . . . . . . . . . . 34
Figure 36. EVL6562A-400W: input current waveform at 100 V - 50 Hz - 70 W load . . . . . . . . . . . . . . 35
Figure 37. EVL6562A-400W: input current waveform at 230 V - 50 Hz - 70 W load . . . . . . . . . . . . . . 35
Doc ID 14763 Rev 2
3/39
Introduction to FOT control
1
AN2782
Introduction to FOT control
In this area where the TM/CCM usability boundary is uncertain, a third approach that
couples the simplicity and affordability of TM operation with the high-current capability of
CCM operation can be a solution to the dilemma. Generally speaking, FF PWM is not the
only alternative when CCM operation is desired. FF PWM modulates both switch ON and
OFF times (their sum is constant by definition), and a given converter operates in either
CCM or DCM depending on the input voltage and the loading conditions. Exactly the same
result can be achieved if the ON-time only is modulated and the OFF-time is kept constant,
in which case, however, the switching frequency is no longer fixed (Figure 3 and Figure 4).
This is referred to as “fixed off-time” (FOT) control. Peak-current-mode control can still be
used.
Figure 3.
Gate drive
signal
Basic waveforms for fixedfrequency PWM
TON'
TOFF'
TON'
TOFF
TON
TON
TSW
Figure 4.
TOFF'
TON'
TOFF
TON
Gate drive
signal
Basic waveforms for fixed off-time
PWM
TON'
TOFF
TSW'
TON
TOFF
TSW
TSW
TON'
TOFF
TSW'
TON
TOFF
TON'
TON
TSW
An important point is that FOT control does not need a specialized control IC. A simple
modification of a standard TM PFC controller operation, requiring just a few additional
passive parts and no significant extra cost, is all that is needed.
4/39
Doc ID 14763 Rev 2
AN2782
2
Operation of an FOT-controlled PFC pre-regulator
Operation of an FOT-controlled PFC pre-regulator
Figure 5 shows a block diagram of an FOT-controlled PFC pre-regulator. An error amplifier
(VA) compares a portion of the pre-regulator's output voltage Vout with a reference VREF
and generates an error signal VC proportional to their difference. VC, a DC voltage by
hypothesis, is fed into an input of the multiplier block and multiplied by a portion of the
rectified input voltage VMULT. At the output of the multiplier, there will be a rectified sinusoid,
VCSREF, whose amplitude is proportional to that of VMULT and to VC, which represents the
sinusoidal reference for PWM modulation. VCSREF is fed into the inverting input of a
comparator that, on the non-inverting input, receives the voltage VCS on the sense resistor
Rsense, proportional to the current flowing through the switch M (typically a MOSFET) and
the inductor L during the ON-time of M. When the two voltages are equal, the comparator
resets the PWM latch and M, supposedly already ON, is switched off.
Figure 5.
Block diagram of an FOT-controlled PFC pre-regulator
As a result, VCSREF determines the peak current through M and the inductor L. As VCSREF is
a rectified sinusoid, the inductor peak current is enveloped by a rectified sinusoid as well.
The line current Iin will be the average inductor current that is the low-frequency component
of the inductor current resulting from the low-pass filtering operated by the EMI filter.
The PWM latch output Q going high activates the timer that, after a predetermined time
TOFF has elapsed, sets the PWM latch, thus turning M on and starting another switching
cycle. If TOFF is such that the inductor current does not fall to zero, the system operates in
CCM. It is apparent that FOT control requires nearly the same architecture as TM control,
just the way the off-time of M is determined changes. It is not a difficult task to modify
externally the operation of the standard TM PFC controller so that the off-time of M is fixed.
As a controller we will refer to the L6562A [4], which is suitable for a few hundred watts
power applications because of its gate drive capability and its high noise immunity.
For a more detailed and complex description of the fixed off-time technique and in particular
the line modulated FOT, please refer to [7].
Doc ID 14763 Rev 2
5/39
The circuit implementing the line-modulated fixed off-time with the new L6562A
3
AN2782
The circuit implementing the line-modulated fixed
off-time with the new L6562A
The circuit that implements LM-FOT control with the L6562A is shown in Figure 6. During
the ON-time of the MOSFET the gate voltage VGD = 15 V is high, the diode D is forwardbiased and the voltage at the ZCD pin is internally clamped at VZCDclamp ≈ 5.7 V. During the
off-time of M VGD = 10 V is low, the diode D is reverse-biased and the voltage at the pin
decays with an exponential law until it reaches the triggering threshold (VZCDtrigger ≈ 0.7 V)
that causes the switch to turn on. The time needed for the ZCD voltage to go from VZCDclamp
to VZCDtrigger defines the duration of the off-time TOFF.
Figure 6.
Circuit implementing FOT control with the L6562A
The circuit of Figure 6 makes TOFF a function of the RMS line voltage thanks to the peakholding effect of T1 (which acts as a buffer) along with R and C whose time constant is
significantly longer than a line half-cycle. With the addition of R0 and T, as long as the
voltage on the ZCD pin during TOFF is above Vmult+VBE, C is discharged through R and R0,
following the law:
t⋅(R +R 0 )
⎡
⎤ −
R
R
′ (t) = ⎢VZCDclamp −
VZCD
⋅ (Vmult + VBE )⎥ ⋅ e (RR0 )⋅C +
⋅ (Vmult + VBE ) (1)
R
+
R
R
0
0 +R
⎣
⎦
As V’ZCD(t) falls below Vmult+VBE, T1 is cut off and C is discharged through R only, so that
its evolution from that point on is described by:
t
′′ (t) =
VZCD
−
R
⋅ (Vmult + VBE ) ⋅ e R⋅C
R0 + R
(2)
V'ZCD(t) decreases from VZCDclamp = 5.7 V to Vmult+VBE in the following time period t':
t′ = −
6/39
⎡
⎤
(Vmult + VBE ) ⋅ R0
R ⋅ R0
⋅ C ⋅ ln⎢
⎥
R + R0
⎢⎣ VZCDclamp ⋅ (R + R 0 ) − (Vmult + VBE ) ⋅ R ⎥⎦
Doc ID 14763 Rev 2
(3)
The circuit implementing the line-modulated fixed off-time with the new L6562A
and V''ZCD(t) decreases from Vmult+VBE to VZCDtriggering = 0.7 V level in the following time
period t'':
⎡ VZCDtrigger ⎤
t′′ = −RC ⋅ ln⎢
⎥
⎣ Vmult + VBE ⎦
(4)
Figure 7 illustrates the signal on the ZCD pin with the two discharging time constants
depending on the two resistors R, R0 and the L6562A parameters, particularly the upper
clamp voltage and the triggering voltage of the ZCD pin.
Figure 7.
ZCD pin signal with the fixed off-time generator circuit
6
VZCDclamp = 5.7V
5
Vzcd (V)
AN2782
′ (t )
VZCD
4
Vmult + VBE
3
′′ (t )
VZCD
2
VZCDtrigger = 0.7V
1
0
0
2
4
usec
6
8
t ′′
t′
TOFF
The sum of the two time periods is the OFF-time function:
⎡ R
⎡
⎤
⎛ VZCDtrigger ⎞⎤
(Vmult + VBE ) ⋅ R 0
0
⎟⎥
⋅ ln ⎢
TOFF = −RC ⋅ ⎢
⎥ + ln⎜⎜
⎟
⎢⎣ R + R 0
⎢⎣ VZCDclamp ⋅ (R + R 0 ) − (Vmult + VBE ) ⋅ R ⎥⎦
⎝ (Vmult + VBE ) ⎠⎥⎦
(5)
In this way, once the multiplier operating point (that is, the Vmult /VAC ratio) is fixed, with a
proper selection of R and R0 it is possible to increase TOFF with the line voltage so that, at
maximum line voltage, it is always TON>TONmin = 450 ns for the L6562A [4]. This is a
condition needed in order to avoid line distortion [7].
It is easy to see that TOFF is now a function of the instantaneous line voltage. We will refer to
this technique as “line-modulated fixed off-time” (LM-FOT) [7].
This modification, though simple, introduces profound changes in the timing relationships,
with a positive influence on the energetic relationships. From the control point of view,
modulating TOFF is a feedforward term that modifies the gain but does not change its
Doc ID 14763 Rev 2
7/39
The circuit implementing the line-modulated fixed off-time with the new L6562A
AN2782
characteristics. Consequently, all of the properties of the standard FOT control are
maintained.
Due to the highly non-linear nature of the TOFF modulation introduced by T1 and R0, its
effects are discussed only qualitatively and the quantitative aspects are provided graphically
for a specific case in [7].
As a practical rule, it is convenient to first select a capacitor and then to calculate the resistor
needed to achieve the desired TOFF (see Section 4.3.7).
As the gate voltage VGD goes high, the resistor Rs charges the timing capacitor C as quickly
as possible up to VZCDclamp, without exceeding clamp rating (IZCDx =10 mA). Then it must
fulfill the following inequalities:
VGDx − VZCDclamp − VF
VGD − VZCDclamp − VF
< Rs < R ⋅
VZCDclamp
VZCDclamp
IZCDx +
R
(6)
where VGD (assume VGD = 10 V) is the voltage delivered by the gate driver, VGDx = 15 V its
maximum value, and VF the forward drop on D.
When working at high line/light load the on-time of the power switch becomes very short and
the resistor Rs alone is no longer able to charge C up to VZCDclamp. The speed-up capacitor
Cs is then used in parallel to Rs. This capacitor causes an almost instantaneous charge of C
up to a level, after that Rs completes the charge up to VZCDclamp. It is important that the
steep edge caused by Cs does not reach the clamp level, otherwise the internal clamp of the
L6562A undergoes uncontrolled current spikes (limited only by the dynamic resistance of
the 1N4148 and the ESR of Cs) that could overstress the IC. Cs must then be:
Cs < C
8/39
VZCDclamp
VGDx − VZCDclamp − VF
Doc ID 14763 Rev 2
(7)
AN2782
Designing a fixed off-time PFC
4
Designing a fixed off-time PFC
4.1
Input specification
The following is a possible design flowchart in reference to a fixed off-time mode PFC using
the L6562A. This first part is a detailed specification of the operating conditions of the circuit
that is needed for the following calculations in Section 4.2. In this example a 400 W, wide
input range mains PFC circuit has been considered. Some design criteria are also given.
●
Mains voltage range (Vac rms):
●
Minimum mains frequency:
●
Rated output power (W):
VACmin = 90 Vac
VACmax = 265 Vac
(8)
fl = 47 Hz
(9)
Pout = 400 W
(10)
Because the PFC is a boost topology the regulated output voltage depends strongly on the
maximum AC input voltage. In fact, for correct boost operation the output voltage must
always be higher than the input and thus, because Vin max is VAC max ⋅ 2 = 374 Vpk, the
output has been set at 400 Vdc as the typical value. If the input voltage is higher, as typical
in ballast applications, the output voltage must be set higher accordingly. As a rule of thumb
the output voltage must be set 6/7% higher than the maximum input voltage peak.
●
Regulated DC output voltage (Vdc):
Vout = 400 V
(11)
The target efficiency and PF are set here at minimum input voltage and maximum load.
They are used for the following operating condition calculation of the PFC. Of course at high
input voltage the efficiency is higher.
●
Expected efficiency (%):
●
Expected power factor:
η=
Pout
= 90%
Pin
PF = 0.99
(12)
(13)
Because of the narrow loop voltage bandwidth, the PFC output can face overvoltages at
startup or in case of load transients. To protect from excessive output voltage that can
overstress the output components and the load, the L6562A integrates an OVP. The
overvoltage protection sets the extra voltage overimposed to Vout:
●
Maximum output overvoltage (Vdc):
Doc ID 14763 Rev 2
ΔOVP = 40 V
(14)
9/39
Designing a fixed off-time PFC
AN2782
The mains frequency generates a 2fL voltage ripple on the output voltage at full load. The
ripple amplitude determines the current flowing into the output capacitor and the ESR.
Additionally, a certain holdup capability in case of mains dips can be requested from the
PFC in which case the output capacitor must also be dimensioned, taking into account the
required minimum voltage value (Vout min) after the elapsed holdup time (tHold).
●
Maximum output low frequency ripple:
●
Minimum output voltage after line drop (Vdc):
●
Holdup capability (ms):
ΔVout = 10 V
(15)
Vout min = 300 V
(16)
t Hold = 20 ms
(17)
The PFC minimum switching frequency is the one of the main parameters used to
dimension the boost inductor. Here we consider the switching frequency at low mains on the
top of the sinusoid and at full load conditions. As a rule of thumb, it must be higher than the
audio bandwidth in order to avoid audible noise and additionally it must not interfere with the
L6562A minimum internal starter period, as given in the datasheet. On the other hand, if the
minimum frequency is set too high the circuit shows excessive losses at higher input voltage
and probably operates skipping switching cycles not only at light load. Typical minimum
frequency range is 55÷95 kHz for wide range operation.
●
Minimum switching frequency (kHz):
fsw min = 72 kHz
(18)
Where fswmin = 1/(T+220 nsec) due to the ZCD - gate drive signal delay typical of the
L6562A.
The design will be done on the basis of a ripple factor (the ratio of the maximum current
ripple amplitude to the inductor peak current at minimum line voltage) kr=0.36.
●
k r = 0.34
Ripple factor
(19)
In order to properly select the power components of the PFC and dimension the heat sinks
in case they are needed, the maximum operating ambient temperature around the PFC
circuitry must be known. Please note that this is not the maximum external operating
temperature of the entire equipment, but it is the local temperature at which the PFC
components are working.
●
10/39
Maximum ambient temperature (°C)
Doc ID 14763 Rev 2
Tambx = 50 °C
(20)
AN2782
4.2
Designing a fixed off-time PFC
Operating condition
The first step is to define the main parameters of the circuit, using the specification points
given in Section 4.1:
●
Rated DC output current
●
Maximum input power
Iout =
Pin =
Pout
η
Pout
Vout
Pin =
Iout =
400 W
= 1.00 A (21)
400 V
400 W
⋅ 100 = 444.44 W
90
(22)
Referring to the main currents shown in Figure 1, the following formula expresses the
maximum value of current circulating in the boost cell which means at minimum line voltage
of the selected range:
●
Iin =
RMS input current
Pout
VACmin ⋅ PF
Iin =
400 W
= 4.99 A
90Vac ⋅ 0.99
(23)
It is important to define the following ratios in order to continue describing the energetic
relationships in the PFC:
k min = 2
VAC min
Vout
k min = 2
90 Vac
= 0.32
400 V
(24)
k max = 2
VACmax
Vout
k max = 2
265 Vac
= 0.94
400 V
(25)
2 ⋅ (444.44 W)
= 6.98 A
0.318 ⋅ 400 V
(26)
From (24), (25):
●
Line peak current:
●
Inductor rippleΔILpk:
IPK max =
ΔIL pk =
2 ⋅ Pin
k min ⋅ Vout
IPK max =
6 ⋅ kr
6 ⋅ 0.34
⋅ IPK max ΔIL pk =
⋅ 6.98 A = 2.18 A
8 − 3 ⋅ kr
8 − 3 ⋅ 0.34
Doc ID 14763 Rev 2
(27)
11/39
Designing a fixed off-time PFC
●
AN2782
Inductor peak
8
8
IL pk max =
⋅ IPK max ILpk max =
⋅ 6.98 A = 8.07 A (28)
current:
8 − 3 ⋅ kr
8 − 3 ⋅ 0.34
It is also possible to calculate the RMS current flowing into the switch and into the diode,
needed to calculate the losses of these two elements.
●
●
RMS
Pin
16 ⋅ k min
switch ISWrms =
⋅ 2−
k
⋅
V
3π
min
out
current:
RMS
Pin
16k min
diode IDrms =
⋅
k
⋅
V
3π
current:
min
out
ISWrms =
IDrms =
400 W
16 ⋅ 0.318
⋅ 2−
= 4.22 A (29)
0.318 ⋅ 400 V
3π
400 W
16 ⋅ 0.318
⋅
= 2.57 A (30)
0.318 ⋅ 400 V
3π
It is worth reminding that the accuracy of the approximate energetic relationships described
here is quite good at maximum load for low values of the parameter k, that is, at low line
voltage, but worsens at high line and as the power throughput is reduced. Since in the
design phase current stress is calculated at maximum load and minimum line voltage, their
accuracy is acceptable for design purposes.
4.3
Power section design
4.3.1
Bridge rectifier
The input rectifier bridge can use standard slow recovery, low-cost devices.Typically a
600 V device is selected in order to have good margin against mains surges. An NTC
resistor limiting the current at turn-on is required to avoid overstress to the diode bridge.
The rectifier bridge power dissipation can be calculated using equations (31), (32), (33). The
threshold voltage and dynamic resistance of a single diode of the bridge can be found in the
component datasheet.
Iinrms =
2 ⋅ Iin
=
2
2 ⋅ 4.99 A
= 3.53 A
2
(31)
Iin _ avg =
2 ⋅ Iin
=
π
2 ⋅ 4.99 A
= 2.25 A
π
(32)
The power dissipated on the bridge is:
12/39
Doc ID 14763 Rev 2
AN2782
Designing a fixed off-time PFC
Pbridge = 4 ⋅ R diode ⋅ I 2inrms + 4 ⋅ Vth ⋅ Iin _ avg
(33)
Pbridge = 4 ⋅ 0.025 Ω ⋅ (3.53 A ) + 4 ⋅ 0.7 V ⋅ 2.25 A = 7.53 W
2
4.3.2
Input capacitor
The input filter capacitor, Cin, is placed across the diode bridge output. This capacitor must
smooth the high-frequency ripple and must sustain the maximum instantaneous input
voltage. In a typical application an EMI filter is placed between the mains and the PFC
circuit. In this application the EMI filter is reinforced by a differential mode Pi-filter after the
bridge to reject the differential noise coming from the whole switching circuit.
The design of the EMI filter (common mode and differential mode) is not described here.
The value of the input filter capacitor can be calculated as follows, simply considering the
output power that the PFC should deliver at full load:
Cin = 2.5 ⋅ 10 −3 ⋅ 400 W = 1 μF
Cin = 2.5 ⋅ 10 −3 ⋅ Pout
(34)
The maximum value of this capacitor is limited to avoid line current distortion. The value
chosen for this demonstration board is 1 µF.
4.3.3
Output capacitor
The output bulk capacitor (Co) selection depends on the DC output voltage (11), the allowed
overvoltage (14), and the converter output power (10).
The 100/120 Hz (twice the mains frequency) voltage ripple (ΔVout = (Vout = peak-to-peak
ripple value) (15) is a function of the capacitor impedance and the peak capacitor current:
ΔVout = 2 ⋅ Iout ⋅
1
(2π ⋅ 2fl ⋅ CO )2
+ ESR 2
(35)
With a low ESR capacitor the capacitive reactance is dominant, therefore:
CO ≥
Iout
Pout
=
2π ⋅ fl ⋅ ΔVout 2π ⋅ fl ⋅ Vout ⋅ ΔVout
CO ≥
400 W
= 338μF
2π ⋅ 47Hz ⋅ 400 V ⋅ 10V
(36)
ΔVout is usually selected in the range of 1.5% of the output voltage.
Although ESR usually does not affect the output ripple, it should be taken into account for
power loss calculations. The total RMS capacitor ripple current, including mains frequency
and switching frequency components, is:
ICrms = ID 2rms − I2out
ICrms =
Doc ID 14763 Rev 2
(2.56 A )2 − (1.0A )2
= 2.36 A
(37)
13/39
Designing a fixed off-time PFC
AN2782
If the PFC stage has to guarantee a specified holdup time, the selection criterion of the
capacitance changes. Co has to deliver the output power for a certain time (tHold) with a
specified maximum dropout voltage (Vout min) that is the minimum output voltage value
(which takes load regulation and output ripple into account). Vout min is the minimum output
operating voltage before the 'power fail' detection and consequent stopping by the
downstream system supplied by the PFC.
CO =
(V
out
2 ⋅ Pout ⋅ tHold
− ΔVout
)
2
−
2
Vout
min
CO =
2 ⋅ 400 W ⋅ 20ms
(400V − 10V )2 − (300V )2
= 242.3μF
(38)
A 20% tolerance on the electrolytic capacitors has to be taken into account for the right
dimensioning.
Following the relationship (38), for this application a capacitor Co = 330 µF (450 V) has been
selected in order to maintain a holdup capability for 20 ms. The actual output voltage ripple
with this capacitor is also calculated. In detail:
(
tHold
tHold =
CO ⋅ ⎡⎢ Vout − ΔVout
⎣
=
2 ⋅ Pout
[
)
2
⎤
2
− Vout
min ⎥
⎦
330 μF ⋅ (400 V − 10 V ) − (300 V )
2 ⋅ 400 W
2
2
] = 22 ms
(39)
As expected, the ripple variation on the output is:
ΔVout =
4.3.4
Iout
2 ⋅ π ⋅ fl ⋅ CO
ΔVout =
1.0 A
= 10.2 V
2 ⋅ π ⋅ 47 Hz ⋅ 330 μF
(40)
Boost inductor
In the continuous mode approach, the acceptable current ripple factor, Kr, can be
considered between 10% to 35%. For this design, the maximum specified current ripple
factor is 35%.
To calculate the required inductance L of the boost inductor, use the following formula with a
4.2 µs OFF-time set at 90Vac (see the following ZCD pin dimensioning for finding the correct
value):
L(VAC) = (1 − k min ) ⋅
Vout
TOFF (VAC)
ΔIL pk
L(VAC min ) = (1 − 0.32) ⋅
400 V
4.2 μs = 520 μH (41)
2.11 A
After calculating the values of the inductor at low mains and at high mains L(VACmax),
L(VACmin) (41) depending also on the OFF-time, the minimum value has to be taken into
account. It became the maximum inductance value for the PFC dimensioning.
14/39
Doc ID 14763 Rev 2
AN2782
Designing a fixed off-time PFC
Figure 8 shows the switching frequency versus the θ angle calculated inverting the (41), with
a 500 µH boost inductance and fixing the line voltage at minimum and maximum values.
Figure 8.
Switching frequency fixing the line voltage
Frequency modulation with the Line half period
1000
CCM
DCM
DCM
kHz
100
TM
TM
10
Switching Freq.@VacMin
Switching Freq.@VacMax
1
0
θ1
0.4
0.8
1.2
1.6
2
2.4
2.8 θ2
θ [Line half period]
Figure 9.
The effect of fixing OFF-time - boundary between DCM and CCM
CCM
TM
DCM
Half Line Cycle
TOFF
θ1
The effect of fixing the OFF-time is generating a continuous conduction mode in the center
region of the line half-cycle between the two transition angles. Close to the zero-crossing,
the system works in discontinuous conduction mode and in transition mode at the boundary.
The core size is determined assuming a peak flux density Bx ≅ 0.25 T (depending on the
ferrite grade selected and relevant specific losses) and calculating the maximum current
according to (28) as a function of the maximum current sense pin clamping voltage and
sense resistor value.
DC and AC copper losses and ferrite losses must also be calculated to determine the
maximum temperature rise of the inductor.
Doc ID 14763 Rev 2
15/39
Designing a fixed off-time PFC
4.3.5
AN2782
Power MOSFET selection and the dissipation
The selection of the MOSFET concerns mainly its RDS(on), which depends on the output
power (10), since the breakdown voltage is fixed just by the output voltage (11), plus the
overvoltage allowed (15) and a safety margin (20%).
Thus, a voltage rating of 500 V (1.2 · Vout = 480 V) is selected. Using its current rating as a
rule of thumb, we can select a device having ~ 3 times the RMS switch current (29) but, the
power dissipation calculation gives the final confirmation that the selected device is the right
one for the circuit also taking into account the heat sink dimensions. In this 400 W TM PFC
application two parallel STP12NM50 MOSFETs have been selected in order to support the
high inductor current.
The MOSFET's power dissipation depends on conduction, switching and capacitive losses.
The conduction losses at maximum load and minimum input voltage are calculated by:
Pcond ( VAC ) = R DS ( on ) ⋅ (ISWrms ( VAC ))
(42)
2
Because normally in the datasheets the RDS(on) is given at ambient temperature (25 °C) to
calculate correctly the conduction losses at 100°C (typical MOSFET junction operating
temperature), a factor of 1.75 to 2 should be taken into account. The exact factor can be
found in the device datasheet.
Now, the conduction losses referred to as 1 Ω RDS(on) at ambient temperature as a function
of Pin and VAC can be calculated, combining equations (42) and (29):
⎛
Pin
16 ⋅ k(VAC) ⎞⎟
′ (VAC) = 2 ⋅ (ISWrms (VAC))2 = 2 ⋅ ⎜
⋅ 2−
Pcond
⎜ k(VAC) ⋅ Vout
⎟
3π
⎝
⎠
2
(43)
The switching losses due to the MOSFET current-voltage IMOS, VMOS crossing occurs at
turn-on and turnoff because of the FOT operation and can be basically expressed by:
⎛t +t ⎞
Pswitch (VAC) = VMOS ⋅ IMOS ⋅ ⎜ rise fall ⎟ ⋅ fsw (VAC)
2
⎝
⎠
(44)
Because the switching frequency depends on the input line voltage and on the position on
the sinusoidal waveform, it can be demonstrated that from (44) the switching losses per 1 µs
of current rise and fall time can be written as:
ΔIL pk
⎛
′
Pswitch
(VAC) = Vout ⋅ ⎜⎜ IL pk max −
2
⎝
π
⎞ 1
2
⎟⋅
⎟ π (sin ϑ) ⋅ fsw (VAC, θ) ⋅ dϑ
⎠
0
∫
(45)
From the selected MOSFET datasheet trise = tfall = 0.01 µs is the crossover time at turn-on
and off.
At turn-on the losses are due to the discharge of the total drain capacitance inside the
MOSFET itself.
16/39
Doc ID 14763 Rev 2
AN2782
Designing a fixed off-time PFC
In general, the capacitive losses are given by:
Pcap (VAC) =
1
⋅ C d ⋅ V 2MOS ⋅ fsw (VAC)
2
(46)
where Cd is the total drain capacitance including the MOSFET and the other parasitic
capacitances such as inductor etc. At the drain node, VMOS is the drain voltage at MOSFET
turn-on.
Taking into account the frequency variation with the input line voltage and the phase angle
similar to (45), a detailed description of the capacitive losses per 1 nF of total drain
capacitance can be calculated as:
′ (VAC) =
Pcap
1 1
⋅
2 π
π
∫ (V
out
)2 fsw (VAC, ϑ) ⋅dϑ
(47)
0
The total drain capacitance of the two MOSFETs is //Cd = 0.36 nF, Vout is the drain voltage
at MOSFET turn-on.
The function of the total losses of the input mains voltage is the sum of the three previous
losses from equations (43), (45) and (47) multiplied for the two parallel MOSFET
parameters:
⎛t +t ⎞
′ (VAC) + ⎜ rise fall ⎟ ⋅ Psw
′ (VAC) + C d ⋅ Pcap
′ (VAC)
Ploss (VAC) = RDS on ⋅ Pcond
2
⎝
⎠
(48)
From (48) using the data relevant to the MOSFET selected and calculating the losses at
VACmin and VACmax, we observe that the maximum total losses occurs at VACmin which is
9 W. From this number and the maximum ambient temperature (20), the total maximum
thermal resistance required to keep the junction temperature below 125 °C is:
R th =
125°C − Tambx
P loss (VAC)
R th =
°C
125 °C − 50 °C
= 8 .1
9W
W
(49)
If the result of equation (49) is lower than the junction-ambient thermal resistance given in
the MOSFET datasheet for the selected device package, a heat sink must be used.
Doc ID 14763 Rev 2
17/39
Designing a fixed off-time PFC
AN2782
Figure 10. Conduction losses and total losses in the two STP12NM50 MOSFETs for
the 400 W FOT PFC
MOSFETS total losses
15
Pcond(Vi)
Plosses(Vi)
Dissipation (W)
10
5
0
90
115
140
165
Vac (V)
190
215
240
265
Figure 10 shows the trend of the total losses (48) on the line voltage for the two selected
STP12NM50 MOSFETs.
4.3.6
Boost diode selection
Following a similar criterion as that for the MOSFET, the output rectifier can also be
selected. A minimum breakdown voltage of 1.2·(Vout + ΔOVP) and a current rating higher
than 3·Iout (21) can be chosen for a rough initial selection of the rectifier. The correct choice
is then confirmed by the thermal calculation. If the diode junction temperature works within
125 °C the device has been selected correctly, otherwise a bigger device must be selected.
The switching losses can be significantly reduced if an ultra-fast diode is employed. Since
this circuit operates in the continuous current mode, the MOSFET has to recover the boost
diode minority carrier charge at turn-on. Thus, a diode with a small reverse recovery time,
trr, must be used.
In this 400 W application an STTH8R06, (600 V, 8 A) has been selected. The STTH8R06
offers the best solution for the continuous current mode operation due to its very fast reverse
recovery time, 25 ns typical. This part has a breakdown voltage rating (Vrrm) of 600 V,
average forward current rating (Ifave) of 8 A and reverse recovery time (trr) of 25 ns.
The rectifier AVG (21) and RMS (30) current values and the parameter Vth (rectifier
threshold voltage) and Rd (dynamic resistance) given in the datasheet allow calculating the
rectifier losses.
From the STTH8R06 datasheet, Vth is 1.16 V, Rd is 0.08 Ω, neglecting the recovery losses:
Pdiode = Vth ⋅ Iout + R d ⋅ ID 2rms
18/39
Pdiode = 1.16 V ⋅ 1.0 A + 0.08 Ω ⋅ (2.56 A ) = 1.69 W
Doc ID 14763 Rev 2
2
(50)
AN2782
Designing a fixed off-time PFC
From (20) and (50) the maximum thermal resistance to keep the junction temperature below
125 °C is then:
R th =
125 °C − Tambx
P diode
R th =
°C
125 °C − 50 °C
= 44.45
1.68 W
W
(51)
The diode is attached to the same heat sink as the power MOSFET. The STTH8R06 has an
isolated package and can be attached directly to the heat sink. Silicone thermal grease may
be applied to improve the thermal contact between the diode and heat sink.
4.3.7
L6562A biasing circuitry
Following the dimensioning of the power components, the biasing circuitry for the L6562A is
also described. For reference, the internal schematic of the L6562A is represented below in
Figure 11. For more details on the internal functions, please refer to the datasheet.
Figure 11. L6562A internal schematic
INV
1
DIS
ERROR
AMPLIFIER
0.45 V
0.2 V
3
CS
4
MULTIPLIER AND
THD OPTIMIZER
+
VREF = 2.5V
VOLTAGE
REGULATOR
VCC
MULT
2
-
+
LEADING-EDGE
BLANKING
1V
OVERVOLTAGE
DETECTION
DYN
OVP
8
COMP
-
VCC
+
PWM
COMPARATOR
STAT
OVP
INTERNAL
SUPPLY BUS
R
25 V
S
Q
DRIVER
& CLAMP
7
GD
UVLO
VREF2
+
LOWER & UPPER
CLAMPS
Starter
stop
DIS
1.4 V
0.7 V
+
6
ZERO CURRENT
DETECTOR
GND
STARTER
-
5
ZCD
●
Pin 1 (INV): This pin is connected both to the inverting input of the E/A and to the OVP
circuitry. A resistive divider is connected between the boost regulated output voltage
and this pin. The internal reference on the non-inverting input of the E/A is 2.5 V (typ),
while the OVP intervention threshold is 27 µA (typ). RoutH and RoutL are then selected
as follows:
R outH
V
= out − 1
R outL 2.5 V
R outH =
ΔVOVP
27 μA
R outH 400 V
=
− 1 = 159
R outL
2 .5 V
(52)
40 V
= 1.481 MΩ
27 μA
(53)
R outH =
Doc ID 14763 Rev 2
19/39
Designing a fixed off-time PFC
AN2782
R outL =
R outH
159
R outL =
R outH
= 9.32 kΩ
159
(54)
The commercial values selected are RoutH = 1530 MΩ and RoutL = 9.5 kΩ.
Please note that for RoutH a resistor with a suitable voltage rating (>400 V) is needed, or
more resistors in series have to be used.
This pin can also be used as an ON/OFF control input if tied to GND by an open collector or
open drain.
●
Pin 2 (COMP): This pin is the output of the E/A that is fed in one of the two inputs of the
multiplier. A feedback compensation network is placed between this pin and INV [1]. It
has to be designed in with a narrow bandwidth in order to avoid that the system rejects
the output voltage ripple (100 Hz) that would bring high distortion of the input current
waveform. A theoretical criterion to define the compensation network value is to set the
E/A bandwidth (BW) from 20 to 30 Hz.
For a more complex way of compensating the FOT PFC please refer to [1], [2], [3].
A compensated two-pole feedback network for this 400 W FOT PFC has been obtained with
the following values:
C compP = 220 nF
C compS = 2.2 μF
R compS = 47 kΩ
(55)
to which correspond the following open-loop transfer function and its phase function.
Figure 12. Bode plot - open-loop transfer
function
IFI
Open Loop Transfer Function
Figure 13. Bode plot - phase
Phase F
-100
100
deg
0
dB
-150
-100
-200
0.1
1
f [Hz]
10
100
1000
-200
0.1
1
f [Hz]
10
100
1000
The two bode plot charts are in reference to the PFC operating at the main voltage set point
of 265 Vac and full load. In this condition the crossover frequency is fc = 25 Hz, the phase
margin is 30 ° and the third harmonic distortion is under 3%.
●
20/39
Pin 4 (CS): Pin #4 is the inverting input of the current sense comparator. Through this
pin, the L6562A reads the instantaneous inductor current, converted to a proportional
Doc ID 14763 Rev 2
AN2782
Designing a fixed off-time PFC
voltage by an external sense resistor (Rs). As this signal crosses the threshold set by
the multiplier output, the PWM latch is reset and the power MOSFET is turned off. The
MOSFET stays in OFF-state until the PWM latch is reset by the ZCD signal. The pin is
equipped with 200 ns leading-edge blanking for improved noise immunity.
The sense resistor value (Rs) can be calculated as follows. For the 400 W PFC it is:
R sx <
Vcs min
IL pk max
R sx <
1. 0 V
= 0.124 Ω
8.07 A
(56)
where:
●
ILpkmax is the maximum peak current in the inductor, calculated as described in (28)
●
Vcsmin = 1.0 V is the minimum voltage allowed on the L6562A current sense (in the
datasheet)
Because the internal current sense clamping sets the maximum current that can flow in the
inductor, the maximum peak of the inductor current is calculated considering the maximum
voltage Vcsmax allowed on the L6562A (in the datasheet):
IL pksat =
Vcs max
Rs
IL pksat =
1.16 V
= 9.67 A
0.12 Ω
(57)
The calculated ILpksat is the limit at which the boost inductor saturates and it is used for
calculating the inductor number of turns and air gap length.
The power dissipated in Rs is given by:
2
Ps = R s ⋅ ISWrms
Ps = 0.12 Ω ⋅ (10.54 A ) = 2.14 W
2
(58)
It does not exceed 1% of the rated output power (10), that is, 4 W.
According to the result, four parallel resistors of 0.47 Ω with 1 W of power rating have been
selected.
●
Pin 3 (MULT): The MULT pin is the second multiplier input. It is connected, through a
resistive divider, to the rectified mains to get a sinusoidal voltage reference. The
multiplier can be described by the relationship:
VCS = k ⋅ (VCOMP − 2.5 V) ⋅ VMULT
(59)
where:
VCS (multiplier output) is the reference for the current sense
●
k = 0.38 (typ) is the multiplier gain
●
VCOMP is the voltage on pin 2 (E/A output)
●
VMULT is the voltage on pin 3
●
Doc ID 14763 Rev 2
21/39
Designing a fixed off-time PFC
AN2782
Figure 14. Multiplier characteristics family
Multiplier characteristic
1.2
1.1
1.0
V COMP (pin2) (V)
Upper Volt. Clamp
5.75 V
4V
0.9
3.5V
5V
Vcs (pin4) (V)
0.8
4.5V
0.7
0.6
0.5
3V
0.4
0.3
0.2
0.1
2.5 V
0.0
-0.1
0.0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 2.6 2.8 3.0
VMULT (pin3) (V)
A complete description is given in Figure 14, which shows the typical multiplier
characteristics family. The linear operation of the multiplier is guaranteed within the range 0
to 3 V of VMULT and the range 0 to 1.16 V (typ) of VCS, while the minimum guaranteed value
of the maximum slope of the characteristics family (typ) is:
dVCS
V
= 1 .1
dVMULT
V
(60)
Taking this into account, the following is the suggested procedure to properly set the
operating point of the multiplier.
First, the maximum peak value for VMULT, VMULTmax is selected. This value, which occurs at
maximum mains voltage, should be 3 V or nearly so in wide range mains and less in case of
single mains. The sense resistor selected is Rs = 0.117 Ω and it is described in the
paragraph concerning pin 4 of this section. The maximum peak value, occurring at
maximum mains voltage, is:
VMULTmax =
VMULTmax =
IL pksat ⋅ R s VACmax
⋅
1. 1
VACmin
(61)
9.67A ⋅ 0.117 Ω 265 Vac
⋅
= 3.02 V
1.1
90Vac
where ILpksat and Rs have been already calculated, and 1.1 V/V is the multiplier maximum
slope, as given in the datasheet.
22/39
Doc ID 14763 Rev 2
AN2782
Designing a fixed off-time PFC
From (60) the maximum required divider ratio is calculated as:
kp =
VMULT max
2 ⋅ VACmax
=
3.02 V
2 ⋅ 265 Vac
= 8.08 ⋅ 10 − 3
(62)
Supposing a 300 µA current flowing into the multiplier divider the lower resistor value can be
calculated:
RmultL =
VMULT max
3.02 V
=
= 10.03 kΩ
300 μA
300 μA
(63)
A commercial value of 10 kΩ for the lower resistor is selected. The upper resistor value can
now be calculated:
RmultH =
1− k p
kp
RmultL =
1 − 8.08 ⋅ 10 −3
8.08 ⋅ 10 − 3
10 kΩ = 1.238 MΩ
(64)
In this application example RmultH = 1240 MΩ and a RmultL = 10 kΩ have been selected.
Please note that for RmultH a resistor with a suitable voltage rating (> 400 V) is needed, or
more resistors in series must be used.
The voltage on the multiplier pin with the selected component values re-calculated is 1.01 V
at minimum line voltage and is 2.99 V at maximum line voltage. The multiplier works
correctly within its linear region.
●
Pin 5 (ZCD) is the input to the zero current detector circuit. It is connected to the linemodulated, fixed off-time circuit seen in the previous Figure 6 on page 6. Referring to
Section 3: The circuit implementing the line-modulated fixed off-time with the new
L6562A, the starting point for the design of the zero-current detector (ZCD) circuit is the
pair of the desired values for TOFF on the top of the line voltage sinusoid at minimum
(TOFF at VACmin) and maximum line (TOFF at VACmax) obtained by setting the switching
frequency on the peak of the sinusoid at low mains and considering the minimum ontime of the L6562A:
TOFF (VACmin ) =
TOFF (VACmax ) =
k min
fsw min
TON min ⋅ k max
1 − k max
TOFF (VACmin ) =
0.32
− 220 ns = 4.2 μs
72 kHz
(65)
TOFF (VACmax ) =
450 ns ⋅ 0.94
− 220 ns = 6.8 μs
1 − 0.94
(66)
where fswmin is the switching frequency on the top of the sinusoid of the input voltage at
VACmin = 90 Vac (Figure 15).
Let ρx as the ratio between (66), (65):
Doc ID 14763 Rev 2
23/39
Designing a fixed off-time PFC
AN2782
ρx =
TOFF (VACmax )
TOFF (VACmin )
ρx =
6.8 μs
= 1.63
4.2 μs
(67)
In the formula (65), (66) the delay between the ZCD signal and the gate drive signal is taken
into account in order to increase the accuracy of the mathematical model.
From the theory of the line-modulation fixed off-time, TOFF is increasing with the line voltage
so that at maximum line voltage, the condition TON>TONmin = 450 ns is always true for the
L6562A [4]. This is important in order to avoid line distortion [7].
Figure 15. Switching frequency function on the peak of the sinusoid input voltage
waveform and the corresponding off-time value
TOFF@VACmax
Switching
Frequency
Function
6
5
Vzcd (V)
4
3
fswmax
2
1
0
0
2
4
usec
6
8
TOFF@VACmin
6
0
5
p
Angle
Vzcd (V)
4
3
fswmin
2
265Vac
1
0
0
1
2
usec
3
4
5
90Vac
Input Line Voltage
Vin [Vac]
Now considering the two discharging resistors R and R0 of the circuit of Figure 6, the ratio
K1 is defined:
K1 =
R
R0 + R
(68)
where 0 < K1 < 1.Through the definition of the parameter K2 it is underlined the expected
time constant τ =(R//R0)C necessary to achieve the desired TOFF at 90 Vac.
K2 =
TOFF (VACmin )
τ
(69)
Finding a way to obtain K1 and K2 means increasing the values of R and R0 and the
discharging time constant of the capacitor C.
The following part describes the mathematical way to obtain the two parameters K1 and K2.
Combining (65), (66), (68) and (69) with the expression of the off-time (5) the following
expressions are obtained:
24/39
Doc ID 14763 Rev 2
AN2782
Designing a fixed off-time PFC
ρ( Vmult min , k1) =
1− k
⎡ ⎡
⎤ 1
⎡
⎤
VACmax
⎛
⎢ ⎢
⎥
⋅
+
⋅
−
V
(
1
k
)
V
⎜
⎢ mult min
F⎥
1
⎢ ⎢
VZCDtrigger
VAC
⎥
min
⎣
⎦
⎢ln⎢
+ ln⎜
⎥
⎜
VACmax
⎡
⎤
⎡
⎤
⎢ ⎢
VACmax
+ VF
⎜ Vmult min ⋅
+ VF ⎥ ⎥ ⋅ (k1) ⎥
⎢ ⎢ ⎢ VZCDclamp − ⎢Vmult min ⋅ VAC
VACmin
⎥
⎝
⎢
⎥
min
⎣
⎦
⎦
⎢⎣ ⎣ ⎣
⎦
1− k
⎡ ⎡
⎤ 1
⎛ VZCDtrigger
[Vmult min + VF ]⋅ (1− k1)
⎢ln⎢
+ ln⎜⎜
⎥
⎢ ⎣⎢ VZCDclamp − [Vmult min + VF ] ⋅ (k1) ⎦⎥
⎝ Vmult min + VF
⎣
[
]
⎤
⎞⎥
⎟⎥
⎟⎥
⎟⎥
⎟⎥
⎠⎥
⎦
(70)
⎞⎤⎥
⎟
⎟⎥
⎠⎦
1−k
⎡
⎡
⎤ 1
⎛ VZCDtrigger
[
Vmult min + VF ] ⋅ (1 − k 1)
−1
⎢
k 2 (Vmult min , k 1) =
⋅ ln⎢
+ ln⎜⎜
⎥
⎢1 − k 1 ⎢ VZCDclamp − [Vmult min + VF ] ⋅ k 1 ⎥
⎝ Vmult min + VF
⎣
⎦
⎣
⎞⎤⎥
⎟
⎟⎥
⎠⎦
(71)
From (70) and (71), solving the following equation:
ρ(Vmult min , k 1) − ρ x = 0
K1 = 0.91
(72)
And then substituting the value of K1 into the expression in (70), the K2 parameter is
obtained:
K 2 = k 2 (Vmult min , k 1)
K 2 = 12.46
(73)
From the values of K1 and K2 it is possible to calculate the time constant τ =(R1//R2) C
necessary to achieve the desired TOFF at 90Vac:
τ=
TOFF (VACmin )
K2
τ=
4.2 μs
= 336.7 ns
12.46
(74)
Now selecting a capacitor C in the hundred pF or few nF, for example C =120 pF, it is
possible to determine the required equivalent resistance value:
τ
C
Req =
Req =
336.7 ns
= 2.81 kΩ
120 pF
(75)
2.81 kΩ
= 31.5 kΩ
1 − 0.94
(76)
From (67) R and R0 are found:
R=
Req
1 − K1
R=
Doc ID 14763 Rev 2
25/39
Designing a fixed off-time PFC
AN2782
R0 =
R eq
R0 =
K1
2.81 kΩ
= 3.08 kΩ
0.94
(77)
Commercial values R = 30 kΩ and a R0 = 3 kΩ have been chosen.
Figure 16 and Figure 17 show the trend of the OFF-time and the switching frequency vs. the
input mains voltage. The PFC inner current loop is working in the range 72 kHz - 132 kHz.
Due to the tolerance of the capacitor selected C and the two discharging resistors, it is
important to take into account a variation on the switching frequency in a real board of about
+- 10%.
Figure 16. Off-time vs. input mains voltage
Figure 17. Switching frequency vs. input
mains voltage
160
10
140
8
100
6
fs [kHz]
TOFF [us]
120
4
80
60
40
2
20
0
0
90
115
140
165
190
Vin_ac [Vrms]
215
240
265
90
115
140
165
190
Vin_ac [Vrms]
215
240
265
Finally the limiting resistor Rs should be selected according to the inequalities (6).
15 V − 5.7 V − 0.6 V
10 V − 5.7 V − 0.6 V
< Rs < 2.81 kΩ ⋅
5. 7 V
5. 7 V
10 mA +
2.81 kΩ
(78)
and the speed-up capacitor Cs using (7):
Cs < 120 pF ⋅
5. 7 V
15 V − 5.7 V − 0.6 V
(79)
that means after algebra:
790 Ω < Rs < 1.94 kΩ
26/39
Doc ID 14763 Rev 2
(80)
AN2782
Designing a fixed off-time PFC
Cs < 78.6 pF
(81)
A commercial value of the limiting resistor of 1.8 kΩ and a speed-up capacitor of 68 pF has
been selected for this application.
●
Pin 6 (GND): This pin acts as the current return both for the signal internal circuitry and
for the gate drive current. When laying out the printed circuit board, these two paths
should run separately.
●
Pin 7 (GD) is the output of the driver. The pin is able to drive an external MOSFET with
600 mA source and 800 mA sink capability. The high-level voltage of this pin is clamped
at about 12 V to avoid excessive gate voltages in case the pin is supplied with a high
Vcc. To avoid undesired switch-on of the external MOSFET because of some leakage
current when the supply of the L6562A is below the UVLO threshold, an internal pulldown circuit holds the pin low. The circuit guarantees 1.1 V maximum on the pin (at
Isink = 2 mA), with Vcc > VCC_ON. This allows omitting the “bleeder” resistor
connected between the gate and the source of the external MOSFET used for this
purpose.
●
Pin 8 (Vcc) is the supply of the device. This pin is externally connected to the startup
circuit (usually, one resistor connected to the rectified mains) and to the self-supply
circuit. Whatever the configuration of the self-supply system, a capacitor is connected
between this pin and ground. To start the L6562A, the voltage must exceed the startup
threshold (12.5 V typ). Below this value the device does not work and consumes less
than 30 µA (typ) from Vcc. This allows the use of high value startup resistors (in the
hundreds kΩ), which reduces power consumption and optimizes system efficiency at
low load, especially in wide-range mains applications. When operating, the current
consumption (of the device only, not considering the gate drive current) rises to a value
depending on the operating conditions but never exceeding 3.75 mA. The device keeps
on working as long as the supply voltage is over the UVLO threshold (10.5 V max). If
the Vcc voltage exceeds 25 V an internal Zener diode, 20 mA rated, is activated in
order to clamp the voltage. Please remember that during normal operation the internal
Zener does not have to clamp the voltage, in which case the power consumption of the
device increases considerably and its junction temperature also increases. The
suggested operating condition for safe operation of the device is below the minimum
clamping voltage of the pin.
Doc ID 14763 Rev 2
27/39
Design example using the L6562A FOT PFC Excel spreadsheet
5
AN2782
Design example using the L6562A FOT PFC Excel
spreadsheet
An Excel spreadsheet has been developed to allow a quick and easy design of a boost PFC
pre-regulator using the STM L6562A controller, operating in fixed off-time.
Figure 18 shows the first sheet already precompiled with the input design data used in the
previous Section 4: Designing a fixed off-time PFC.
Figure 18. Excel spreadsheet design specification input table
Parameter
Mains Voltage Range
Mains Voltage Range
Min.Mains Frequency
Regulated Output Voltage
Rated Output Power
Max. Output Low Frequency Ripple
Max. Output Overvoltage
Holdup Capability
Min. Output Voltage after Line drop
Min. Switching Frequency:
Name
VacMin
VacMax
fl
Vout
Pout
ǻ Vout
ǻOVP
Thold
VoutMin
fmin
Expected Efficiency
Expected Power Factor
Max ind.curr.ripple to peak ratio VACmin,Pout_max)
Maximum Ambient Temperature
PF
Kr
Tambx
η
Value
90
265
47
400
400
10
40
20
300
72
Unit [ ]
VACrms
VACrms
Hz
Vdc
W
Vpk-pk
Vdc
ms
Vdc
kHz
90
0.99
0.34
50
%
----C
Value
0.25
0.1
Unit [ ]
T
---
Figure 19. Other design data
Parameter
Maximum Magnetic Flux Density
Ripple VoltageCoefficient
Name
Bx
r
The tool is able to generate a complete part list of the PFC schematic represented in
Figure 20, including the power dissipation calculation of the main components.
28/39
Doc ID 14763 Rev 2
AN2782
Design example using the L6562A FOT PFC Excel spreadsheet
Figure 20. Excel spreadsheet FOT PFC schematic
RmultH
RoutH
CcompP
COMP
VCC
Cin
+
2
RcompSCcompS
VCC
Bridge
Vac (88V - 264V)
D
L
1
8
MULT
3
INV
2
6
GND
1
L6562A
5
ZCD
Rzcd2
7
GD
Cout
4
MOS
CS
RoutL
T
Czcd2
Rsense
Czcd1
Rzcd1
RmultL
Rzcd3
0
The bill of material in Figure 21 is automatically compiled by the Excel spreadsheet. It
summarizes all selected components and some salient data.
Figure 21. Excel spreadsheet BOM
400
W FOT PFC BASED ON L6562A
BILL OF MATERIAL
Selected
Value
Unit [ ]
BRIDGE RECTIFIER
D15XB60
MOSFET P/N
2 x STP12NM50FP
DIODE P/N
STTH8R06
Inductor
Max peak Inductor current
Lx
Ilpkx
500
9.67
H
A
Sense resistor
Power dissipation
Rsx
Ps
0.12
2.14
ȍ
W
INPUT Capacitor
Cin
1
F
OUTPUT Capacitor
Cout
330
F
MULT Divider
Rmult L
Rmult H
10
1240
kȍ
kȍ
ZCD set
Rzcd1
Rzcd2
Rzcd3
Czcd1
Czcd2
30
1.8
3
120
68
kȍ
kȍ
kȍ
pF
pF
Diode P/N
pnp-BJT P/N
1N4148
BC857C
Feedback Divider
RoutH
RoutL
1530
9.5
kȍ
kȍ
Comp Network
CcompP
CcompS
RcompS
220
2200
47
nF
nF
kȍ
IC Controller
L6562A
The following section is dedicated to report the main bench evaluation results of the 400 W
FOT PFC with the L6562A available for the customer as an demonstration board.
Doc ID 14763 Rev 2
29/39
EVL6562A-400W demonstration board
6
AN2782
EVL6562A-400W demonstration board
Figure 23 shows the schematic of an application board. It has been dimensioned using the
Excel tool presented in Section 5.
The board implements a power factor correction (PFC) pre-regulator delivering 400 W,
continuous power, on a regulated 400 V rail from a wide-range mains voltage and providing
for the reduction of the mains harmonics, which complies with the European norm
EN61000-3-2 or the Japanese norm JEIDA-MITI. This rail is the input for the cascaded
isolated DC-DC converter that provides the output rails required by the load.
The board has been designed to allow full-load operation in still air.
Figure 22. EVL6562A-400W demonstration board
30/39
Doc ID 14763 Rev 2
AN2782
EVL6562A-400W demonstration board
Figure 23. Wide-range 400 W demonstration board electrical circuit (EVL6562A400W)
1
L3
DM-51uH-6A
D2
D15XB60
CM-1.5mH-5A
F1
~
L1
J1
D1
+
8A/250V
R1
C1
C2
C3
C4
C5
5-6
2
1M5
470nF-X2
470nF
680nF-X2
470nF-630V
~
T
1N5406
PQ40-500uH
1-2
+400Vdc
D3
R2
STTH8R06
NTC 2R5-S237
J2
470nF-630V
8
90 - 265Vac
1
2
3
4
5
11
C6
470nF-630V
C7
330uF-450V
+400Vdc
+400Vdc
NC
RTN
RTN
+400Vout
R3
100K
R5
47R
+400Vdc
R9
R10
510k
510k
R4
100K
R102
C10
22N
D4
LL4148
0R0
R11
D5
BZX85-C18
510k
R12
C13
220nF
C11
C12
470nF/50V
100uF/50V
R13
47K
R36
3R9
12k
C14
2.2uF
R14
47k
D7
LL4148
Q1
STP12NM50FP
1
INV
VCC
2
R17
6R8
8
7
COMP
3
R35
3R9
GD
L6562A
LL4148
D6
6
MULT
GND
CS
ZCD
C15
68pF
D8
LL4148
Q2
STP12NM50FP
4
5
R18
6R8
R15
1k8
R31
3k
C16
120pF
R16
30k
R19
1K0
R32
R33
620k
620k
Q3
BC857C
C20
R34
C21
10k
10nF
330pF
R20
0R47-1W
R21
0R47-1W
R22
0R47-1W
R23
0R47-1W
R101
0R0
The power stage of the PFC is a conventional boost converter, connected to the output of
the rectifier bridge D2. It includes the coil T, the diode D3 and the capacitors C6 and C7. The
boost switch is represented by the power MOSFETs Q1 and Q2. The NTC R2 limits the
inrush current at switch-on. It has been connected on the DC rail, in series to the output
electrolytic capacitor, in order to improve the efficiency during low-line operation.
Additionally, the splitting in two of output capacitors (C6 and C7) provides for managing the
AC current mainly by the film capacitor C6 so that the electrolytic can be cheaper as it has
just to bear the DC part.
At startup the L6562A is powered by the Vcc capacitor (C12) that is charged via the
resistors R3 and R4, then the T secondary winding (pins 8-11) and the charge pump circuit
(R5, C10, D5 and D4) generates the Vcc voltage powering the L6562A during the normal
operations.
The divider R32, R33 and R34 provides the L6562A multiplier with the information of the
instantaneous voltage that is used to modulate the boost current. The divider R9, R10, R11,
R12 & 13 is dedicated to sense the output. The line-modulated FOT is obtained by the
timing generator components D6, C15, R15, C16, R16, R31, Q3.
The board is equipped with an input EMI filter designed for a 2-wire input mains plug. It is
composed of two stages, a common mode Pi-filter connected at the input (C1, L1, C2, C3)
and a differential mode Pi-filter after the input bridge (C4, L3, C5). It also offers the
possibility to easily connect a downstream converter.
Doc ID 14763 Rev 2
31/39
Test results and significant waveforms
7
AN2782
Test results and significant waveforms
One of the main purposes of a PFC preconditioner is the correction of input current
distortion, decreasing the harmonic contents below the limits of the relevant regulations.
Therefore, this demonstration board has been tested according to the European standard
EN61000-3-2 Class-D and Japanese standard JEIDA-MITI Class-D, at full load at both
nominal input voltage mains.
As reported in the following Figure 24, Figure 25, Figure 26 and Figure 27 the circuit is able
to reduce the harmonics well below the limits of both regulations from full load down to light
load. Please note that all measures and waveforms have been done using a common mode
Pi-filter connected at the input (C1, L1, C2, C3) and a differential mode Pi-filter after the
input bridge for filtering the noise coming from the circuit.
Figure 24. EVL6562A-400W compliance to
EN61000-3-2 standard at full load
Measurements @ 230Vac Full load
Figure 25. EVL6562A-400W compliance to
JEIDA-MITI standard at full load
Measurements @ 100Vac Full load
EN61000-3-2 class D limits
Harmonic current (A)
Harmonic current (A)
1
0.1
0.01
0.001
1
0.1
0.01
0.001
0.0001
1
3
5
7
0.0001
9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39
1
Harmonic Order (n)
Measurements @ 230Vac 70W
5
7
9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39
Figure 27. EVL6562A-400W compliance to
JEIDA-MITI standard at 70 W
Measurements @ 100Vac 70W
EN61000-3-2 class D limits
JEIDA-MITI class D limits
1
Harmonic current (A)
1
Harmonic current (A)
3
Harmonic Order (n)
Figure 26. EVL6562A-400W compliance to
EN61000-3-2 standard at 70 W
0.1
0.01
0.1
0.01
0.001
0.001
0.0001
0.0001
1
3
5
7
9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39
Harmonic Order (n)
32/39
JEIDA-MITI class D limits
10
10
1
3
5
7
9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39
Harmonic Order (n)
Doc ID 14763 Rev 2
AN2782
Test results and significant waveforms
Figure 28. Power factor vs. Vin and load
Figure 29. THD vs. Vin and load
35
1.05
30
0.95
25
0.90
20
PF
THD (%)
1.00
0.85
Pout = 400W
0.80
15
10
Pout = 400W
Pout = 200W
0.75
Pout = 200W
5
Pout = 70W
Pout = 70W
0.70
0
80
130
180
Vin (Vac)
230
280
Figure 30. Efficiency vs. Vin and load
80
Vin (Vac)
180
95
403
90
402
85
401
ξ
Vout (Vdc)
404
80
Pout = 400W
280
400
Pout = 400W
399
Pout = 200W
Pout = 200W
Pout = 70 W
70
230
Figure 31. Static Vout regulation vs. Vin and
load
100
75
130
Pout = 70W
398
Pout = 15W
Pout = 15W
397
65
80
130
Vin (Vac)
180
230
280
80
130
180
Vin (Vac)
230
280
The power factor (PF) and the total harmonic distortion (THD) have been measured too and
the results are illustrated in Figure 28, 29, 30, 31. As shown, the PF at full load and half load
remains close to unity throughout the input voltage mains range while, when the circuit is
delivering 70 W, it decreases at high mains range. THD is low, remaining within 30% at
maximum input voltage.
The efficiency is very good at all load and line conditions. At full load it is always significantly
higher than 90%, making this design suitable for high-efficiency power supplies.
The measured output voltage variation at different line and load conditions is shown in
Figure 28, 29, 30, 31. As shown, the voltage is perfectly stable over the entire input voltage
range. Just at 265Vac and light load, there are negligible deviations of 1 V due to the
intervention of the burst mode (for the “static OVP”) function.
Doc ID 14763 Rev 2
33/39
Test results and significant waveforms
AN2782
For user reference, waveforms of the input current and voltage at the nominal input voltage
mains and different load conditions are shown in Figure 32 through Figure 37.
Figure 32. EVL6562A-400W: input current
waveform at 100 V - 50 Hz - 400 W
load
Figure 33. EVL6562A-400W: input current
waveform at 230 V -50 Hz - 400 W
load
Figure 34. EVL6562A-400W: input current
waveform at 100 V - 50 Hz - 200 W
load
Figure 35. EVL6562A-400W: input current
waveform at 230 V - 50 Hz - 200 W
load
34/39
Doc ID 14763 Rev 2
AN2782
Test results and significant waveforms
Figure 36. EVL6562A-400W: input current
waveform at 100 V - 50 Hz - 70 W
load
Figure 37. EVL6562A-400W: input current
waveform at 230 V - 50 Hz - 70 W
load
Doc ID 14763 Rev 2
35/39
L6562A layout hints
8
AN2782
L6562A layout hints
The layout of any converter is a very important phase in the design process that sometimes
does not get enough attention from the engineers. Even if it the layout phase sometimes
looks time-consuming, a good layout does indeed save time during the functional debugging
and the qualification phases. Additionally, a power supply circuit with a correct layout needs
smaller EMI filters or less filter stages which allows consistent cost savings.
The L6562A does not need any special attention to the layout, simply the general layout
rules for any power converter must be carefully applied. Basic rules are listed below which
can be used for other PFC circuits having any power level, working either in TM or with an
FOT-control mode.
1. Keep power and signal RTN separated. Connect the return pins of components
carrying high current such as input capacitors, sense resistors, or output capacitors as
close as possible. This point is the RTN star point. A downstream converter or ballast
must be connected to this return point.
2. Minimize the length of the traces relevant to the boost inductor, boost rectifier and
output capacitor.
3. Keep signal components as close as possible to the L6562A pins. Specifically, keep the
tracks relevant to pin #1 (INV) net as short as possible. Components and traces
relevant to the error amplifier have to be placed far from traces and connections
carrying signals with high dv/dt like the MOSFET drain.
4. Connect heat sinks to power GND.
5. Place an external copper shield around the boost inductor and connect it to power
GND.
6. Please connect the RTN of signal components including the feedback and MULT
dividers close to the L6562A pin #6 (GND).
7. Connect a ceramic capacitor (100÷470 nF) to pin #8 (Vcc) and to pin #6 (GND), close
to the L6562A. Connect this point to the RTN star point 1.
36/39
Doc ID 14763 Rev 2
AN2782
9
Reference
Reference
1.
“A New Continuous-Time Model for Current-Mode Control with Constant Frequency,
Constant On-Time and Constant Off-Time, in CCM and DCM”, IEEE Power Electronics
Specialists Conference Record, San Antonio, Texas, pp. 382-389, 1990
2. “Current Mode Control”, Venable Technical Paper #5, www.venableind.com
3. “Fixed off-time Control of PFC pre-regulators”, 10th European Conference on Power
Electronics and Applications, EPE2003, Toulouse, France, paper 382
4. “L6562A, Transition-Mode PFC Controller”, datasheet, www.st.com
5. “Filter Inductor and Flyback Transformer Design for Switching Power Supplies”,
UNITRODE Power Supply Design Seminar Manual, 1994 (SEM-1000)
6. “L6561, Enhanced Transition Mode Power Factor Corrector”, AN966, www.st.com
7. “Design fixed off-time controlled PFC pre-regulators with the L6562”, AN1792
8. “400W FOT-controlled PFC pre-regulator with the L6563”, AN2485
9. “A systematic Approach to Frequency Compensation of the Voltage loop in boost PFC
pre-regulator”, Abstract
10. “Control loop modelling of L6561-based TM PFC”, AN1089
Doc ID 14763 Rev 2
37/39
Revision history
10
AN2782
Revision history
Table 1.
38/39
Document revision history
Date
Revision
Changes
20-Aug-2008
1
Initial release
05-Mar-2010
2
Updated Coverpage, Section 3 and equation (28)
Doc ID 14763 Rev 2
AN2782
Please Read Carefully:
Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries (“ST”) reserve the
right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any
time, without notice.
All ST products are sold pursuant to ST’s terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no
liability whatsoever relating to the choice, selection or use of the ST products and services described herein.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this
document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products
or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such
third party products or services or any intellectual property contained therein.
UNLESS OTHERWISE SET FORTH IN ST’S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED
WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED
WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS
OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT
RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING
APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY,
DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE
GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER’S OWN RISK.
Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void
any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any
liability of ST.
ST and the ST logo are trademarks or registered trademarks of ST in various countries.
Information in this document supersedes and replaces all information previously supplied.
The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2010 STMicroelectronics - All rights reserved
STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com
Doc ID 14763 Rev 2
39/39
Similar pages