STMicroelectronics M27C4002-80XF6TR 4 mbit (256kb x16) uv eprom and otp eprom Datasheet

M27C4002
4 Mbit (256Kb x16) UV EPROM and OTP EPROM
■
5V ± 10% SUPPLY VOLTAGE in READ
OPERATION
■
ACCESS TIME: 45ns
■
LOW POWER CONSUMPTION:
40
40
– Active Current 70mA at 10MHz
– Standby Current 100µA
■
PROGRAMMING VOLTAGE: 12.75V ± 0.25V
■
PROGRAMMING TIME: 100µs/word
■
ELECTRONIC SIGNATURE
1
1
FDIP40W (F)
PDIP40 (B)
– Manufacturer Code: 20h
– Device Code: 44h
JLCC44W (J)
DESCRIPTION
The M27C4002 is a 4 Mbit EPROM offered in the
two ranges UV (ultra violet erase) and OTP (one
time programmable). It is ideally suited for microprocessor systems requiring large programs and
is organised as 262,144 words of 16 bits.
The FDIP40W (window ceramic frit-seal package)
and the JLCC44W (J-lead chip carrier packages)
have transparent lids which allow the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the
device by following the programming procedure.
For applications where the content is programmed
only one time and erasure is not required, the
M27C4002 is offered in PDIP40, PLCC44 and
TSOP40 (10 x 20 mm) packages.
PLCC44 (C)
TSOP40 (N)
10 x 20 mm
Figure 1. Logic Diagram
VCC
VPP
18
16
A0-A17
E
Q0-Q15
M27C4002
G
VSS
AI00727B
August 2001
1/18
M27C4002
Figure 2A. DIP Connections
VCC
A17
A16
A15
A14
A13
A12
A11
A10
A9
VSS
A8
A7
A6
A5
A4
A3
A2
A1
A0
Q13
Q14
Q15
E
VPP
NC
VCC
A17
A16
A15
A14
1
40
2
39
3
38
4
37
5
36
6
35
7
34
33
8
32
9
31
10
M27C4002
30
11
29
12
28
13
27
14
26
15
25
16
17
24
18
23
19
22
20
21
1 44
Q12
Q11
Q10
Q9
Q8
VSS
NC
Q7
Q6
Q5
Q4
12
M27C4002
34
A13
A12
A11
A10
A9
VSS
NC
A8
A7
A6
A5
23
Q3
Q2
Q1
Q0
G
NC
A0
A1
A2
A3
A4
VPP
E
Q15
Q14
Q13
Q12
Q11
Q10
Q9
Q8
VSS
Q7
Q6
Q5
Q4
Q3
Q2
Q1
Q0
G
Figure 2B. LCC Connections
AI00729
AI00728
Figure 2C. TSOP Connections
A9
A10
A11
A12
A13
A14
A15
A16
A17
VCC
VPP
E
DQ15
DQ14
DQ13
DQ12
DQ11
DQ10
DQ9
DQ8
1
10
11
20
40
M27C4002
(Normal)
31
30
21
AI01831
2/18
Table 1. Signal Names
VSS
A8
A7
A6
A5
A4
A3
A2
A1
A0
G
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
VSS
A0-A17
Address Inputs
Q0-Q15
Data Outputs
E
Chip Enable
G
Output Enable
VPP
Program Supply
VCC
Supply Voltage
VSS
Ground
NC
Not Connected Internally
M27C4002
Table 2. Absolute Maximum Ratings (1)
Symbol
Parameter
Value
Unit
Ambient Operating Temperature (3)
–40 to 125
°C
TBIAS
Temperature Under Bias
–50 to 125
°C
TSTG
Storage Temperature
–65 to 150
°C
VIO (2)
Input or Output Voltage (except A9)
–2 to 7
V
Supply Voltage
–2 to 7
V
–2 to 13.5
V
–2 to 14
V
TA
VCC
VA9 (2)
A9 Voltage
VPP
Program Supply Voltage
Note: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may
cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions
above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.
2. Minimum DC voltage on Input or Output is –0.5V with possible undershoot to –2.0V for a period less than 20ns. Maximum DC
voltage on Output is VCC +0.5V with possible overshoot to VCC +2V for a period less than 20ns.
3. Depends on range.
Table 3. Operating Modes
E
G
A9
VPP
Q15-Q0
Read
VIL
VIL
X
VCC or VSS
Data Out
Output Disable
VIL
VIH
X
VCC or VSS
Hi-Z
VIL Pulse
VIH
X
VPP
Data In
Verify
VIH
VIL
X
VPP
Data Out
Program Inhibit
VIH
VIH
X
VPP
Hi-Z
Standby
VIH
X
X
VCC or VSS
Hi-Z
Electronic Signature
VIL
VIL
VID
VCC
Codes
Mode
Program
Note: X = VIH or VIL, VID = 12V ± 0.5V.
Table 4. Electronic Signature
Identifier
A0
Q7
Q6
Q5
Q4
Q3
Q2
Q1
Q0
Hex Data
Manufacturer’s Code
VIL
0
0
1
0
0
0
0
0
20h
Device Code
VIH
0
1
0
0
0
1
0
0
44h
Note: Outputs Q15-Q8 are set to '0'.
DEVICE OPERATION
The operating modes of the M27C4002 are listed
in the Operating Modes table. A single power supply is required in the read mode. All inputs are TTL
levels except for VPP and 12V on A9 for Electronic
Signature.
Read Mode
The M27C4002 has two control functions, both of
which must be logically active in order to obtain
data at the outputs. Chip Enable (E) is the power
control and should be used for device selection.
Output Enable (G) is the output control and should
be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time
(tAVQV) is equal to the delay from E to output
(tELQV). Data is available at the output after a delay
of tGLQV from the falling edge of G, assuming that
E has been low and the addresses have been stable for at least tAVQV-tGLQV.
3/18
M27C4002
Table 5. AC Measurement Conditions
High Speed
Standard
Input Rise and Fall Times
≤ 10ns
≤ 20ns
Input Pulse Voltages
0 to 3V
0.4V to 2.4V
1.5V
0.8V and 2V
Input and Output Timing Ref. Voltages
Figure 3A. AC Testing Input Output Waveform
Figure 4. AC Testing Load Circuit
1.3V
High Speed
1N914
3V
1.5V
3.3kΩ
0V
DEVICE
UNDER
TEST
Standard
2.4V
OUT
CL
2.0V
0.8V
0.4V
AI01822
CL = 30pF for High Speed
CL = 100pF for Standard
CL includes JIG capacitance
AI01823B
Table 6. Capacitance (1) (TA = 25 °C, f = 1 MHz)
Symbol
CIN
COUT
Parameter
Input Capacitance
Output Capacitance
Test Condition
Min
Max
Unit
VIN = 0V
6
pF
VOUT = 0V
12
pF
Note: 1. Sampled only, not 100% tested.
Standby Mode
The M27C4002 has a standby mode which reduces the supply current from 50mA to 100µA. The
M27C4002 is placed in the standby mode by applying a CMOS high signal to the E input. When in
the standby mode, the outputs are in a high impedance state, independent of the G input.
Two Line Output Control
Because EPROMs are usually used in larger
memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control
function allows:
4/18
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention
will not occur.
For the most efficient use of these two control
lines, E should be decoded and used as the primary device selecting function, while G should be
made a common connection to all devices in the
array and connected to the READ line from the
system control bus. This ensures that all deselected memory devices are in their low power standby
mode and that the output pins are only active
when data is required from a particular memory
device.
M27C4002
Table 7. Read Mode DC Characteristics (1)
(TA = 0 to 70°C or –40 to 85°C; VCC = 5V ± 5% or 5V ± 10%; VPP = VCC)
Symbol
Parameter
ILI
Input Leakage Current
ILO
Output Leakage Current
ICC
Test Condition
Min
Max
Unit
0V ≤ VIN ≤ VCC
±10
µA
0V ≤ VOUT ≤ VCC
±10
µA
E = VIL, G = VIL,
IOUT = 0mA, f = 10MHz
70
mA
E = VIL, G = VIL,
IOUT = 0mA, f = 5MHz
50
mA
E = VIH
1
mA
E > VCC – 0.2V
100
µA
VPP = VCC
10
µA
Supply Current
ICC1
Supply Current (Standby) TTL
ICC2
Supply Current (Standby) CMOS
IPP
Program Current
VIL
Input Low Voltage
–0.3
0.8
V
VIH (2)
Input High Voltage
2
VCC + 1
V
VOL
Output Low Voltage
0.4
V
IOL = 2.1mA
Output High Voltage TTL
IOH = –400µA
2.4
V
Output High Voltage CMOS
IOH = –100µA
VCC – 0.7V
V
VOH
Note: 1. VCC must be applied simultaneously with or before VPP and removed simultaneously or after VPP.
2. Maximum DC voltage on Output is VCC +0.5V.
Table 8A. Read Mode AC Characteristics (1)
(TA = 0 to 70°C or –40 to 85°C; VCC = 5V ± 5% or 5V ± 10%; VPP = VCC)
M27C4002
Symbol
Alt
Parameter
- 45 (3)
Test Condition
Min
tAVQV
tACC
Address Valid to
Output Valid
tELQV
tCE
tGLQV
Max
-60 (3)
Min
-70
Max
Min
Unit
Max
E = VIL, G = VIL
45
60
70
ns
Chip Enable Low to
Output Valid
G = VIL
45
60
70
ns
tOE
Output Enable Low
to Output Valid
E = VIL
25
30
35
ns
tEHQZ (2)
tDF
Chip Enable High to
Output Hi-Z
G = VIL
0
30
0
30
0
30
ns
tGHQZ (2)
tDF
Output Enable High
to Output Hi-Z
E = VIL
0
30
0
30
0
30
ns
tAXQX
tOH
Address Transition
to Output Transition
E = VIL, G = VIL
0
0
0
ns
Note: 1. VCC must be applied simultaneously with or before VPP and removed simultaneously or after VPP.
2. Sampled only, not 100% tested.
3. Speed obtained with High Speed AC measurement conditions.
5/18
M27C4002
Table 8B. Read Mode AC Characteristics (1)
(TA = 0 to 70°C or –40 to 85°C; VCC = 5V ± 5% or 5V ± 10%; VPP = VCC)
M27C4002
Symbol
Alt
Parameter
Test Condition
-80
Min
tAVQV
tACC
Address Valid to
Output Valid
tELQV
tCE
tGLQV
-90
Max
Min
-10
Max
Min
Unit
Max
E = VIL, G = VIL
80
90
100
ns
Chip Enable Low to
Output Valid
G = VIL
80
90
100
ns
tOE
Output Enable Low
to Output Valid
E = VIL
40
40
50
ns
tEHQZ (2)
tDF
Chip Enable High to
Output Hi-Z
G = VIL
0
30
0
30
0
30
ns
tGHQZ (2)
tDF
Output Enable High
to Output Hi-Z
E = VIL
0
30
0
30
0
30
ns
tAXQX
tOH
Address Transition
to Output Transition
E = VIL, G = VIL
0
0
0
ns
Note: 1. VCC must be applied simultaneously with or before VPP and removed simultaneously or after VPP.
2. Sampled only, not 100% tested.
Table 8C. Read Mode AC Characteristics (1)
(TA = 0 to 70°C or –40 to 85°C; VCC = 5V ± 5% or 5V ± 10%; VPP = VCC)
M27C4002
Symbol
Alt
Parameter
Test Condition
-12
Min
tAVQV
tACC
Address Valid to
Output Valid
tELQV
tCE
tGLQV
-15
Max
Min
-20
Max
Min
Unit
Max
E = VIL, G = VIL
120
150
200
ns
Chip Enable Low to
Output Valid
G = VIL
120
150
200
ns
tOE
Output Enable Low
to Output Valid
E = VIL
60
60
70
ns
tEHQZ (2)
tDF
Chip Enable High to
Output Hi-Z
G = VIL
0
40
0
50
0
80
ns
tGHQZ (2)
tDF
Output Enable High
to Output Hi-Z
E = VIL
0
40
0
50
0
80
ns
tAXQX
tOH
Address Transition
to Output Transition
E = VIL, G = VIL
0
0
Note: 1. VCC must be applied simultaneously with or before VPP and removed simultaneously or after VPP.
2. Sampled only, not 100% tested.
6/18
0
ns
M27C4002
Figure 5. Read Mode AC Waveforms
A0-A17
VALID
tAVQV
VALID
tAXQX
E
tGLQV
tEHQZ
G
tELQV
Q0-Q15
tGHQZ
Hi-Z
AI00731B
System Considerations
The power switching characteristics of Advanced
CMOS EPROMs require careful decoupling of the
devices. The supply current, ICC, has three segments that are of interest to the system designer:
the standby current level, the active current level,
and transient current peaks that are produced by
the falling and rising edges of E. The magnitude of
the transient current peaks is dependent on the
output capacitive and inductive loading of the device. The associated transient voltage peaks can
be suppressed by complying with the two line out-
put control and by properly selected decoupling
capacitors. It is recommended that a 0.1µF ceramic capacitor be used on every device between VCC
and VSS. This should be a high frequency capacitor of low inherent inductance and should be
placed as close to the device as possible. In addition, a 4.7µF bulk electrolytic capacitor should be
used between VCC and VSS for every eight devices. The bulk capacitor should be located near the
power supply connection point.The purpose of the
bulk capacitor is to overcome the voltage drop
caused by the inductive effects of PCB traces.
7/18
M27C4002
Table 9. Programming Mode AC Characteristics (1)
(TA = 25 °C; VCC = 6.25V ± 0.25V; VPP = 12.75V ± 0.25V)
Symbol
Parameter
Test Condition
ILI
Input Leakage Current
VIL ≤ VIN ≤ VIH
ICC
Supply Current
IPP
Program Current
VIL
Input Low Voltage
VIH
Input High Voltage
VOL
Output Low Voltage
VOH
Output High Voltage TTL
VID
A9 Voltage
Min
Max
Unit
±10
µA
50
mA
50
mA
–0.3
0.8
V
2
VCC + 0.5
V
0.4
V
E = VIL
IOL = 2.1mA
IOH = –400µA
2.4
V
11.5
12.5
V
Note: 1. VCC must be applied simultaneously with or before VPP and removed simultaneously or after VPP.
Table 10. Programming Mode AC Characteristics (1)
(TA = 25 °C; VCC = 6.25V ± 0.25V; VPP = 12.75V ± 0.25V
Symbol
Alt
Parameter
Test Condition
Min
Max
tAVEL
tAS
Address Valid to Chip Enable Low
2
µs
tQVEL
tDS
Input Valid to Chip Enable Low
2
µs
tVPHEL
tVPS
VPP High to Chip Enable Low
2
µs
tVCHEL
tVCS
VCC High to Chip Enable Low
2
µs
tELEH
tPW
Chip Enable Program Pulse Width
95
tEHQX
tDH
Chip Enable High to Input Transition
2
µs
tQXGL
tOES
Input Transition to Output Enable Low
2
µs
tGLQV
tOE
Output Enable Low to Output Valid
tGHQZ
tDFP
Output Enable High to Output Hi-Z
0
tGHAX
tAH
Output Enable High to Address
Transition
0
105
Unit
µs
100
ns
130
ns
ns
Note: 1. VCC must be applied simultaneously with or before VPP and removed simultaneously or after VPP.
2. Sampled only, not 100% tested.
Programming
When delivered (and after each erasure for UV
EPROM), all bits of the M27C4002 are in the '1'
state. Data is introduced by selectively programming '0's into the desired bit locations. Although
only '0's will be programmed, both '1's and '0's can
be present in the data word. The only way to
change a '0' to a '1' is by die exposure to ultraviolet
8/18
light (UV EPROM). The M27C4002 is in the programming mode when VPP input is at 12.75V, G is
at VIH and E is pulsed to VIL. The data to be programmed is applied to 16 bits in parallel to the data
output pins. The levels required for the address
and data inputs are TTL. VCC is specified to be
6.25V ± 0.25V.
M27C4002
Figure 6. Programming and Verify Modes AC Waveforms
VALID
A0-A17
tAVEL
Q0-Q15
DATA OUT
DATA IN
tQVEL
tEHQX
VPP
tVPHEL
tGLQV
tGHQZ
VCC
tVCHEL
tGHAX
E
tELEH
tQXGL
G
PROGRAM
VERIFY
AI00730
Figure 7. Programming Flowchart
VCC = 6.25V, VPP = 12.75V
n=0
E = 100µs Pulse
NO
++n
= 25
YES
FAIL
NO
VERIFY
++ Addr
YES
Last
Addr
NO
YES
CHECK ALL WORDS
1st: VCC = 6V
2nd: VCC = 4.2V
AI00726C
PRESTO II Programming Algorithm
PRESTO II Programming Algorithm allows the
whole array to be programmed with a guaranteed
margin, in a typical time of 26.5 seconds. Programming with PRESTO II consists of applying a
sequence of 100µs program pulses to each byte
until a correct verify occurs (see Figure 7). During
programming and verify operation, a MARGIN
MODE circuit is automatically activated in order to
guarantee that each cell is programmed with
enough margin. No overprogram pulse is applied
since the verify in MARGIN MODE provides necessary margin to each programmed cell.
Program Inhibit
Programming of multiple M27C4002s in parallel
with different data is also easily accomplished. Except for E, all like inputs including G of the parallel
M27C4002 may be common. A TTL low level
pulse applied to a M27C4002's E input, with VPP
at 12.75V, will program that M27C4002. A high
level E input inhibits the other M27C4002s from
being programmed.
Program Verify
A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with G
at VIL, E at VIH, VPP at 12.75V and VCC at 6.25V.
9/18
M27C4002
Electronic Signature
The Electronic Signature (ES) mode allows the
reading out of a binary code from an EPROM that
will identify its manufacturer and type. This mode
is intended for use by programming equipment to
automatically match the device to be programmed
with its corresponding programming algorithm.
The ES mode is functional in the 25°C ± 5°C ambient temperature range that is required when programming the M27C4002. To activate the ES
mode, the programming equipment must force
11.5V to 12.5V on address line A9 of the
M27C4002 with VPP = VCC = 5V. Two identifier
bytes may then be sequenced from the device outputs by toggling address line A0 from VIL to VIH. All
other address lines must be held at VIL during
Electronic Signature mode. Byte 0 (A0 = VIL) represents the manufacturer code and byte 1
(A0 = VIH) the device identifier code. For the STMicroelectronics M27C4002, these two identifier
bytes are given in Table 4 and can be read-out on
outputs Q7 to Q0.
10/18
ERASURE OPERATION (applies to UV EPROM)
The erasure characteristics of the M27C4002 are
such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately 4000 Å. It should be noted that
sunlight and some type of fluorescent lamps have
wavelengths in the 3000-4000 Å range. Research
shows that constant exposure to room level fluorescent lighting could erase a typical M27C4002 in
about 3 years, while it would take approximately 1
week to cause erasure when exposed to direct
sunlight. If the M27C4002 is to be exposed to
these types of lighting conditions for extended periods of time, it is suggested that opaque labels be
put over the M27C4002 window to prevent unintentional erasure. The recommended erasure procedure for the M27C4002 is exposure to short
wave ultraviolet light which has wavelength 2537
Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 15
W-sec/cm2. The erasure time with this dosage is
approximately 15 to 20 minutes using an ultraviolet lamp with 12000 µW/cm2 power rating. The
M27C4002 should be placed within 2.5cm (1 inch)
of the lamp tubes during the erasure. Some lamps
have a filter on their tubes which should be removed before erasure.
M27C4002
Table 11. Ordering Information Scheme
Example:
M27C4002
-80
X
C
1
X
Device Type
M27
Supply Voltage
C = 5V
Device Function
4002 = 4 Mbit (256Kb x16)
Speed
-45 (1) = 45 ns
-60 (1) = 60 ns
-70 = 70 ns
-80 = 80 ns
-90 = 90 ns
-10 = 100 ns
-12 = 120 ns
-15 = 150 ns
-20 = 200 ns
VCC Tolerance
blank = ± 10%
X = ± 5%
Package
F = FDIP40W
B = PDIP40
J = JLCC44W
C = PLCC44
N = TSOP40: 10 x 20 mm
Temperature Range
1 = 0 to 70 °C
6 = –40 to 85 °C
Options
X = Additional Burn-in
TR = Tape & Reel Packing
Note: 1. High Speed, see AC Characteristics section for further information.
For a list of available options (Speed, Package, etc...) or for further information on any aspect of this device, please contact the STMicroelectronics Sales Office nearest to you.
11/18
M27C4002
Table 12. Revision History
Date
Revision Details
September 1998
First Issue
25-Sep-2000
AN620 Reference removed
30-Aug-2001
70ns speed class added
12/18
M27C4002
Table 13. FDIP40W - 40 pin Ceramic Frit-seal DIP with window, Package Mechanical Data
millimeters
Symbol
Typ
inches
Min
Max
A
Typ
Min
5.72
Max
0.225
A1
0.51
1.40
0.020
0.055
A2
3.91
4.57
0.154
0.180
A3
3.89
4.50
0.153
0.177
B
0.41
0.56
0.016
0.022
B1
–
–
–
–
C
1.45
0.23
0.30
0.009
0.012
D
51.79
52.60
2.039
2.071
–
–
1.900
–
–
0.600
D2
48.26
E
15.24
E1
0.057
–
–
13.06
13.36
–
–
0.514
0.526
e
2.54
–
–
0.100
–
–
eA
14.99
–
–
0.590
–
–
eB
16.18
18.03
0.637
0.710
L
3.18
S
1.52
2.49
–
–
α
4°
11°
N
40
∅
7.62
0.125
0.300
0.060
0.098
–
–
4°
11°
40
Figure 8. FDIP40W - 40 pin Ceramic Frit-seal DIP with window, Package Outline
A2
A3
A1
B1
B
A
L
e
α
eA
D2
C
eB
D
S
N
∅
E1
E
1
FDIPW-a
Drawing is not to scale.
13/18
M27C4002
Table 14. PDIP40 - 40 pin Plastic DIP, 600 mils width, Package Mechanical Data
millimeters
inches
Symbol
Typ
Min
Max
Typ
Min
Max
A
4.45
–
–
0.175
–
–
A1
0.64
0.38
–
0.025
0.015
–
A2
3.56
3.91
0.140
0.154
B
0.38
0.53
0.015
0.021
B1
1.14
1.78
0.045
0.070
C
0.20
0.31
0.008
0.012
D
51.78
52.58
2.039
2.070
–
–
–
–
E
14.80
16.26
0.583
0.640
E1
13.46
13.99
0.530
0.551
–
D2
48.26
1.900
e1
2.54
–
–
0.100
–
eA
15.24
–
–
0.600
–
eB
15.24
17.78
0.600
0.700
L
3.05
3.81
0.120
0.150
S
1.52
2.29
0.060
0.090
α
0°
15°
0°
15°
N
40
40
Figure 9. PDIP40 - 40 lead Plastic DIP, 600 mils width, Package Outline
A2
A1
B1
B
A
L
e1
α
eA
D2
C
eB
D
S
N
E1
E
1
PDIP
Drawing is not to scale.
14/18
M27C4002
Table 15. JLCC44W - 44 lead Leadless Ceramic Chip Carrier, square window,
Package Mechanical Data
millimeters
inches
Symbol
Typ
Min
Max
A
3.94
A1
Min
Max
4.83
0.155
0.190
2.29
3.05
0.090
0.120
B
0.43
0.53
0.017
0.021
B1
0.66
0.81
0.026
0.032
D
17.40
17.65
0.685
0.695
D1
16.00
16.89
0.630
0.665
D2
14.74
16.26
0.580
0.640
–
–
–
–
E
17.40
17.65
0.685
0.695
E1
16.00
16.89
0.630
0.665
E2
14.74
16.26
0.580
0.640
D3
12.70
Typ
0.500
E3
12.70
–
–
0.500
–
–
e
1.27
–
–
0.050
–
–
K
10.16
–
–
0.400
–
–
N
44
44
CP
0.10
0.004
Figure 10. JLCC44W - 44 lead Leadless Ceramic Chip Carrier, square window, Package Outline
D
D1
A1
1 N
B1
E3
K
E1 E
e
D2/E2
B
K
D3
JLCCW-a
A
CP
Drawing is not to scale.
15/18
M27C4002
Table 16. PLCC44 - 44 lead Plastic Leaded Chip Carrier, Package Mechanical Data
millimeters
inches
Symbol
Typ
Min
Max
A
4.20
A1
Min
Max
4.70
0.165
0.185
2.29
3.04
0.090
0.120
A2
–
0.51
–
0.020
B
0.33
0.53
0.013
0.021
B1
0.66
0.81
0.026
0.032
D
17.40
17.65
0.685
0.695
D1
16.51
16.66
0.650
0.656
D2
14.99
16.00
0.590
0.630
E
17.40
17.65
0.685
0.695
E1
16.51
16.66
0.650
0.656
E2
14.99
16.00
0.590
0.630
–
–
–
–
0.00
0.25
0.000
0.010
–
–
–
–
e
1.27
F
R
0.89
N
Typ
0.050
0.035
44
44
CP
0.10
0.004
Figure 11. PLCC44 - 44 lead Plastic Leaded Chip Carrier, Package Outline
D
D1
A1
A2
1 N
B1
E1 E
Ne
e
D2/E2
F
B
0.51 (.020)
1.14 (.045)
A
Nd
R
PLCC
Drawing is not to scale.
16/18
CP
M27C4002
Table 17. TSOP40 - 40 lead Plastic Thin Small Outline, 10 x 20 mm, Package Mechanical Data
millimeters
inches
Symbol
Typ
Min
Max
A
Typ
Min
1.20
Max
0.047
A1
0.05
0.15
0.002
0.006
A2
0.95
1.05
0.037
0.041
B
0.17
0.27
0.007
0.011
C
0.10
0.21
0.004
0.008
D
19.80
20.20
0.780
0.795
D1
18.30
18.50
0.720
0.728
E
9.90
10.10
0.390
0.398
–
–
–
–
L
0.50
0.70
0.020
0.028
α
0°
5°
0°
5°
N
40
e
0.50
0.020
40
CP
0.10
0.004
Figure 12. TSOP40 - 40 lead Plastic Thin Small Outline, 10 x 20 mm, Package Outline
A2
1
N
e
E
B
N/2
D1
A
CP
D
DIE
C
TSOP-a
A1
α
L
Drawing is not to scale.
17/18
M27C4002
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences
of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted
by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject
to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not
authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.
The ST logo is registered trademark of STMicroelectronics
All other names are the property of their respective owners.
 2001 STMicroelectronics - All Rights Reserved
STMicroelectronics GROUP OF COMPANIES
Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A.
www.st.com
18/18
Similar pages