TI1 LM10BH/NOPB Operational amplifier and voltage reference Datasheet

Order
Now
Product
Folder
Technical
Documents
Tools &
Software
Support &
Community
LM10-MIL
SNOSD68 – JUNE 2017
LM10-MIL Operational Amplifier and Voltage Reference
1 Features
•
•
•
•
•
•
1
Input Offset Voltage: 2 mV (Maximum)
Input Offset Current: 0.7 nA (Maximum)
Input Bias Current: 20 nA (Maximum)
Reference Regulation: 0.1% (Maximum)
Offset Voltage Drift: 2 μV/°C
Reference Drift: 0.002%/°C
2 Applications
•
•
•
•
Remote Amplifiers
Battery-Level Indicators
Thermocouple Transmitters
Voltage and Current regulators
3 Description
The LM10-MIL is a monolithic linear IC consisting of a
precision reference, an adjustable reference buffer,
and an independent, high-quality operational
amplifier.
The unit can operate from a total supply voltage as
low as 1.1 V or as high as 40 V, drawing only 270 μA.
A complementary output stage swings within 15 mV
of the supply terminals or will deliver ±20-mA output
current with ±0.4-V saturation. Reference output can
be as low as 200 mV.
The circuit is recommended for portable equipment
and is completely specified for operation from a
single power cell. In contrast, high output-drive
capability, both voltage and current, along with
thermal overload protection, suggest it in demanding
general-purpose applications.
The device is capable of operating in a floating mode,
independent of fixed supplies. It can function as a
remote comparator, signal conditioner, SCR controller
or transmitter for analog signals, delivering the
processed signal on the same line used to supply
power. It is also suited for operation in a wide range
of voltage and current regulator applications, from low
voltages to several hundred volts, providing greater
precision than existing ICs.
This series is available in the three standard
temperature ranges, with the commercial part having
relaxed limits. In addition, a low-voltage specification
(suffix L) is available in the limited temperature
ranges at a cost savings.
Device Information(1)
PART NUMBER
LM10-MIL
PACKAGE
BODY SIZE (NOM)
SOIC (14)
8.992 mm × 7.498 mm
SDIP (8)
8.255 mm × 8.255 mm
PDIP (8)
9.81 mm × 6.35 mm
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
Operational Amplifier Schematic
(Pin numbers are for 8-pin packages)
1
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
LM10-MIL
SNOSD68 – JUNE 2017
www.ti.com
Table of Contents
1
2
3
4
5
6
7
Features ..................................................................
Applications ...........................................................
Description .............................................................
Revision History.....................................................
Pin Configuration and Functions .........................
Specifications.........................................................
1
1
1
2
3
4
6.1
6.2
6.3
6.4
6.5
4
4
4
5
7
Absolute Maximum Ratings ......................................
Recommended Operating Conditions.......................
Thermal Information ..................................................
Electrical Characteristics...........................................
Typical Characteristics ..............................................
Detailed Description ............................................ 13
7.1
7.2
7.3
7.4
Overview .................................................................
Functional Block Diagram .......................................
Feature Description.................................................
Device Functional Modes........................................
13
13
13
13
8
Application and Implementation ........................ 14
8.1 Application Information............................................ 14
8.2 Typical Application ................................................. 14
8.3 System Examples ................................................... 15
9 Power Supply Recommendations...................... 23
10 Layout................................................................... 23
10.1 Layout Guidelines ................................................. 23
10.2 Layout Example .................................................... 23
11 Device and Documentation Support ................. 24
11.1
11.2
11.3
11.4
11.5
11.6
Device Support ....................................................
Documentation Support ........................................
Community Resources..........................................
Trademarks ...........................................................
Electrostatic Discharge Caution ............................
Glossary ................................................................
24
24
24
25
25
25
12 Mechanical, Packaging, and Orderable
Information ........................................................... 25
4 Revision History
2
DATE
REVISION
NOTES
June 2017
*
Initial Release
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
LM10-MIL
www.ti.com
SNOSD68 – JUNE 2017
5 Pin Configuration and Functions
NEV Package
8-Pin SDIP
Top View
P Package
8-Pin PDIP
Top View
Pin Functions — 8-Pin SDIP or PDIP
PIN
NAME
NO.
I/O
DESCRIPTION
Balance
5
I
Used for offset nulling
Op Amp Input (+)
3
I
Noninverting input of operational amplifier
Op Amp Input (–)
2
I
Inverting input of operational amplifier
Op Amp Output
6
O
Output terminal of operational amplifier
Reference Feedback
8
I
Feedback terminal of reference
Reference Output
1
O
Output terminal of reference
V+
7
I
Positive supply voltage
V–
4
I
Negative supply voltage
NPA Package
14-Pin SOIC
Top View
Pin Functions — 14-Pin SOIC
PIN
NAME
Balance
NC
Op Amp Input (–)
NO.
I/O
DESCRIPTION
9
I
1, 2, 7, 8, 14, 13
—
Used for offset nulling
4
I
Inverting input of operational amplifier
No connection
Op Amp Input (+)
5
I
Noninverting input of operational amplifier
Op Amp Output
10
O
Output terminal of operational amplifier
Reference Feedback
12
I
Feedback terminal of reference
Reference Output
3
O
Output terminal of reference
V+
11
I
Positive supply voltage
V–
6
I
Negative supply voltage
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
3
LM10-MIL
SNOSD68 – JUNE 2017
www.ti.com
6 Specifications
6.1 Absolute Maximum Ratings
(1) (2) (3)
See
MIN
MAX
UNIT
45
V
±40
V
Total supply voltage
Differential input voltage
(4)
Power dissipation (5)
Internally limited
Output short-circuit duration (6)
Continuous
TO
Lead temperature
DIP
Soldering (10 seconds)
300
°C
Soldering (10 seconds)
260
°C
Vapor phase (60 seconds)
215
°C
Infrared (15 seconds)
220
°C
150
°C
150
°C
Maximum junction temperature
−55
Storage temperature, Tstg
(1)
(2)
(3)
(4)
(5)
(6)
Refer to RETS10X for LM10H military specifications.
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
The Input voltage can exceed the supply voltages provided that the voltage from the input to any other terminal does not exceed the
maximum differential input voltage and excess dissipation is accounted for when VIN < V−.
The maximum, operating-junction temperature is 150°C for the LM10-MIL. At elevated temperatures, devices must be derated based on
package thermal resistance.
Internal thermal limiting prevents excessive heating that could result in sudden failure, but the IC can be subjected to accelerated stress
with a shorted output and worst-case conditions.
6.2 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted)
MIN
VS
Supply input voltage range (V–) – (V+)
VCM
Common-mode voltage
VREF
Reference voltage
IREF
Reference current
NOM
MAX
UNIT
1.2
40
V
(V–)
(V+) – 0.85
V
0.2
V
0
1
mA
6.3 Thermal Information
LM10-MIL
THERMAL METRIC (1)
NEV (SDIP)
NPA (SOIC)
P (PDIP)
8 PINS
14 PINS
8 PINS
UNIT
RθJA
Junction-to-ambient thermal resistance
150
90
87
°C/W
RθJC(top)
Junction-to-case (top) thermal resistance
45
—
—
°C/W
(1)
4
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
LM10-MIL
www.ti.com
SNOSD68 – JUNE 2017
6.4 Electrical Characteristics
TJ=25°C unless otherwise specified (1)
PARAMETER
Input offset voltage
Input offset current (2)
Input bias current
Input resistance
TEST CONDITIONS
MIN
TJ=25°C
TMIN ≤ TJ ≤ TMAX (see
TJ=25°C
TMIN ≤ TJ ≤ TMAX (see
TJ=25°C
nA
30
TJ=25°C
250
TMIN ≤ TJ ≤ TMAX (see
(1)
)
120
(1)
)
50
(1)
20
IOUT = ±15 mA, TMIN ≤ TJ ≤ TMAX (see
(1)
20
)
)
(1)
)
(1)
)
(1)
)
(1)
)
(1)
0.1 mA ≤ IOUT ≤ 5 mA, TMIN ≤ TJ ≤ TMAX (see
)
1.5 V ≤ V ≤ 40 V, RL = 250 Ω
(1)
)
(1)
−20 V ≤ VCM ≤ 19 V, TMIN ≤ TJ ≤ TMAX (see
)
(1)
VS = ±20 V, TMIN ≤ TJ ≤ TMAX (see
)
(1)
)
V/mV
V/mV
V/mV
V/mV
1.5
3
V/mV
0.5
V/mV
0.5
V/mV
14
33
V/mV
14
33
V/mV
V/mV
25
V/mV
V/mV
93
102
dB
93
102
dB
dB
96
dB
84
(1)
)
dB
84
1 V ≤ V+ ≤ 39.8 V
1.1 V ≤ V+ ≤ 39.8 V, TMIN ≤ TJ ≤ TMAX (see
V = −0.2 V, TMIN ≤ TJ ≤ TMAX (see
130
3
90
V = 1.1 V, TMIN ≤ TJ ≤ TMAX (see
V/mV
87
−0.2 V ≥ V− ≥ −39 V
V+ = 1 V, TMIN ≤ TJ ≤ TMAX (see
kΩ
4
−20 V ≤ VCM ≤ 19.15 V
−
V/mV
1.5
8
0.1 mA ≤ IOUT ≤ 20 mA, TMIN ≤ TJ ≤ TMAX (see
+
400
6
+
(1)
)
(1)
)
dB
96
106
dB
96
106
dB
90
Offset voltage drift
Offset current drift
TC < 100°C
1.2 V ≤ VS ≤ 40 V
(1)
1.3 V ≤ VS ≤ 40 V, TMIN ≤ TJ ≤ TMAX (see
)
0 ≤ IREF ≤ 1 mA, VREF = 200 mV, TMIN ≤ TJ ≤ TMAX (see
dB
2
μV/°C
2
pA/°C
60
pA/°C
0.001
0.003
%/V
0.001
0.003
%/V
0.006
%/V
(1)
)
0 ≤ IREF ≤ 1 mA
0.01%
V+− VREF ≥ 1 V, TMIN ≤ TJ ≤ TMAX (see
(1)
V+− VREF ≥ 1.1 V, TMIN ≤ TJ ≤ TMAX (see
)
nA
kΩ
80
IOUT = ±20 mA, TMIN ≤ TJ ≤ TMAX (see
UNIT
500
150
1.3 V ≤ VOUT ≤ 40 V, RL = 1.1 kΩ, TMIN ≤ TJ ≤ TMAX (see
(2)
(3)
20
)
1.2 V ≤ VOUT ≤ 40 V, RL = 1.1 kΩ
(1)
nA
(1)
VOUT = ±0.3 V, VCM = −0.4 V, TMIN ≤ TJ ≤ TMAX (see
Load regulation
nA
1.5
10
TMIN ≤ TJ ≤ TMAX (see
VOUT = ±0.4 V, TMIN ≤ TJ ≤ TMAX (see
Line regulation
mV
0.7
)
VS = ±0.65 V, IOUT = ±2 mA, TMIN ≤ TJ ≤ TMAX (see
Bias current drift
mV
3
(1)
VS = ±0.6 V, IOUT = ±2 mA
Supply-voltage
rejection
2
0.25
VS = ±20 V, VOUT = ±19.4 V
Common-mode
rejection
0.3
)
VOUT = ±19.95 V, TMIN ≤ TJ ≤ TMAX (see
Shunt gain (3)
MAX
(1)
VS = ±20 V, IOUT = 0
Large signal voltage
gain
TYP
0.1%
0.15%
(1)
)
0.15%
These specifications apply for V− ≤ VCM ≤ V+− 0.85 V, 1 V (TMIN ≤ TJ ≤ TMAX), 1.2 V, 1.3 V (TMIN ≤ TJ ≤ TMAX) < VS ≤ VMAX, VREF = 0.2 V
and 0 ≤ IREF ≤ 1 mA, unless otherwise specified: VMAX = 40 V for the standard part and 6.5 V for the low voltage part. The fulltemperature-range operation is −55°C to 125°C for the LM10-MIL. The specifications do not include the effects of thermal gradients (τ1 ≃
20 ms), die heating (τ2 ≃ 0.2 s) or package heating. Gradient effects are small and tend to offset the electrical error (see curves).
For TJ > 90°C, IOS may exceed 1.5 nA for VCM = V−. With TJ = 125°C and V− ≤ VCM ≤ V− + 0.1 V, IOS ≤ 5 nA.
This defines operation in floating applications such as the bootstrapped regulator or two-wire transmitter. Output is connected to the V+
terminal of the IC and input common mode is referred to V− (see System Examples). Effect of larger output-voltage swings with higher
load resistance can be accounted for by adding the positive-supply rejection error.
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
5
LM10-MIL
SNOSD68 – JUNE 2017
www.ti.com
Electrical Characteristics (continued)
TJ=25°C unless otherwise specified(1)
PARAMETER
TEST CONDITIONS
Amplifier gain
0.2 V ≤ VREF ≤ 35 V
Feedback sense
voltage
TJ=25°C
Feedback current
TMIN ≤ TJ ≤ TMAX (see
TJ=25°C
TMIN ≤ TJ ≤ TMAX (see
(1)
)
(1)
)
75
MAX
V/mV
200
20
(1)
)
205
mV
206
mV
50
nA
65
TJ=25°C
TMIN ≤ TJ ≤ TMAX (see
1.2 V ≤ VS ≤ 40 V
1.3 V ≤ VS ≤ 40 V
270
(1)
)
TJ=25°C
TMIN ≤ TJ ≤ TMAX (see
(1)
)
TMIN ≤ TJ ≤ TMAX (see
400
μA
500
μA
75
15
(1)
)
Submit Documentation Feedback
nA
%/°C
15
TJ=25°C
UNIT
V/mV
23
0.002
Supply current change
6
50
194
Reference drift
Supply current
TYP
195
TJ=25°C
TMIN ≤ TJ ≤ TMAX (see
MIN
75
μA
μA
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
LM10-MIL
www.ti.com
SNOSD68 – JUNE 2017
6.5 Typical Characteristics
6.5.1 Typical Characteristics (Op Amp)
Figure 1. Input Current
Figure 2. Common-Mode Limits
Figure 3. Output Voltage Drift
Figure 4. Input Noise Voltage
Figure 5. DC Voltage Gain
Figure 6. Transconductance
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
7
LM10-MIL
SNOSD68 – JUNE 2017
www.ti.com
Typical Characteristics (Op Amp) (continued)
8
Figure 7. Output Saturation Characteristics
Figure 8. Output Saturation Characteristics
Figure 9. Output Saturation Characteristics
Figure 10. Minimum Supply Voltage
Figure 11. Minimum Supply Voltage
Figure 12. Minimum Supply Voltage
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
LM10-MIL
www.ti.com
SNOSD68 – JUNE 2017
Typical Characteristics (Op Amp) (continued)
Figure 13. Output Impedance
Figure 14. Typical Stability Range
Figure 15. Large Signal Response
Figure 16. Comparator Response Time For Various Input
Overdrives
Figure 17. Comparator Response Time For Various Input
Overdrives
Figure 18. Follower Pulse Response
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
9
LM10-MIL
SNOSD68 – JUNE 2017
www.ti.com
Typical Characteristics (Op Amp) (continued)
10
Figure 19. Noise Rejection
Figure 20. Rejection Slew Limiting
Figure 21. Supply Current
Figure 22. Thermal Gradient Feedback
Figure 23. Thermal Gradient Cross-Coupling
Figure 24. Shunt Gain
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
LM10-MIL
www.ti.com
SNOSD68 – JUNE 2017
Typical Characteristics (Op Amp) (continued)
Figure 25. Shunt Gain
Figure 26. Shunt Gain
Figure 28. Shunt Gain
Figure 27. Shunt Gain
Figure 29. Shunt Gain
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
11
LM10-MIL
SNOSD68 – JUNE 2017
www.ti.com
6.5.2 Typical Characteristics (Reference)
12
Figure 30. Line Regulation
Figure 31. Load Regulation
Figure 32. Reference Noise Voltage
Figure 33. Minimum Supply Voltage
Figure 34. Output Saturation
Figure 35. Typical Stability Range
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
LM10-MIL
www.ti.com
SNOSD68 – JUNE 2017
7 Detailed Description
7.1 Overview
The LM10-MIL is a dual-operational amplifier combined with a voltage reference capable of a single-supply
operation down to 1.1 V. It provides high overall performance, making it ideal for many general-purpose
applications. The circuit can also operate in a floating mode, powered by residual voltage, independent of fixed
supplies and it is well-protected from temperature drift.
7.2 Functional Block Diagram
7.3 Feature Description
7.3.1 Operating Characteristics
The LM10-MIL is specified for operation from 1.2 V to 40 V. Many of the specifications apply from –55⁰C to
125⁰C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are
presented in electrical characteristics tables under Specifications and in the Typical Characteristics section.
7.3.2 Common-Mode Voltage Range
The input common-mode voltage range of the LM10-MIL extends from the negative rail to 0.85 V less than the
positive rail.
7.3.3 Operational Amplifier
The minimum operating voltage is reduced to nearly one volt and the current gain is less affected by
temperature, resulting in a fairly flat bias current over temperature.
7.3.4 Voltage Reference
Second-order nonlinearities are compensated for which eliminates the bowed characteristics of conventional
designs, resulting in better temperature stability.
7.4 Device Functional Modes
7.4.1 Floating Mode
To use the device in a floating mode, the operational amplifier output is shorted to V+ which disables the PNP
portion of the output stage. Thus, with a positive input signal, neither halves of the output conducts and the
current between the supply terminals is equal to the quiescent supply current. With negative input signals, the
NPN portion of the output begins to turn on, reaching the short circuit current for a few hundred microvolts
overdrive.
7.4.2 Linear Operation
This device can also operate linearly while in the floating mode. An example of this is shown in the Typical
Application section.
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
13
LM10-MIL
SNOSD68 – JUNE 2017
www.ti.com
8 Application and Implementation
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
8.1 Application Information
With heavy amplifier loading to V−, resistance drops in the V− lead can adversely affect reference regulation.
Lead resistance can approach 1 Ω. Therefore, the common to the reference circuitry should be connected as
close as possible to the package.
8.2 Typical Application
* required for capacitive loading
Figure 36. Shunt Voltage Regulator
8.2.1 Design Requirements
Table 1 lists the design parameters for this example.
Table 1. Design Parameters
DESIGN PARAMETERS
EXAMPLE VALUE
Ambient Temperature Range
–55⁰C to 125⁰C
Supply Voltage Range
1.2 V to 40 V
Common-Mode Input Range
(V–) to (V+) – 0.85 V
8.2.2 Detailed Design Procedure
Given that the transfer function of this circuit is:
R
VO U T = (1 + 2 )V R E F
R1
(1)
the output can be set between 0.2 V and the breakdown voltage of the IC by selecting an appropriate value for
R2. The circuit regulates for input voltages within a saturation drop of the output (typically 0.4 V at 20 mA and
0.15 V at 5 mA). The regulator is protected from shorts or overloads by current limiting and thermal shutdown.
14
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
LM10-MIL
www.ti.com
SNOSD68 – JUNE 2017
Typical regulation is about 0.05% load and 0.003%/V line. A substantial improvement in regulation can be
effected by connecting the operational amplifier as a follower and setting the reference to the desired output
voltage. This has the disadvantage that the minimum input-output differential is increased to a little more than a
diode drop. If the operational amplifier were connected for a gain of 2, the output could again saturate. But this
requires an additional pair of precision resistors.
The regulator in Figure 36 could be made adjustable to zero by connecting the operational amplifier to a
potentiometer on the reference output. This has the disadvantage that the regulation at the lower voltage settings
is not as good as it might otherwise be.
8.2.3 Application Curve
Figure 37. Frequency Response
8.3 System Examples
Circuit descriptions available in application note AN-211 (SNOA638).
8.3.1 Operational Amplifier Offset Adjustment
(Pin numbers are for 8-pin packages)
Figure 38. Standard
Figure 39. Limited Range
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
15
LM10-MIL
SNOSD68 – JUNE 2017
www.ti.com
System Examples (continued)
(Pin numbers are for 8-pin packages)
Figure 40. Limited Range With Boosted Reference
8.3.2 Positive Regulators
(Pin numbers are for 8-pin packages)
Figure 41. Low Voltage
Figure 42. Best Regulation
Use only electrolytic output capacitors.
Figure 43. Zero Output
16
Figure 44. Current Regulator
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
LM10-MIL
www.ti.com
SNOSD68 – JUNE 2017
System Examples (continued)
(Pin numbers are for 8-pin packages)
Required For Capacitive Loading
*Electrolytic
Figure 45. Shunt Regulator
Figure 46. Negative Regulator
*VOUT=10−4 R3
Figure 47. Precision Regulator
Figure 48. Laboratory Power Supply
Figure 49. HV Regulator
Figure 50. Protected HV Regulator
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
17
LM10-MIL
SNOSD68 – JUNE 2017
www.ti.com
System Examples (continued)
(Pin numbers are for 8-pin packages)
*800°C Threshold Is Established By Connecting Balance To VREF.
*Provides Hysteresis
Figure 51. Flame Detector
Figure 52. Light Level Sensor
Figure 53. Remote Amplifier
Figure 54. Remote Thermocouple Amplifier
10 mA≤IOUT≤50 mA
500°C≤TP≤1500°C
*Gain Trim
Figure 55. Transmitter for Bridge Sensor
18
Figure 56. Precision Thermocouple Transmitter
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
LM10-MIL
www.ti.com
SNOSD68 – JUNE 2017
System Examples (continued)
(Pin numbers are for 8-pin packages)
††Level-shift Trim
*Scale Factor Trim
†Copper Wire Wound
Figure 57. Resistance Thermometer Transmitter
Figure 58. Optical Pyrometer
1 mA≤IOUT≤5 mA
‡50 μA≤ID≤500 μA
††Center Scale Trim
†Scale Factor Trim
*Copper Wire Wound
200°C≤Tp≤700°C
1 mA≤IOUT≤5 mA
†Gain Trim
Figure 59. Thermocouple
Transmitter
Figure 60. Logarithmic Light Sensor
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
19
LM10-MIL
SNOSD68 – JUNE 2017
www.ti.com
System Examples (continued)
(Pin numbers are for 8-pin packages)
Figure 61. Battery-level Indicator
Flashes Above 1.2V
Rate Increases With
Voltage
Figure 62. Battery-threshold Indicator
Flash Rate Increases
Above 6V and Below 15V
Figure 63. Single-cell Voltage Monitor
Figure 64. Double-ended Voltage Monitor
*Trim For Span
†Trim For Zero
INPUT
10 mV, 100nA
FULL-SCALE
Figure 65. Meter Amplifier
20
Figure 66. Thermometer
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
LM10-MIL
www.ti.com
SNOSD68 – JUNE 2017
System Examples (continued)
(Pin numbers are for 8-pin packages)
ZOUT∼680Ω @ 5 kHz
AV≤1k
f1∼100 Hz
f2∼5 kHz
RL∼500
*Max Gain Trim
5
1≤λ/λ0≤10
Figure 67. Light Meter
Figure 68. Microphone Amplifier
†Controls “Loop Gain”
*Optional Frequency Shaping
Figure 69. Isolated Voltage Sensor
Figure 70. Light-Level Controller
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
21
LM10-MIL
SNOSD68 – JUNE 2017
www.ti.com
System Examples (continued)
(Pin numbers are for 8-pin packages)
8.3.3 Reference and Internal Regulator
Figure 71. Reference and Internal Regulator
22
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
LM10-MIL
www.ti.com
SNOSD68 – JUNE 2017
9 Power Supply Recommendations
The LM10-MIL is specified for operation from 1.2 V to 40 V unless otherwise stated. Many specifications apply
from –55⁰C to 125⁰C. Parameters that can exhibit significant variance with regard to operating voltage or
temperature are presented in the Specifications section.
CAUTION
Supply voltages larger than 40 V can permanently damage the device; see the
Absolute Maximum Ratings table.
10 Layout
10.1 Layout Guidelines
For best operational performance of the device, good printed-circuit board (PCB) layout practices are
recommended. Low-loss, 0.1-uF bypass capacitors should be connected between each supply pin and ground,
placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable to singlesupply applications.
10.2 Layout Example
1
AMP_IN+
AMP_IN+
2
AMP_IN+
8
AMP_IN+
AMP_IN+
7
VOUT
VOUT
VOUT
AMP_IN+
AMP_IN+
AM
6
VOUT
IN
P_
–
3
AMP_IN+
AMP_1–
4
V–
1
VOUT
2
VOUT
2
AMP-IN–
1
AMP_INT–
2
AMP-IN–
BAL
1
V+
V–
Figure 72. Layout Example
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
23
LM10-MIL
SNOSD68 – JUNE 2017
www.ti.com
11 Device and Documentation Support
11.1 Device Support
11.1.1 Device Nomenclature
11.1.1.1 Definition of Terms
Input offset voltage: That voltage which must be applied between the input terminals to bias the unloaded
output in the linear region.
Input offset current: The difference in the currents at the input terminals when the unloaded output is in the
linear region.
Input bias current: The absolute value of the average of the two input currents.
Input resistance: The ratio of the change in input voltage to the change in input current on either input with the
other grounded.
Large signal voltage gain: The ratio of the specified output voltage swing to the change in differential input
voltage required to produce it.
Shunt gain: The ratio of the specified output voltage swing to the change in differential input voltage required to
produce it with the output tied to the V+ terminal of the IC. The load and power source are
connected between the V+ and V− terminals, and input common-mode is referred to the V− terminal.
Common-mode rejection: The ratio of the input voltage range to the change in offset voltage between the
extremes.
Supply-voltage rejection: The ratio of the specified supply-voltage change to the change in offset voltage
between the extremes.
Line regulation: The average change in reference output voltage over the specified supply voltage range.
Load regulation: The change in reference output voltage from no load to that load specified.
Feedback sense voltage: The voltage, referred to V−, on the reference feedback terminal while operating in
regulation.
Reference amplifier gain: The ratio of the specified reference output change to the change in feedback sense
voltage required to produce it.
Feedback current: The absolute value of the current at the feedback terminal when operating in regulation.
Supply current: The current required from the power source to operate the amplifier and reference with their
outputs unloaded and operating in the linear range.
11.2 Documentation Support
11.2.1 Related Documentation
For related documentation, see the following:
AN-211 New Op Amp Ideas, SNOA638
11.3 Community Resources
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective
contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of
Use.
TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration
among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help
solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and
contact information for technical support.
24
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
LM10-MIL
www.ti.com
SNOSD68 – JUNE 2017
11.4 Trademarks
E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.
11.5 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
11.6 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
12 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: LM10-MIL
25
PACKAGE OPTION ADDENDUM
www.ti.com
29-Jun-2017
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
MSL Peak Temp
(2)
(6)
(3)
Op Temp (°C)
Device Marking
(4/5)
LM10BH
ACTIVE
TO-99
LMC
8
500
TBD
Call TI
Call TI
-40 to 85
( LM10BH ~ LM10BH)
LM10BH/NOPB
ACTIVE
TO-99
LMC
8
500
Green (RoHS
& no Sb/Br)
Call TI
Level-1-NA-UNLIM
-40 to 85
( LM10BH ~ LM10BH)
LM10CH
ACTIVE
TO-99
LMC
8
500
TBD
Call TI
Call TI
0 to 70
( LM10CH ~ LM10CH)
LM10CH/NOPB
ACTIVE
TO-99
LMC
8
500
Green (RoHS
& no Sb/Br)
Call TI
Level-1-NA-UNLIM
0 to 70
( LM10CH ~ LM10CH)
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
Addendum-Page 1
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
29-Jun-2017
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its
semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers
should obtain the latest relevant information before placing orders and should verify that such information is current and complete.
TI’s published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated
circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and
services.
Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced
documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements
different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the
associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyers and others who are developing systems that incorporate TI products (collectively, “Designers”) understand and agree that Designers
remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have
full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products
used in or for Designers’ applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with
respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous
consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and
take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will
thoroughly test such applications and the functionality of such TI products as used in such applications.
TI’s provision of technical, application or other design advice, quality characterization, reliability data or other services or information,
including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to
assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any
way, Designer (individually or, if Designer is acting on behalf of a company, Designer’s company) agrees to use any particular TI Resource
solely for this purpose and subject to the terms of this Notice.
TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI
products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections,
enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically
described in the published documentation for a particular TI Resource.
Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that
include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE
TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY
RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or
endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR
REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO
ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF
MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL
PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM,
INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF
PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL,
DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN
CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN
ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949
and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.
Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such
products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards
and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must
ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in
life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use.
Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life
support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all
medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.
TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product).
Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications
and that proper product selection is at Designers’ own risk. Designers are solely responsible for compliance with all legal and regulatory
requirements in connection with such selection.
Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer’s noncompliance with the terms and provisions of this Notice.
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2017, Texas Instruments Incorporated
Similar pages