LINER LTC2333 16-/18-bit, octal, quad and dual 200ksps/350ksps/550ksps/800ksps sar adc Datasheet

DEMO MANUAL DC2365A
LTC2358/LTC2357/
LTC2353/LTC2333:
16-/18-Bit, Octal, Quad and Dual
200ksps/350ksps/550ksps/800ksps SAR ADCs
DESCRIPTION
Demonstration circuit 2365A highlights the LTC®2358
family of buffered input ADCs. The LTC2358/LTC2357/
LTC2353/LTC2333 are low noise, high speed, 16-/18bit successive approximation register (SAR) ADCs with
integrated front end buffers. These ADCs accept a wide
common mode range. Pico-amp inputs and high CMRR
enable these ADCs to connect directly to a wide range of
sensors without compromising measurement accuracy.
The following text refers to the LTC2358-18 but applies
to all parts in the family, the only differences being the
number of bits, number of channels and the maximum
sample rate. The LTC2358-18 has a flexible SoftSpan™
interface that allows conversion-by-conversion control of
the input voltage span on a per-channel basis. An internal
2.048V reference and 2X buffer simplify basic operation
while an external reference can be used to increase the
input range and the SNR of the ADC.
The DC2365A demonstrates the DC and AC performance of
the LTC2358-18 in conjunction with the DC590/DC2026 and
DC890 data collection boards. Use the DC590/DC2026 to
demonstrate DC performance such as peak-to-peak noise
and DC linearity. Use the DC890 if precise sampling rates
are required or to demonstrate AC performance such as
SNR, THD, SINAD and SFDR. The DC2365A is intended
to demonstrate recommended grounding, component
placement and selection, routing and bypassing for this
ADC. A simple driver circuit for the analog inputs is also
presented.
Design files for this circuit board including schematics,
BOM and layout are available at http://www.linear.com/
demo/DC2365A
L, LT, LTC, LTM, Linear Technology, Linduino and the Linear logo are registered trademarks
and SoftSpan, PScope and QuikEval are trademarks of of Analog Devices, Inc. All other
trademarks are the property of their respective owners.
dc2365afa
1
DEMO MANUAL DC2365A
BOARD PHOTO
–16V
GND
+16V
±10.24V
DEFAULT INPUT LEVELS
DC890
±10.24V
CLK
100MHz MAX, 2.5VP-P
DC590 OR DC2026
DC2365 F01
Figure 1. DC2365A Connection Diagram
2
dc2365afa
DEMO MANUAL DC2365A
ASSEMBLY OPTIONS
Table 1. DC2365A Assembly Options
ASSEMBLY VERSION
U1 PART NUMBER
MAX
CONVERSION RATE
NUMBER OF
CHANNELS
NUMBER OF BITS
MAX CLKIN
FREQUENCY
CLKIN/fs RATIO
DC2365A-A
LTC2358-18
200ksps
8 Simultaneous
DC2365A-B
LTC2357-18
350ksps
4 Simultaneous
18
60MHz
300
18
60.2MHz
172
DC2365A-C
LTC2353-18
550ksps
2 Simultaneous
18
49.5MHz
90
DC2365A-D
LTC2333-18
800ksps
8 Multiplexed
18
50.4MHz
63
DC2365A-E
LTC2358-16
200ksps
8 Simultaneous
16
60MHz
300
DC2365A-F
LTC2357-16
350ksps
4 Simultaneous
16
60.2MHz
172
DC2365A-G
LTC2353-16
550ksps
2 Simultaneous
16
49.5MHz
90
DC2365A-H
LTC2333-16
800ksps
8 Multiplexed
16
50.4MHz
63
DC890 QUICK START PROCEDURE
Check to make sure that all switches and jumpers are
set to their default settings as described in the DC2365A
Jumpers section of this manual. The default connections
configure the ADC to use the onboard reference and regulators to generate all the required bias voltages. The analog
inputs by default are DC-coupled. Connect the DC2365A
to a DC890 USB high speed data collection board using
connector P1. Then, connect the DC890 to a host PC with
a standard USB A/B cable. Apply ±16V to the indicated
terminals. Then apply a low jitter signal source to J5 and
J6. Use J7 to route the signal sources of J5 and J6 to the
desired AIN0–AIN7 inputs. Observe the recommended
input voltage range for each analog input. Connect a low
jitter 2.5VP-P sine wave or square wave to connector J1.
See Table 1 for the appropriate clock frequency. Note that
J1 has a 50Ω termination resistor to ground.
Run the PScope™ software (Pscope.exe version K94 or
later) which can be downloaded from www.linear.com/
designtools/software.
Complete software documentation is available from the
Help menu. Updates can be downloaded from the Tools
menu. Check for updates periodically as new features
may be added.
The PScope software should recognize the DC2365A and
configure itself automatically.
Click the Collect button (Figure 2) to begin acquiring data.
The Collect button then changes to Pause, which can be
clicked to stop data acquisition.
dc2365afa
3
DEMO MANUAL DC2365A
DC890 QUICK START PROCEDURE
Figure 2. PScope Screen Capture
4
dc2365afa
DEMO MANUAL DC2365A
DC590/DC2026 QUICK START PROCEDURE
IMPORTANT! TO AVOID DAMAGE TO THE DC2365A,
MAKE SURE THAT VCCIO (JP6 OF THE DC590, JP3
OF THE DC2026) OF THE DC590/DC2026 IS SET TO
3.3V BEFORE CONNECTING THE DC590/DC2026 TO
THE DC2365A.
the supplied 14-conductor ribbon cable. Apply a signal
source to J5 and J6. Use J7 to route the signal sources
of J5 and J6 to the desired AIN0–AIN7 inputs. No clock is
required on J1 when using the DC590/DC2026. The clock
signal is provided by the DC590/DC2026.
To use the DC590/DC2026 with the DC2365A, it is necessary to apply ±16V and ground to the ±16V and GND
terminals of the DC2365A. Connect the DC590/DC2026
to a host PC with a standard USB A/B cable. Connect the
DC2365A to a DC590/DC2026 USB serial controller using
Run the QuikEval™ software (quikeval.exe version K108 or
later) which is available from www.linear.com/designtools/
software. The correct control panel will be loaded automatically. Click the Collect button (Figure 3) to begin
reading the ADC.
Figure 3. QuikEval Screen Capture
dc2365afa
5
DEMO MANUAL DC2365A
DC2365A SETUP
DC Power
Reference
The DC2365A requires ±16VDC and draws +80mA/–6mA.
Most of the supply current is consumed by the CPLD,
regulators and discrete logic on the board. The ±16VDC
input voltage powers the ADC through LT1763 and LT1964
regulators which provide protection against accidental
reverse bias. Additional regulators provide power for the
CPLD and external reference.
The default reference is the LTC2358-18 internal 4.096V
reference. Alternatively, if a higher reference voltage is desired, the LTC6655-5 reference (U7) can be used by setting
the REF jumper (JP1) to the EXT position and installing a
0Ω resistor in the R7 position as shown in Figure 4. This
should result in better SNR performance but may slightly
degrade the THD performance of the LTC2358-18.
Clock Source
You must provide a low jitter 2.5VP-P sine or square wave
to the clock input, J1. The clock input is AC coupled so the
DC level of the clock signal is not important. A generator
such as the Rohde & Schwarz SMB100A high speed clock
source is recommended to drive the clock input. Even a
good generator can start to produce noticeable jitter at low
frequencies. Therefore it is recommended for lower sample
rates to divide down a higher frequency clock to the desired
sample rate. The ratio of clock frequency to conversion
rate is shown in Table 1. If the clock input is to be driven
with logic, it is recommended that the 49.9Ω termination
resistor (R4) be removed. Driving R4 with discrete logic
may result in slow rising edges. These slow rising edges
may compromise the SNR of the converter in the presence
of high-amplitude higher frequency input signals.
Data Output
Parallel data output from this board (0V to 2.5V default),
if not connected to the DC890, can be acquired by a logic
analyzer, and subsequently imported into a spreadsheet, or
mathematical package depending on what form of digital
signal processing is desired. Alternatively, the data can
be fed directly into an application circuit. Use pin 50 of
P1 to latch the data. The data should be latched using the
negative edge of this signal. The data output signal levels
at P1 can also be increased to 0V to 3.3V if the application
circuit requires a higher voltage. This is accomplished by
moving JP2 to the 3.3V position.
6
REFBUF
E1
REFBUF
C11
47µF 10V
1210
X7R
C15
1µF 50V
21
U7
LTC6655BHMS8-5
5V
8
R7
0Ω
7
C12
2.2µF
1
2
3
REF
INT
6
5
GND
SHDN
VOUT_F
VIN
VOUT_S
GND
GND
GND
V+
1
2
3
4
C13
1µF
DC2365 F04
EXT
JP1
19
REFBUF REFIN
Figure 4. External Reference Option for DC2365A
Analog Inputs
All eight inputs have the same driver circuitry. An example
of the default driver circuit for the analog inputs of the
LTC2358-18 on the DC2365A is shown in Figure 5. The
circuit of Figure 5 provides a pseudo-differential output to
channel 0 of the LTC2358-18 with a maximum ±10.24V
input voltage. Alternatively, the jumpers for AIN0 at JP5
and J7 can be removed and AIN0 can be driven fully differentially externally through a twisted pair cable at the
provided terminals at JP5. Fully differential drive should
provide a slight improvement in THD performance.
DC890 Data Collection
For SINAD, THD or SNR testing, a low noise, low distortion generator such as the B&K Type 1051 or Stanford
Research SR1 should be used. A low jitter RF oscillator
such as the Rohde & Schwarz SMB100A is used to drive
the clock input. This demo board is tested in house by
attempting to duplicate the FFT plot shown in Typical
dc2365afa
DEMO MANUAL DC2365A
DC2365A SETUP
VIN1
R106
0Ω
0603
J5
±10.24V MAX
R108
0Ω
C94
OPT
0805
BNC
1
3
5
J7
HD3X8-100
AIN0
AIN1
AIN2
AIN3
AIN4
AIN5
AIN6
AIN7
VIN2
±10.24V MAX
R107
0Ω
0603
J6
BNC
1
2
3
4
5
6
7
8
VIN2
17
9
18
10
19
11
20
12
21
13
22
14
23
15
24
16
AIN0
AIN0
2 –
4
6
+
JP5
HD1X3-100
AIN0–
C96
OPT
C112
OPT
R109
0Ω
AIN1
AIN2
C97
OPT
AIN0+
DC2365 F05
AIN3
AIN4
AIN5
AIN6
AIN7
VIN1
C95
OPT
0805
Figure 5. ±10.24V Pseudo-Differential DC Coupled Driver
Performance Characteristics section of the LTC2358-18
data sheet. This involves using a 60MHz clock source
along with a sinusoidal generator at a frequency of approximately 2kHz. The input signal level is approximately
–1dBFS. A typical FFT obtained with the DC2365A is shown
in Figure 2. Note that to calculate the real SNR, the signal
level (F1 amplitude = –1.023dB) has to be added back to
the SNR that PScope displays. With the example shown in
Figure 2, this means that the actual SNR would be 96.76dB
instead of the 95.74dB that PScope displays. Taking the
RMS sum of the recalculated SNR and the THD yields
a SINAD of 96.58dB which is fairly close to the typical
number for this ADC.
To change the default settings for the LTC2358-18 in
PScope, click on the Set Demo Bd Options button in the
PScope tool bar shown in Figure 6. This will open the
Configure Channels menu of Figure 7. In this menu it is
possible to set the input SoftSpan range setting for each
channel. There is also a button to return PScope to the
default DC2365A settings which are optimized for the
default hardware settings of the DC2365A.
There are a number of scenarios that can produce misleading results when evaluating an ADC. One that is common
is feeding the converter with an input frequency, that is
a sub-multiple of the sample rate, and which will only
exercises a small subset of the possible output codes.
The proper method is to pick an M/N frequency for the
input sine wave frequency. N is the number of samples
in the FFT. M is a prime number between one and N/2.
Multiply M/N by the sample rate to obtain the input sine
wave frequency. Another scenario that can yield poor
results is if you do not have a signal generator capable of
ppm frequency accuracy or if it cannot be locked to the
clock frequency. You can use an FFT with windowing to
reduce the “leakage” or spreading of the fundamental to
get a close approximation of the ADC performance. If an
amplifier or clock source with poor phase noise is used,
the windowing will not improve the SNR.
dc2365afa
7
DEMO MANUAL DC2365A
DC2365A SETUP
Figure 6. PScope Tool Bar
Figure 7. PScope Channel Configuration Menu
Figure 8. QuikEval Channel Configuration Menu
8
dc2365afa
DEMO MANUAL DC2365A
DC2365A SETUP
DC590/DC2026 Data Collection
Due to the relatively low and somewhat unpredictable
sample rate of the DC590/DC2026, its usefulness is limited
to noise measurement and data collection of slowly moving
signals. A typical data capture and histogram are shown in
Figure 3. To change the default settings for the LTC2358-18
in QuikEval, click on the Channel Config button. This will
open the Config Dialog menu of Figure 8. Using the Config
Dialog menu, it is possible to set the input signal range for
each sequence. There is also a button to return QuikEval
to the default DC2365A settings which are optimized for
the default hardware settings of the DC2365A.
Layout
As with any high performance ADC, this part is sensitive
to layout. The area immediately surrounding the ADC on
the DC2365A should be used as a guideline for placement and routing of the various components associated
with the ADC. Here are some things to remember when
laying out a board for the LTC2358-18. A ground plane is
necessary to obtain maximum performance. Keep bypass
capacitors as close to supply pins as possible. Use individual low impedance returns for all bypass capacitors.
Use of a symmetrical layout around the analog inputs will
minimize the effects of parasitic elements. Shield analog
input traces with ground to minimize coupling from other
traces. Keep traces as short as possible.
Component Selection
When driving a low noise, low distortion ADC such as the
LTC2358-18, component selection is important so as to not
degrade performance. Resistors should have low values
to minimize noise and distortion. Metal film resistors are
recommended to reduce distortion caused by self heating.
Because of their low voltage coefficients, to further reduce
distortion, NP0 or silver mica capacitors should be used.
Any buffer used to drive the LTC2358-18 should have low
distortion and low noise such as the LT1355 or LTC2057.
DC2365A JUMPERS
DC2365A CONNECTORS
Definitions
Definitions
JP1: REF selects INT or EXT reference for the ADC. The
default setting is INT.
P1: DC890 interface is used to communicate with the
DC890 controller.
JP2: VCCIO sets the output levels at P1 to either 3.3V
or 2.5V. Use 2.5V to interface to the DC890 which is the
default setting. Use 3.3V to interface to the DC2026.
J1: CLK provides the master clock for the DC2365A when
interfaced to the DC890. This is not used for QuikEval.
JP3: I/O selects LVDS or CMOS logic levels. The default
setting is CMOS. LVDS is not supported at this time.
JP4: EEPROM is for factory use only. The default position
is WP.
JP5-JP12: Can be used to short either the + or – input of
AIN0-AIN7 to ground. The individual AIN inputs can also
be driven directly through these terminals. The default is
to short the – input of AIN0–AIN7 to ground.
J2: FPGA PROGRAM is used to program the FPGA. This
is for factory use only.
J3: JTAG is for factory use only.
J4: DC590/DC2026 interface is used to communicate with
the DC2026 Linduino® controller or DC590.
J5 and J6: VIN1, VIN2 provide analog input voltages to
AIN0–AIN7 of the ADC.
J7: Routes the signals of J5 and J6 to AIN0–AIN7.
dc2365afa
Information furnished by Linear Technology Corporation is believed to be accurate and reliable.
However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.
9
DEMO MANUAL DC2365A
DEMONSTRATION BOARD IMPORTANT NOTICE
Linear Technology Corporation (LTC) provides the enclosed product(s) under the following AS IS conditions:
This demonstration board (DEMO BOARD) kit being sold or provided by Linear Technology is intended for use for ENGINEERING DEVELOPMENT
OR EVALUATION PURPOSES ONLY and is not provided by LTC for commercial use. As such, the DEMO BOARD herein may not be complete
in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including but not limited to product safety
measures typically found in finished commercial goods. As a prototype, this product does not fall within the scope of the European Union
directive on electromagnetic compatibility and therefore may or may not meet the technical requirements of the directive, or other regulations.
If this evaluation kit does not meet the specifications recited in the DEMO BOARD manual the kit may be returned within 30 days from the date
of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY THE SELLER TO BUYER AND IS IN LIEU
OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS
FOR ANY PARTICULAR PURPOSE. EXCEPT TO THE EXTENT OF THIS INDEMNITY, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR
ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.
The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user releases LTC from all claims
arising from the handling or use of the goods. Due to the open construction of the product, it is the user’s responsibility to take any and all
appropriate precautions with regard to electrostatic discharge. Also be aware that the products herein may not be regulatory compliant or
agency certified (FCC, UL, CE, etc.).
No License is granted under any patent right or other intellectual property whatsoever. LTC assumes no liability for applications assistance,
customer product design, software performance, or infringement of patents or any other intellectual property rights of any kind.
LTC currently services a variety of customers for products around the world, and therefore this transaction is not exclusive.
Please read the DEMO BOARD manual prior to handling the product. Persons handling this product must have electronics training and
observe good laboratory practice standards. Common sense is encouraged.
This notice contains important safety information about temperatures and voltages. For further safety concerns, please contact a LTC application
engineer.
Mailing Address:
Linear Technology
1630 McCarthy Blvd.
Milpitas, CA 95035
Copyright © 2004, Linear Technology Corporation
10
dc2365afa
LT 0517 REV A • PRINTED IN USA
 LINEAR TECHNOLOGY CORPORATION 2016
Similar pages