ETC2 DV2003S2 Fast charge development system control of on-board n-fet switch-mode regulator Datasheet

DV2003S2
Fast Charge Development System
Control of On-Board N-FET
Switch-Mode Regulator
Features
➤
bq2003 fast charge control evaluation and bq2003
fast-charge control evaluation and development
➤
Charge current sourced from an on-board
switch-mode regulator (up to 6.0 A)
➤
Fast charge of 2 to 16 NiCd or NiMH cells
➤
Fast-charge termination by delta temperature/delta
time (∆T/∆t), negative delta voltage (-∆V), maximum
temperature, maximum time, and maximum voltage
➤
-∆V enable, hold-off, top-off, maximum time, and
number of cells are jumper-configurable
➤
Charging status displayed on charge and
temperature LEDs
➤
Discharge-before-charge control with push-button
switch
➤
Inhibit fast charge by external logic-level input
The user provides a power supply and batteries. The user
configures the DV2003S2 for the number of cells, -∆V
charge termination, and maximum charge time (with or
without top-off), and commands the discharge-beforecharge option with the push-button switch S1.
General Description
The DV2003S2 Development System provides a development environment for the bq2003 Fast-Charge IC. The
DV2003S2 incorporates a bq2003 and an N-FET bucktype switch-mode regulator to provide fast charge control
for 2 to 16 NiCd or NiMH cells. The primary difference
between the DV2003S2 and the DV2003S1 is in the
switching FET Q1. The DV2003S1 uses a P-FET for battery charge currents of 3.0A or less, whereas the
DV2003S2 uses an n-FET to support charge currents up
to 6.0A.
Connection Descriptions
JP6
Review the bq2003 data sheet and the application note,
“Using the bq2003 to Control Fast Charge,” before using
the DV2003S2 board. Also review the application note,
“Step-Down Switching Current Regulation Using the
bq2003,” for information concerning trade-offs between
using P-FET and N-FET transistors for Q1.
The fast charge is terminated by any of the following: ∆T/
∆t, -∆V, maximum temperature, maximum time, maximum voltage, or an external inhibit command. Jumper
settings select the -∆V enabled state, and the hold-off,
top-off, and maximum time limits.
DC+
DC input from charger supply
THERM
Thermistor connection
DSCHG
Low side of discharge load
BAT+
Positive battery terminal and high side
of discharge load
BAT–
Negative battery terminal and
thermistor connection
GND
Ground from charger supply
+V
Voltage source for inhibit input
IN
Inhibit input to prevent bq2003 activity
JP5
JP1 DVEN
10/97
Negative voltage termination enable
Rev. B Board
1
DV2003S2
JP2 TM1
TM1 setting
JP3 TM2
TM2 setting
JP4 NOC
Select number of cells
The maximum cell voltage (MCV) setting is 1.8V.
With the provided NTC thermistor connected between
THERM and BAT–, values are: LTF = 10°C, HTF = 45°C,
and TCO = 50°C. The ∆T/∆t settings at 30°C (T∆T) are:
minimum = 0.82°C/minute, typical = 1.10°C/minute.
The thermistor is identified by the serial number suffix
as follows:
Fixed Configuration
The DV2003S2 board has the following fixed characteristics :
VCC (4.75–5.25V) is regulated on-board from the supply
at connector JP6 DC+.
LEDs indicate charge status and temperature fault
status.
Pin CCMD is grounded, providing charge initiation on
the later application of the battery or DC+, which provides VCC to the bq2003.
Thermistor
K1
Keystone RL0703-5744-103-S1
(blank)
Philips 2322-640-63103
F1
Fenwal Type 16, 197-103LA6-A01
O1
Ozhumi 150-108-00(4)
S1
Semetic 103AT-2
Jumper-Selectable Configuration
Pin DCMD is pulled to ground through R12. A toggle of
switch S1 momentarily pulls DCMD high and initiates a
discharge-before-charge. The bq2003 output activates
FET Q4, allowing current to flow through an external
current-limiting load between BAT+ and DSCHG on connector JP6.
The DV2003S1 must be configured as described below.
DVEN (JP1): Enables/disables -∆V termination (see
bq2003 data sheet).
Trickle current is limited by a 150Ω/2W resistor R10 between DC+ and BAT+ (maximum potential across R10 =
17.3V). Note that too large a voltage between DC+ and
BAT+ may exceed the wattage rating of resistor R10.
As shipped from Benchmarq, the DV2003S1 buck-type
switch-mode regulator is configured to a charging current of
2.35A. This current level is controlled by the value of sense
resistor R26 by the relationship:
I CHG
Identifier
Jumper Setting
Pin State
[12]3
Enabled (high)
1[23]
Disabled (low)
TM1 and TM2 (JP2 and JP3): Select fast charge safety
time/hold-off/top-off (see bq2003 data sheet).
0.235V
=
R26
The value of R26 at shipment is 0.100Ω. This resistor can
be changed depending on the application.
Jumper Setting
Pin State
[12]3
High
1[23]
Low
123
Float
Number of Cells (JP4): A resistor-divider network is
provided to select 2 to 16 cells (the resulting resistor
value equals N – 1 cells). RB1 is a 200KΩ resistor, and
RB2 (R16–R25) is jumper-selected.
The suggested maximum ICHG for the DV2003S2 board is
3A. A location for a second sense resistor (R27) is provided on the DV2003S2 board. R27 is electrically in parallel with R26, which assists in user modification of ICHG,
if needed.
Temperature Disable: Connecting a 10KΩ resistor between THERM and BAT– disables temperature control.
Charge current can be halted at any time via external
stimulus. Connector JP5 provides a +5V DC source (+V)
and an inhibit input (IN) node for this function. To inhibit charge current, the JP5 inhibit input (IN) is driven
by +5V DC. To re-initiate charge, remove the voltage
source from the inhibit input.
2
DV2003S2
Closed Jumper
Number of Cells
R25
16
R24
14
R23
12
R22
10
R21
8
R20
6
R19
5
R18
4
R17
3
R16
2
is used (see Appendix A in the application note,
“Using the bq2003 to Control Fast Charge”).
3.
If using the discharge-before-charge option, connect
a current-limiting discharge load between BAT+
and DSCHG.
4.
If using the INHIBIT function, connect a switch
across JP5 (IN to +V) or connect IN to the controlling signal source (3–5V).
5.
Attach the battery pack to BAT+ and BAT–. For
temperature control, the thermistor must contact
the cells.
6.
Attach DC current source to DC+ (+) and GND (–)
connections in JP6.
Setup Procedure
1.
Configure DVEN, TM1, TM2, and number-of-cells
(NOC) jumpers.
2.
Connect the provided thermistor or a 10KΩ resistor
between THERM and BAT–.
Note: RT1 and RT2 match the thermistor provided
and must be changed if a different thermistor type
Recommended DC Operating Conditions
Symbol
Description
Minimum
Typical
Maximum
Unit
IDC+
Maximum input current
-
-
6.0
A
VDC+
Maximum input voltage
2.0 + VBAT+
or 8.0
-
30
V
VBAT+
BAT+ input voltage
-
-
30
V
VTHERM
THERM input voltage
0
-
5
V
VIN
Inhibit input signal
0
-
5
V
IDSCHG
Discharge load current
-
-
2
A
3
Notes
DV2003S2
DV2003S2 Board Schematic
R10
150 2W
D11
1N4148
JP6
1
2
3
4
5
6
100
1/2W Q1
L1
100UH
0.1UF
IN
U2
D12
R27
OPTIONAL
OUT
GND
C3
10UF
16V
R26
0.05
1W
1
2
3
1N759
D13
C10
0.1UF
16
14
R25
13.3K
1%
R24
15.4K
1%
12
R15
240
RT1
4.53K
D4 1%
U1
1
2
3
4
5
6
7
8
R6
1N4148
100K
R5
1N4148
RT2
3.57K
1%
100K
0.1UF
0.1UF
Q5
VP0104
R29
CCMD
DCMD
DVEN
TM1
TM2
TS
BAT
VSS
R12
2K
3
R17
100K
1%
2
R16
200K
1%
R31
51
R30
1N4148
470
C12
Q2
2N7000
0.1UF
VCC
DIS
MOD
CHG
TEMP
MCV
TCO
SNS
0.1UF
Q4
MTP3055VL
16
15
14
13
12
11
10
9
Q3
2N7000
R7
2K
R1
R4
C4
C6
1000PF
+5V
R2
1K
C8
4
R18
66.5K
1%
D16
R28
39K
BQ2003
C7
5
R19
49.9K
1%
+5V
C2
DISCHARGE_CMD
1
2
3
6
R20
40.2K
1%
+5V
S1
1
2
3
JP3
TM2
8
R21
28.7K
1%
1N4148
D15
+5V
JP2
TM1
10
R22
22.1K
1%
R23
18.2K
1%
51
+5V
JP1
DVEN
+5V
D5
JP4
NUMBER OF CELLS
D10
MBR735
+5V
C1
470UF
50V
V+
IN
RB1
200K
1%
1N4148
C9
390UF
35V
D1
INH
D6
MBR735
MTP30N06V
DC
THERM
DISCHG
BAT+
BATGND
1N4148
78L05ACZ
JP5
1
2
C11
R32
D14
1N4006
0.1UF
8.87K
1%
R3
26.7K
1%
63.4K
1%
+5V
D3
R8
C5
0.1UF
CHARGE
D2
R9
2K
TEMP
2K
DV2003S2, Rev B, 11-15-96
4
IMPORTANT NOTICE
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue
any product or service without notice, and advise customers to obtain the latest version of relevant information
to verify, before placing orders, that information being relied on is current and complete. All products are sold
subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those
pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily
performed, except those mandated by government requirements.
CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF
DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL
APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR
WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER
CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO
BE FULLY AT THE CUSTOMER’S RISK.
In order to minimize risks associated with the customer’s applications, adequate design and operating
safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other
intellectual property right of TI covering or relating to any combination, machine, or process in which such
semiconductor products or services might be or are used. TI’s publication of information regarding any third
party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.
Copyright  1999, Texas Instruments Incorporated
Mouser Electronics
Authorized Distributor
Click to View Pricing, Inventory, Delivery & Lifecycle Information:
Texas Instruments:
DV2003S2
Similar pages