TI1 CY29FCT818T-MIL Diagnostic scan register with 3-state output Datasheet

CY29FCT818T
DIAGNOSTIC SCAN REGISTER
WITH 3-STATE OUTPUTS
SCCS012B – MAY 1994 – REVISED NOVEMBER 2001
D
D
D
D
D
D
D
D
D
D
D
D, P, Q, OR SO PACKAGE
(TOP VIEW)
Function, Pinout, and Drive Compatible
With FCT, F Logic, and AM29818
Reduced VOH (Typically = 3.3 V) Version of
Equivalent FCT Functions
Edge-Rate Control Circuitry for
Significantly Improved Noise
Characteristics
Ioff Supports Partial-Power-Down Mode
Operation
Matched Rise and Fall Times
Fully Compatible With TTL Input and
Output Logic Levels
8-Bit Pipeline and Shadow Register
ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
– 200-V Machine Model (A115-A)
– 1000-V Charged-Device Model (C101)
CY29FCT818CT
– 64-mA Output Sink Current
– 32-mA Output Source Current
CY29FCT818ATDMB
– 20-mA Output Sink Current
– 3-mA Output Source Current
3-State Outputs
OE
DCLK
D0
D1
D2
D3
D4
D5
D6
D7
SDI
GND
1
24
2
23
3
22
4
21
5
20
6
19
7
18
8
17
9
16
10
15
11
14
12
13
VCC
MODE
Y0
Y1
Y2
Y3
Y4
Y5
Y6
Y7
SDO
PCLK
description
The CY29FCT818T contains a high-speed 8-bit general-purpose data pipeline register and a high-speed 8-bit
shadow register. The general-purpose register can be used in an 8-bit-wide data path for a normal system
application. The shadow register is designed for applications such as diagnostics in sequential circuits, where
it is desirable to load known data at a specific location in the circuit and to read the data at that location.
The shadow register can load data from the output of the device, and can be used as a right-shift register with
bit-serial input (SDI) and output (SDO), using DCLK. The data register input is multiplexed to enable loading
from the shadow register or from the data input pins, using PCLK. Data can be loaded simultaneously from the
shadow register to the pipeline register, and from the pipeline register to the shadow register, provided
setup-time and hold-time requirements are satisfied, with respect to the two independent clock inputs.
In a typical application, the general-purpose register in this device replaces an 8-bit data register in the normal
data path of a system. The shadow register is placed in an auxiliary bit-serial loop that is used for diagnostics.
During diagnostic operation, data is shifted serially into the shadow register, then transferred to the
general-purpose register to load a known value into the data path. To read the contents at that point in the data
path, the data is transferred from the data register into the shadow register, then shifted serially in the auxiliary
diagnostic loop to make it accessible to the diagnostics controller. This data then is compared with the expected
value to diagnose faulty operation of the sequential circuit.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs,
preventing damaging current backflow through the device when it is powered down.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
Copyright  2001, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
On products compliant to MIL-PRF-38535, all parameters are tested
unless otherwise noted. On all other products, production
processing does not necessarily include testing of all parameters.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
1
CY29FCT818T
DIAGNOSTIC SCAN REGISTER
WITH 3-STATE OUTPUTS
SCCS012B – MAY 1994 – REVISED NOVEMBER 2001
ORDERING INFORMATION
SPEED
(ns)
PACKAGE†
TA
–40°C
40°C to 85°C
ORDERABLE
PART NUMBER
TOP-SIDE
MARKING
DIP – P
Tube
6
CY29FCT818CTPC
CY29FCT818CTPC
QSOP – Q
Tape and reel
6
CY29FCT818CTQCT
29FCT818C
Tube
6
CY29FCT818CTSOC
Tape and reel
6
CY29FCT818CTSOCT
SOIC – SO
29FCT818C
–55°C to 125°C
CDIP – D
Tube
12
CY29FCT818ATDMB
† Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at
www.ti.com/sc/package.
FUNCTION TABLE
INPUTS
MODE
SDI
DCLK
PCLK
OUTPUT
SDO
SHADOW
REGISTER
PIPELINE
REGISTER
L
X
↑
X
S7
S0←SDI
Si←Si–1
NA
L
X
X
↑
H
L
↑
X
S7
L
H
H
↑
X
H
NA
Si←Yi
Hold
Pi←Di
NA
NA
OPERATION
Serial shift; D7–D0 output disabled
Load pipeline register from data input
Load shadow register from Y output
Hold shadow register; D7–D0 output enabled
H
X
X
↑
SDI
NA
Pi←Si
Load pipeline register from shadow register
H = High logic level, L = Low logic level, X = Don’t care, ↑ Low-to-high transition, ← = Transfer direction, NA = Not applicable
2
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
CY29FCT818T
DIAGNOSTIC SCAN REGISTER
WITH 3-STATE OUTPUTS
SCCS012B – MAY 1994 – REVISED NOVEMBER 2001
logic diagram
SDI
DCLK
D0–D7
11
8-Bit
Shadow
Register
2
14
SD0
CLK
S0–S7 8
D
MODE
Q
23
MUX
8
PCLK
8-Bit
Pipeline
Register
13
8
OE
P0–P7
1
8
Y0–Y7
absolute maximum rating over operating free-air temperature range (unless otherwise noted)†
Supply voltage range to ground potential . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.5 V to 7 V
DC input voltage range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.5 V to 7 V
DC output voltage range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.5 V to 7 V
DC output current (maximum sink current/pin) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 120 mA
Package thermal impedance, qJA (see Note 1): P package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 67°C/W
(see Note 2): Q package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61°C/W
(see Note 2): SO package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46°C/W
Ambient temperature range with power applied, TA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –65°C to 135°C
Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –65°C to 150_C
† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The package thermal impedance is calculated in accordance with JESD 51-3.
2. The package thermal impedance is calculated in accordance with JESD 51-7.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
3
CY29FCT818T
DIAGNOSTIC SCAN REGISTER
WITH 3-STATE OUTPUTS
SCCS012B – MAY 1994 – REVISED NOVEMBER 2001
recommended operating conditions (see Note 3)
CY29FCT818ATDMB
CY29FCT818T
MIN
NOM
MAX
MIN
NOM
MAX
4.5
5
5.5
4.75
5
5.25
UNIT
VCC
VIH
Supply voltage
VIL
IOH
Low-level input voltage
0.8
0.8
V
High-level output current
–3
–32
mA
IOL
TA
Low-level output current
20
64
mA
85
°C
High-level input voltage
2
Operating free-air temperature
2
–55
125
V
V
–40
NOTE 3: All unused inputs of the device must be held at VCC or GND to ensure proper device operation.
electrical characteristics over recommended operating free-air temperature range (unless
otherwise noted)
TEST CONDITIONS
CY29FCT818ATDMB
MIN TYP†
MAX
VCC = 4.5 V,
IIN = –18 mA
–0.7
VCC = 4.75 V,
IIN = –18 mA
VCC = 4.5 V,
IOH = –3 mA
PARAMETER
VIK
VOH
VOL
Vhys
VCC = 4
4.75
75 V
2.4
2
IOH = –15 mA
2.4
VCC = 4.5 V,
IOL = 20 mA
VCC = 4.75 V,
IOL = 64 mA
0.3
VIN = VCC
VCC = 5.5 V,
VIN = 2.7 V
VCC = 5.25 V,
VIN = 2.7 V
VCC = 5.5 V,
VIN = 0.5 V
VCC = 5.25 V,
VIN = 0.5 V
VCC = 5.5 V,
VOUT = 2.7 V
VCC = 5.25 V,
VOUT = 2.7 V
VCC = 5.5 V,
VOUT = 0.5 V
VCC = 5.25 V,
VCC = 5.5 V,
VOUT = 0.5 V
VOUT = 0 V
VCC = 5.25 V,
VOUT = 0 V
Ioff
VCC = 0 V,
VOUT = 4.5 V
ICC
VCC = 5.5 V,
VCC = 5.25 V,
VIN ≤ 0.2 V,
VIN ≤ 0.2 V,
∆ICC
VCC = 5.5 V, VIN = 3.4 V§, f1 = 0, Outputs open
VCC = 5.25 V, VIN = 3.4 V§, f1 = 0, Outputs open
IIL
IOZH
IOZL
IOS‡
V
0.55
0.2
VIN = VCC
0.55
0.2
5
±1
±1
±1
±1
10
10
–10
–10
–120
–225
–60
–120
±1
VIN ≥ VCC – 0.2 V
VIN ≥ VCC – 0.2 V
0.2
0.5
V
V
5
–60
V
3.3
0.3
All inputs
–1.2
UNIT
3.3
IOH = –32 mA
VCC = 5.25 V,
IIH
–1.2
–0.7
VCC = 5.5 V,
II
CY29FCT818T
TYP†
MAX
MIN
–225
±1
1.5
0.2
1.5
0.5
2
2
µA
µA
µA
µA
µA
mA
µA
mA
mA
† Typical values are at VCC = 5 V, TA = 25°C.
‡ Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus
and/or sample-and-hold techniques are preferable to minimize internal chip heating and more accurately reflect operational values. Otherwise,
prolonged shorting of a high output can raise the chip temperature well above normal and cause invalid readings in other parametric tests. In
any sequence of parameter tests, IOS tests should be performed last.
§ Per TTL-driven input (VIN = 3.4 V); all other inputs at VCC or GND
4
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
CY29FCT818T
DIAGNOSTIC SCAN REGISTER
WITH 3-STATE OUTPUTS
SCCS012B – MAY 1994 – REVISED NOVEMBER 2001
electrical characteristics over recommended operating free-air temperature range (unless
otherwise noted) (continued)
PARAMETER
ICCD¶
CY29FCT818ATDMB
MIN TYP†
MAX
TEST CONDITIONS
VCC = 5.5 V, Outputs open, One input switching at 50% duty
cycle, OE = GND, VIN ≤ 0.2 V or VIN ≥ VCC – 0.2 V
CY29FCT818T
TYP†
MAX
MIN
0.25
VCC = 5.25 V, Outputs open, One input switching at 50%
duty cycle, OE = GND, VIN ≤ 0.2 V or VIN ≥ VCC – 0.2 V
VCC = 5.5 V,
Out
uts o
en,
Outputs
open
f0 = 10 MHz,
OE = GND
IC#
VCC = 5.25 V,
Out
uts o
en,
Outputs
open
f0 = 10 MHz,
OE = GND
One bit switching
at f1 = 5 MHz
at 50% duty cycle
Eight bits and four
controls switching
at f1 = 5 MHz
at 50% duty cycle
One bit switching
at f1 = 5 MHz
at 50% duty cycle
Eight bits and four
controls switching
at f1 = 5 MHz
at 50% duty cycle
0.25
VIN ≤ 0.2 V or
VIN ≥ VCC – 0.2 V
5.3
VIN = 3.4 V or GND
7.3
VIN ≤ 0.2 V or
VIN ≥ VCC – 0.2 V
17.8||
VIN = 3.4 V or GND
30.8||
UNIT
mA/
MHz
mA
VIN ≤ 0.2 V or
VIN ≥ VCC – 0.2 V
5.3
VIN = 3.4 V or GND
7.3
VIN ≤ 0.2 V or
VIN ≥ VCC – 0.2 V
17.8||
VIN = 3.4 V or GND
30.8||
Ci
5
10
5
10
pF
Co
9
12
9
12
pF
† Typical values are at VCC = 5 V, TA = 25°C.
¶ This parameter is derived for use in total power-supply calculations.
# IC
= ICC + ∆ICC × DH × NT + ICCD (f0/2 + f1 × N1)
Where:
IC
= Total supply current
ICC = Power-supply current with CMOS input levels
∆ICC = Power-supply current for a TTL high input (VIN = 3.4 V)
DH
= Duty cycle for TTL inputs high
NT
= Number of TTL inputs at DH
ICCD = Dynamic current caused by an input transition pair (HLH or LHL)
f0
= Clock frequency for registered devices, otherwise zero
f1
= Input signal frequency
N1
= Number of inputs changing at f1
All currents are in milliamperes and all frequencies are in megahertz.
|| Values for these conditions are examples of the ICC formula.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
5
CY29FCT818T
DIAGNOSTIC SCAN REGISTER
WITH 3-STATE OUTPUTS
SCCS012B – MAY 1994 – REVISED NOVEMBER 2001
timing requirements over recommended operating free-air temperature range (unless otherwise
noted) (see Figure 1)
CY29FCT818AT
PARAMETER
tw
Pulse width
MIN
15
5
25
5
6
2
15
3.5
5
2
MODE before DCLK↑
12
3.5
SDI before DCLK↑
10
3.5
DCLK before PCLK↑
15
3.5
PCLK before DCLK↑
Y before DCLK↑
th
Hold time
MIN
DCLK high and low
MODE before PCLK↑
Setup time
CY29FCT818CT
PCLK high and low
D before PCLK↑
tsu
MAX
45
8.5
D after PCLK↑
2
1.5
MODE after PCLK↑
0
0
Y after DCLK↑
5
1.5
MODE after DCLK↑
5
1.5
SDI after DCLK↑
0
0
MAX
UNIT
ns
ns
ns
switching characteristics over operating free-air temperature range (see Figure 1)
PARAMETER
tpd
d
tPZL
tPZH
tPLZ
tPHZ
6
FROM
(INPUT)
TO
(OUTPUT)
CY29FCT818AT
MIN
MAX
CY29FCT818CT
MIN
MAX
PCLK
Y
12
6
MODE
SDO
18
7.2
SDI
SDO
18
7.1
DCLK
SDO
30
7.2
OE
Y
20
8
DCLK
D
35
9
OE
Y
20
8.5
DCLK
D
30
9
OE
Y
20
5.5
DCLK
D
45
5.5
OE
Y
30
8
DCLK
D
90
8
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
UNIT
ns
ns
ns
ns
ns
CY29FCT818T
DIAGNOSTIC SCAN REGISTER
WITH 3-STATE OUTPUTS
SCCS012B – MAY 1994 – REVISED NOVEMBER 2001
PARAMETER MEASUREMENT INFORMATION
7V
From Output
Under Test
From Output
Under Test
Test
Point
CL = 50 pF
(see Note A)
Open
TEST
GND
CL = 50 pF
(see Note A)
500 Ω
S1
500 Ω
S1
Open
7V
Open
tPLH/tPHL
tPLZ/tPZL
tPHZ/tPZH
500 Ω
LOAD CIRCUIT FOR
3-STATE OUTPUTS
LOAD CIRCUIT FOR
TOTEM-POLE OUTPUTS
3V
1.5 V
Timing Input
0V
tw
tsu
3V
1.5 V
Input
1.5 V
th
3V
1.5 V
Data Input
1.5 V
0V
0V
VOLTAGE WAVEFORMS
PULSE DURATION
VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES
3V
1.5 V
Input
1.5 V
0V
tPLH
tPHL
1.5 V
1.5 V
VOL
tPHL
Out-of-Phase
Output
tPLZ
≈3.5 V
1.5 V
tPZH
VOH
1.5 V
VOL
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
INVERTING AND NONINVERTING OUTPUTS
1.5 V
0V
Output
Waveform 1
(see Note B)
tPLH
1.5 V
1.5 V
tPZL
VOH
In-Phase
Output
3V
Output
Control
Output
Waveform 2
(see Note B)
VOL + 0.3 V
VOL
tPHZ
1.5 V
VOH – 0.3 V
VOH
≈0 V
VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES
LOW- AND HIGH-LEVEL ENABLING
NOTES: A. CL includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. The outputs are measured one at a time with one input transition per measurement.
Figure 1. Load Circuit and Voltage Waveforms
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
7
PACKAGE OPTION ADDENDUM
www.ti.com
25-Oct-2016
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
MSL Peak Temp
(2)
(6)
(3)
Op Temp (°C)
Device Marking
(4/5)
5962-9682701QLA
ACTIVE
CDIP
JT
24
1
TBD
A42
N / A for Pkg Type
-55 to 125
5962-9682701QL
A
CY29FCT818ATDM
B
CY29FCT818ATDMB
ACTIVE
CDIP
JT
24
1
TBD
A42
N / A for Pkg Type
-55 to 125
5962-9682701QL
A
CY29FCT818ATDM
B
CY29FCT818CTSOCT
ACTIVE
SOIC
DW
24
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-40 to 85
29FCT818C
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
Addendum-Page 1
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
25-Oct-2016
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
14-Jul-2012
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
CY29FCT818CTSOCT
Package Package Pins
Type Drawing
SOIC
DW
24
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
2000
330.0
24.4
Pack Materials-Page 1
10.75
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
15.7
2.7
12.0
24.0
Q1
PACKAGE MATERIALS INFORMATION
www.ti.com
14-Jul-2012
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
CY29FCT818CTSOCT
SOIC
DW
24
2000
367.0
367.0
45.0
Pack Materials-Page 2
MECHANICAL DATA
MCER004A – JANUARY 1995 – REVISED JANUARY 1997
JT (R-GDIP-T**)
CERAMIC DUAL-IN-LINE
24 LEADS SHOWN
PINS **
A
13
24
B
1
24
28
A MAX
1.280
(32,51)
1.460
(37,08)
A MIN
1.240
(31,50)
1.440
(36,58)
B MAX
0.300
(7,62)
0.291
(7,39)
B MIN
0.245
(6,22)
0.285
(7,24)
DIM
12
0.070 (1,78)
0.030 (0,76)
0.100 (2,54) MAX
0.320 (8,13)
0.290 (7,37)
0.015 (0,38) MIN
0.200 (5,08) MAX
Seating Plane
0.130 (3,30) MIN
0.023 (0,58)
0.015 (0,38)
0°–15°
0.014 (0,36)
0.008 (0,20)
0.100 (2,54)
4040110/C 08/96
NOTES: A.
B.
C.
D.
E.
All linear dimensions are in inches (millimeters).
This drawing is subject to change without notice.
This package can be hermetically sealed with a ceramic lid using glass frit.
Index point is provided on cap for terminal identification.
Falls within MIL STD 1835 GDIP3-T24, GDIP4-T28, and JEDEC MO-058 AA, MO-058 AB
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
IMPORTANT NOTICE
Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its
semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers
should obtain the latest relevant information before placing orders and should verify that such information is current and complete.
TI’s published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated
circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and
services.
Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced
documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements
different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the
associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyers and others who are developing systems that incorporate TI products (collectively, “Designers”) understand and agree that Designers
remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have
full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products
used in or for Designers’ applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with
respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous
consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and
take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will
thoroughly test such applications and the functionality of such TI products as used in such applications.
TI’s provision of technical, application or other design advice, quality characterization, reliability data or other services or information,
including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to
assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any
way, Designer (individually or, if Designer is acting on behalf of a company, Designer’s company) agrees to use any particular TI Resource
solely for this purpose and subject to the terms of this Notice.
TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI
products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections,
enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically
described in the published documentation for a particular TI Resource.
Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that
include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE
TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY
RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or
endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR
REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO
ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF
MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL
PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM,
INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF
PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL,
DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN
CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN
ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949
and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.
Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such
products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards
and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must
ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in
life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use.
Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life
support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all
medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.
TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product).
Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications
and that proper product selection is at Designers’ own risk. Designers are solely responsible for compliance with all legal and regulatory
requirements in connection with such selection.
Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer’s noncompliance with the terms and provisions of this Notice.
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2017, Texas Instruments Incorporated
Similar pages