TI1 LMH6401IRMZT Lmh6401 dc to 4.5 ghz, fully-differential, digital variable-gain amplifier Datasheet

Product
Folder
Sample &
Buy
Support &
Community
Tools &
Software
Technical
Documents
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
LMH6401 DC to 4.5 GHz, Fully-Differential, Digital Variable-Gain Amplifier
1 Features
3 Description
•
•
•
•
•
The LMH6401 is a wideband, digitally-controlled,
variable-gain amplifier (DVGA) designed for dc to
radio frequency (RF), intermediate frequency (IF),
and high-speed time-domain applications. The device
is an ideal analog-to-digital converter (ADC) driver for
dc- or ac-coupled applications that require an
automatic gain control (AGC).
1
•
•
•
•
•
•
•
•
3-dB Bandwidth: 4.5 GHz at 26-dB Gain
Gain Range: –6 dB to 26 dB in 1-dB Steps
Differential Input Impedance: 100 Ω
Differential Output with Common-Mode Control
Distortion at Max Gain (VO = 2 VPPD, RL = 200 Ω):
– 200 MHz: HD2 at –73 dBc, HD3 at –80 dBc
– 500 MHz: HD2 at –68 dBc, HD3 at –72 dBc
– 1 GHz: HD2 at –63 dBc, HD3 at –63 dBc
– 2 GHz: HD2 at –58 dBc, HD3 at –54 dBc
Output IP3:
– 43 dBm at 200 MHz
– 33 dBm at 1 GHz
– 27 dBm at 2 GHz
Output IP2:
– 67 dBm at 200 MHz
– 60 dBm at 1 GHz
– 52 dBm at 2 GHz
8-dB Noise Figure at 1 GHz, RS = 100 Ω
82-ps Rise, Fall Time Pulse Response
Supply Operation: 5.0 V at 69 mA
Supports Single- and (±) Split-Supply Operation:
– DC- and AC-Coupled Applications
Fabricated on an Advanced Complementary
BiCMOS Process
3-mm × 3-mm UQFN-16 Package
Noise and distortion performance is optimized to drive
ultra-wideband ADCs. The amplifier has an 8-dB
noise figure at maximum gain and a –63-dBc
harmonic distortion at 1 GHz for full-scale signal
levels. The device supports both single- and splitsupply operation for driving an ADC. A commonmode reference input pin is provided to align the
amplifier output common-mode with the ADC input
requirements.
Gain control is performed via an SPI™ interface,
allowing a 32-dB gain range from –6 dB to 26 dB in
1-dB steps. A power-down feature is also available
through the external PD pin or SPI control.
This level of performance is achieved at a low power
level of 345 mW. The operating ambient temperature
range is –40°C to 85°C.
Device Information(1)
PART NUMBER
LMH6401
PACKAGE
UQFN (16)
BODY SIZE (NOM)
3.00 mm × 3.00 mm
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
Harmonic Distortion vs Frequency (VO = 2 VPPD)
2 Applications
Test and Measurement
Ultra-Wideband ADC Drivers
Communications Receivers
RF Sampling Subsystems
SAW Filter Buffers and Drivers
Defense and Radar
Harmonic Distortion (dBc)
•
•
•
•
•
•
0
HD2
HD3
-10
-20
-30
-40
-50
-60
-70
-80
-90
-100
-110
10
100
Frequency (MHz)
1000
2000
D038
IF Sampling Receiver Application
LMH6401
1-dB Attenuator Steps
Zin ~ 100 Ÿ
0 dB to 32 dB
INP
RF
10 Ÿ OUTP
Av =
26 dB
INM
OUTM
10 Ÿ
UltraWideband
ADC
PD
LO
CS
SCLK
SDI
SDO
SPI
VOCM
1
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
Table of Contents
1
2
3
4
5
6
7
8
Features ..................................................................
Applications ...........................................................
Description .............................................................
Revision History.....................................................
Device Options.......................................................
Pin Configuration and Functions .........................
Specifications.........................................................
1
1
1
2
3
4
5
7.1
7.2
7.3
7.4
7.5
7.6
7.7
5
5
5
5
6
8
9
Absolute Maximum Ratings ......................................
ESD Ratings..............................................................
Recommended Operating Conditions.......................
Thermal Information ..................................................
Electrical Characteristics...........................................
SPI Timing Requirements .........................................
Typical Characteristics ..............................................
Parameter Measurement Information ................ 16
8.1
8.2
8.3
8.4
8.5
8.6
8.7
Setup Diagrams ...................................................... 16
Output Measurement Reference Points.................. 17
ATE Testing and DC Measurements ...................... 17
Frequency Response ............................................. 17
Distortion ................................................................. 17
Noise Figure............................................................ 18
Pulse Response, Slew Rate, and Overdrive Recovery
................................................................................. 18
8.8 Power Down............................................................ 18
8.9 VOCM Frequency Response .................................. 18
9
Detailed Description ............................................ 19
9.1
9.2
9.3
9.4
9.5
9.6
Overview .................................................................
Functional Block Diagram .......................................
Feature Description.................................................
Device Functional Modes........................................
Programming...........................................................
Register Maps .........................................................
19
19
20
20
20
23
10 Application and Implementation........................ 26
10.1 Application Information.......................................... 26
10.2 Typical Application ................................................ 30
10.3 Do's and Don'ts .................................................... 35
11 Power-Supply Recommendations ..................... 36
11.1 Single-Supply Operation ....................................... 36
11.2 Split-Supply Operation .......................................... 36
12 Layout................................................................... 37
12.1 Layout Guidelines ................................................. 37
12.2 Layout Examples................................................... 38
13 Device and Documentation Support ................. 39
13.1
13.2
13.3
13.4
13.5
Documentation Support ........................................
Community Resources..........................................
Trademarks ...........................................................
Electrostatic Discharge Caution ............................
Glossary ................................................................
39
39
39
39
39
14 Mechanical, Packaging, and Orderable
Information ........................................................... 40
4 Revision History
Changes from Original (April 2015) to Revision A
•
2
Page
Released to production data .................................................................................................................................................. 1
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
5 Device Options
Table 1. FDA Device Companion
DEVICE
BW (AV = 12 dB)
DISTORTION
NOISE
LMH5401
6.2 GHz
–75-dBc HD2, –75-dBc HD3 at 500 MHz
1.25 nV/√Hz
LMH3401
7 GHz, G = 16 dB
–79-dBc HD2, –77-dBc HD3 at 500 MHz
1.4 nV/√Hz
LMH6554
1.6 GHz
–79-dBc HD2, –70-dBc HD3 at 250 MHz
0.9 nV/√Hz
Table 2. DVGA Device Comparison
DEVICE
MAX GAIN, BW
DISTORTION
NOISE FIGURE
LMH6517
22 dB, 1.2 GHz
43-dBm OIP3 at 200 MHz, –74-dBc HD3 at 200 MHz
5.5 dB
LMH6521
26 dB, 1.2 GHz
49-dBm OIP3 at 200 MHz, –84-dBc HD3 at 200 MHz
7.3 dB
LMH6881
26 dB, 2.4 GHz
42-dBm OIP3 at 200 MHz, –76-dBc HD3 at 200 MHz
9.7 dB
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
3
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
6 Pin Configuration and Functions
RMZ Package
UQFN-16
Top View
SDI
1
INP
2
VS-
CS
SCLK
VS+
16
15
14
13
1-dB Attenuator Steps
0 dB to 32 dB
12
GND
11
OUTP
10
OUTM
9
GND
10 Ÿ
Av = 26 dB
INM
3
10 Ÿ
SDO
4
5
6
7
8
VS-
PD
VOCM
VS+
Pin Functions
PIN
NO.
NAME
FUNCTION
DESCRIPTION
1
SDI
Input
Serial interface input data
2
INP
Input
Positive input pin
Negative input pin
3
INM
Input
4
SDO
Output
Serial interface output data
5
VS–
Power
Negative supply voltage
6
PD
Input
Power-down pin.
0 = amplifier enabled, 1 = amplifier disabled
7
VOCM
Input
Input pin to set amplifier output common-mode voltage
8
VS+
Power
Positive supply voltage
9
GND
Power
Ground
10
OUTM
Output
Negative output pin
11
OUTP
Output
Positive output pin
12
GND
Power
Ground
13
VS+
Power
Positive supply voltage
14
SCLK
Input
Serial interface clock
Chip select
15
CS
Input
16
VS–
Power
4
Negative supply voltage
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
7 Specifications
7.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted) (1)
MIN
Supply voltage
MAX
UNIT
5.5
V
VS+
V
2.1
V
VS+
V
Maximum junction, TJ
150
°C
Maximum junction, continuous operation, long-term reliability
125
°C
V = (VS+) – (VS–)
Digital input pins
–0.3
Maximum input difference voltage
Maximum input voltage
Temperature
(1)
VS–
Operating free-air, TA
–40
85
°C
Storage, Tstg
–65
150
°C
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended
Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
7.2 ESD Ratings
VALUE
V(ESD)
(1)
(2)
Electrostatic discharge
Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001
(1)
UNIT
±2000
Charged-device model (CDM), per JEDEC specification JESD22-C101 (2)
V
±1000
JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
7.3 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted)
Supply voltage
MIN
NOM
MAX
UNIT
4.0
5.0
5.25
V
25
85
°C
125
°C
Minimum operating positive (VS+) supply voltage
2.0
Ambient operating air temperature, TA
–40
Operating junction temperature, TJ
–40
V
7.4 Thermal Information
LMH6401
THERMAL METRIC (1)
RMZ (UQFN)
UNIT
16 PINS
RθJA
Junction-to-ambient thermal resistance
78
°C/W
RθJC(top)
Junction-to-case (top) thermal resistance
43
°C/W
RθJB
Junction-to-board thermal resistance
24
°C/W
ψJT
Junction-to-top characterization parameter
2.3
°C/W
ψJB
Junction-to-board characterization parameter
24
°C/W
RθJC(bot)
Junction-to-case (bottom) thermal resistance
n/a
°C/W
(1)
For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
5
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
7.5 Electrical Characteristics
At TA = 25°C, VS– = –2.5 V, VS+ = 2.5 V, VOCM = 0 V, RLOAD = 200-Ω differential (Ro(internal, diff) = 20 Ω), VO = 2 VPPD, and AV
= 26 dB, unless otherwise noted.
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
TEST
LEVEL (1)
DYNAMIC PERFORMANCE
SSBW
Small-signal, –3-dB bandwidth
AV = 26 dB, VO = 200 mVPPD
4.5
GHz
C
LSBW
Large-signal, –3-dB bandwidth
AV = 26 dB, VO = 2.0 VPPD
4.5
GHz
C
Bandwidth for 0.1-dB flatness
AV = 26 dB, VO = 2.0 VPPD
500
MHz
C
SR
Slew rate
VO = 2-V step
18200
V/µs
C
tR, tF
Rise and fall time
VO = 2-V step, 10% to 90%
82
ps
C
Overdrive recovery
Overdrive = ±0.5 V
600
ps
C
Output balance error
f = 1 GHz
–47
dB
C
Settling time to 1%
VO = 2-V step, RL= 200 Ω
700
ps
C
f = 200 MHz, VO = 2.0 VPPD
–73
dBc
C
f = 500 MHz, VO = 2.0 VPPD
–68
dBc
C
f = 1 GHz, VO = 2.0 VPPD
–63
dBc
C
f = 2 GHz, VO = 2.0 VPPD
–58
dBc
C
f = 200 MHz, VO = 2.0 VPPD
–80
dBc
C
f = 500 MHz, VO = 2.0 VPPD
–72
dBc
C
f = 1 GHz, VO = 2.0 VPPD
–63
dBc
C
f = 2 GHz, VO = 2.0 VPPD
–54
dBc
C
f = 200 MHz, PO = –2 dBm per tone
67
dBm
C
f = 500 MHz, PO = –2 dBm per tone
65
dBm
C
f = 1 GHz, PO = –2 dBm per tone
60
dBm
C
f = 2 GHz, PO = –2 dBm per tone
52
dBm
C
f = 200 MHz, PO = –2 dBm per tone
43
dBm
C
f = 500 MHz, PO = –2 dBm per tone
40
dBm
C
f = 1 GHz, PO = –2 dBm per tone
33
dBm
C
f = 2 GHz, PO = –2 dBm per tone
27
dBm
C
ts
HD2
Second-harmonic distortion
HD3
Third-harmonic distortion
OIP2
OIP3
Output second-order intercept point
Output third-order intercept point
IMD2
Second-order intermodulation
distortion
f = 500 MHz, VO = 1.0 VPP per tone
–68
dBc
C
IMD3
Third-order intermodulation
distortion
f = 500 MHz, VO = 1.0 VPP per tone
–83
dBc
C
P1dB
1-dB compression point
f = 500 MHz, power measured at amplifier
output
18.3
dBm
C
NF
Noise figure
RS = 100 Ω
7.7
dB
C
8
dB
C
Output-referred noise voltage
AV = 26 dB, f > 1 MHz
30.4
nV/√Hz
C
S12
Reverse transmission (S12)
f = 1 GHz
–65
dB
C
S11
Input return loss (S11)
100-Ω system, f = 2 GHz
–15
dB
C
A
f = 200 MHz
f = 1 GHz
GAIN PARAMETERS
Maximum voltage gain
25.5
26.0
26.5
dB
Minimum voltage gain
–7.5
–6.0
–4.5
dB
A
dB
C
1.1
dB
A
Gain range
32
Gain step size
Cumulative gain error
0.9
–0.5
0.5
dB
A
AV = 26 dB to –6 dB
(referenced to 26-dB gain)
–1
1
dB
A
ns
C
Gain step transition time
(1)
6
1
AV = 26 dB to 10 dB
(referenced to 26-dB gain)
1
Test levels: (A) 100% DC tested at 25°C unless otherwise specified. Over-temperature limits by characterization and simulation. (B)
Limits set by bench verification and simulation. (C) Typical value only for information.
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
Electrical Characteristics (continued)
At TA = 25°C, VS– = –2.5 V, VS+ = 2.5 V, VOCM = 0 V, RLOAD = 200-Ω differential (Ro(internal, diff) = 20 Ω), VO = 2 VPPD, and AV
= 26 dB, unless otherwise noted.
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
85
100
112
UNIT
TEST
LEVEL (1)
ANALOG INPUT CHARACTERISTICS
Ri
Input resistance
Differential
Ci
Input capacitance
Differential
VICM
Input common-mode voltage
Self-biased to mid-supply
VICLR
Low-level input common-mode
voltage range
Differential gain shift < 1 dB
VICHR
High-level input common-mode
voltage range
Differential gain shift < 1 dB
Ω
A
pF
C
V
A
(VS–) + 1.5
V
C
(VS+) – 1.5
V
C
0.8
–0.3
0.3
ANALOG OUTPUT CHARACTERISTICS
Ro
Output resistance
Differential
VOL
Low-level output voltage range
Low-level clipping level
18
VOH
High-level output voltage range
High-level clipping level
VOM
Maximum output voltage swing
Differential
CMRR
Common-mode rejection ratio
±0.3-V input common-mode shift
(VS+) – 1.1
20
25
Ω
A
(VS–) + 1
(VS–) + 1.1
V
A
(VS+) – 1
V
A
6.0
VPPD
C
38.4
45
dB
A
Supply voltage [V = (VS+) – (VS–)]
4.0
5.0
V
A
Minimum positive (VS+) supply
voltage
2.0
V
A
POWER SUPPLY
VS
PSRR
IQ
Power-supply rejection ratio
Quiescent current
5.25
VS–, measured at 1-kHz sine-wave
66
70
dB
A
VS+, measured at 1-kHz sine-wave
66
70
dB
A
PD = 0 (device enabled)
60
69
78
mA
A
PD = 1 (device disabled)
1
7
12
mA
A
MHz
C
V
A
0.5
V
A
40
mV
A
V
C
10
mV
A
A
OUTPUT COMMON-MODE CONTROL (VOCM Pin)
SSBW
VOO
Small-signal bandwidth
VOCM = 200 mVPP
VOCM voltage range low
VOCM gain < 2%
VOCM voltage range high
VOCM gain < 2%
Output offset voltage
All gain settings
160
–0.5
–40
VOCM gain
VOCM
Common-mode offset voltage
1.0
VOCM pin driven to GND
–10
POWER DOWN (PD Pin)
Power-down quiescent current
7
12
mA
PD bias current
PD = 2.5 V
1
80
100
µA
A
Turn-on time delay
Time to VO = 90% of final value
70
ns
C
Turn-off time delay
Time to VO = 10% of original value
10
ns
C
VS+
V
A
0.8
V
A
V
A
V
A
DIGITAL INPUT/OUTPUT
VIH
High-level input voltage
Referred to GND
VIL
Low-level input voltage
Referred to GND
VOH
High-level output voltage
1 kΩ to GND
VOL
Low-level output voltage
1 kΩ to GND
1.2
1.4
0.4
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
7
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
7.6 SPI Timing Requirements (1)
At TA = 25°C, VS– = –2.5 V, VS+ = 2.5 V, VOCM = 0 V, RLOAD = 200-Ω differential (Ro(internal, diff) = 20 Ω), VO = 2 VPPD, and AV
= 26 dB, unless otherwise noted. Limits set by bench verification and simulation.
MIN
NOM
MAX
UNIT
50
MHz
fs_c
SCLK frequency
tPH
SCLK pulse duration, high
10
ns
tPL
SCLK pulse duration, low
10
ns
tSU
SDI setup
3
ns
tH
SDO hold
3
ns
tIZ
SDO tri-state
3
ns
tODZ
SDO driven to tri-state (2)
5
ns
tOZD
SDO tri-state to driven
3
ns
3
ns
(2)
tOD
SDO output delay
tCSS
CS setup (3)
3
ns
tCSH
CS hold
3
ns
tIAG
Inter-access gap
20
ns
(1)
(2)
(3)
8
Ensured by design.
Reference to negative edge of SCLK.
Reference to positive edge of SCLK.
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
7.7 Typical Characteristics
At TA = 25°C, VS– = –2.5 V, VS+ = 2.5 V, VOCM = 0 V, RLOAD = 200-Ω differential (Ro(internal, diff) = 20 Ω), VO = 2 VPPD, and AV
= 26 dB, unless otherwise noted. Differential input and output, and input and output pins referenced to mid-supply, unless
otherwise noted. Measured using an EVM as discussed in the Parameter Measurement Information section.
30
30
MaxGain
25
-40°C
25°C
85°C
29
Voltage Gain (dB)
Voltage Gain (dB)
20
15
10
5
28
27
26
0
25
-5
-10
10
100
1000
Frequency (MHz)
24
10
10000 24000
100
1000
Frequency (MHz)
D013
40
0
20
-5
0
-20
-40
-60
Sdd21
Sdd12
Sdd11
Sdd22
-80
-100
50
100
1000
Frequency (MHz)
200 MHz
500 MHz
1000 MHz
2000 MHz
-10
-15
-20
-25
-30
-35
-40
-6
10000
-2
2
D027
Figure 3. S-Parameters vs Frequency
6
10
14
Voltage Gain (dB)
18
22
26
D042
Figure 4. Input Return Loss vs Gain Settings
10
50
45
Output IP3 (dBm)
0
Normalized Gain (dB)
D021
Figure 2. Maximum Gain vs Temperature
Input Return Loss - SDD11 (dB)
S Parameters (dB)
Figure 1. Voltage Gain vs Frequency (1-dB Gain Steps)
10000
-10
-20
No Cap
1 pF
2.4pF
4.7pF
10pF
-30
-40
10
40
35
30
25
100
1000
Frequency (MHz)
10000
20
10
D024
Gain = 26dB
Gain = 18dB
Gain = 10dB
Gain = 2dB
100
Frequency (MHz)
1000
2000
D018
PO = –2 dBm per tone
Figure 5. Frequency Response vs Capacitive Load
Figure 6. Output IP3 vs Frequency and Gain Settings
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
9
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
Typical Characteristics (continued)
At TA = 25°C, VS– = –2.5 V, VS+ = 2.5 V, VOCM = 0 V, RLOAD = 200-Ω differential (Ro(internal, diff) = 20 Ω), VO = 2 VPPD, and AV
= 26 dB, unless otherwise noted. Differential input and output, and input and output pins referenced to mid-supply, unless
otherwise noted. Measured using an EVM as discussed in the Parameter Measurement Information section.
50
44
-40°C
25°C
85°C
42
Output IP3 (dBm)
Output IP3 (dBm)
45
4.0 V
5.0 V
5.25 V
40
35
30
40
38
36
25
20
10
100
Frequency (MHz)
1000
34
-45
2000
D019
PO = –2 dBm per tone
-5
15
35
Temperature (°C)
55
75
90
D020
f = 500 MHz, PO = –2 dBm per tone
Figure 7. Output IP3 vs Frequency and Temperature
Figure 8. Output IP3 vs Supply Voltage and Temperature
-10
60
50
Inter-modulation Distortion (dBc)
200 MHz
500 MHz
1000 MHz
2000 MHz
55
Output IP3 (dBm)
-25
45
40
35
30
25
20
15
-2
-1
0
1
2
3
4
5
6
7
8
Total Output Power per tone (dBm)
9
IMD2
IMD3
-20
-30
-40
-50
-60
-70
-80
-90
-100
10
10
D022
100
Frequency (MHz)
1000
2000
D023
PO = –2 dBm per tone
Figure 9. Output IP3 vs Total Output Power per Tone
Figure 10. Intermodulation Distortion vs Frequency
0
0
Gain = 26dB
Gain = 14dB
Gain = 2dB
Gain = -6dB
-10
-20
-20
-30
-40
HD3 (dBc)
HD2 (dBc)
-30
-50
-60
-70
-50
-60
-70
-80
-90
-90
-100
-100
100
Frequency (MHz)
1000
2000
-110
10
D003
Figure 11. Second-Order Harmonic Distortion vs Frequency
10
-40
-80
-110
10
Gain = 26dB
Gain = 14dB
Gain = 2dB
Gain = -6dB
-10
100
Frequency (MHz)
1000
2000
D004
Figure 12. Third-Order Harmonic Distortion vs Frequency
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
Typical Characteristics (continued)
At TA = 25°C, VS– = –2.5 V, VS+ = 2.5 V, VOCM = 0 V, RLOAD = 200-Ω differential (Ro(internal, diff) = 20 Ω), VO = 2 VPPD, and AV
= 26 dB, unless otherwise noted. Differential input and output, and input and output pins referenced to mid-supply, unless
otherwise noted. Measured using an EVM as discussed in the Parameter Measurement Information section.
0
0
-40°C
25°C
85°C
-10
-20
-30
-30
-40
-40
HD3 (dBc)
HD2 (dBc)
-20
-50
-60
-70
-80
-50
-60
-70
-80
-90
-90
-100
-100
-110
10
100
Frequency (MHz)
1000
-110
10
2000
100
Frequency (MHz)
D005
Figure 13. Second-Order Harmonic Distortion vs Frequency
1000
2000
D006
Figure 14. Third-Order Harmonic Distortion vs Frequency
-30
0
HD2
HD3
HD2
HD3
-10
Harmonic Distortion (dBc)
-40
Harmonic Distortion (dBc)
-40°C
25°C
85°C
-10
-50
-60
-70
-20
-30
-40
-50
-60
-70
-80
-80
-90
-6 -4 -2 0
-90
2
4
6 8 10 12 14 16 18 20 22 24 26
Voltage Gain (dB)
D001
1
2
3
4
Differential Output Voltage Swing (V)
f = 500 MHz
D002
f = 500 MHz
Figure 15. Harmonic Distortion vs Gain Settings
Figure 16. Harmonic Distortion vs Differential VPP
-20
-20
Gain = 26dB
Gain = 14dB
Gain = 2dB
-30
Gain = 26dB
Gain = 14dB
Gain = 2dB
-30
-40
HD3 (dBc)
-40
HD2 (dBc)
5
-50
-60
-50
-60
-70
-70
-80
-80
-90
-45
-25
-5
15
35
Temperature (°C)
55
75
90
-90
-45
-25
D009
f = 500 MHz
-5
15
35
Temperature (°C)
55
75
90
D010
f = 500 MHz
Figure 17. Second-Order Harmonic Distortion vs
Temperature
Figure 18. Third-Order Harmonic Distortion vs
Temperature
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
11
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
Typical Characteristics (continued)
At TA = 25°C, VS– = –2.5 V, VS+ = 2.5 V, VOCM = 0 V, RLOAD = 200-Ω differential (Ro(internal, diff) = 20 Ω), VO = 2 VPPD, and AV
= 26 dB, unless otherwise noted. Differential input and output, and input and output pins referenced to mid-supply, unless
otherwise noted. Measured using an EVM as discussed in the Parameter Measurement Information section.
-20
-20
Gain = 26dB
Gain = 14dB
Gain = 2dB
-30
-30
-40
HD3 (dBc)
-40
HD2 (dBc)
Gain = 26dB
Gain = 14dB
Gain = 2dB
-50
-50
-60
-60
-70
-70
-80
-45
-25
-5
15
35
Temperature (°C)
55
75
-80
-45
90
-25
f = 500 MHz, (VS+) – (VS–) = 4 V
-20
Harmonic Distortion (dBc)
Harmonic Distortion (dBc)
90
D008
HD2
HD3
-10
-30
-40
-50
-60
-70
-80
-20
-30
-40
-50
-60
-70
-80
-1
-0.5
0
0.5
Output Common Mode Control (V)
1
-90
-1.5
1.5
-1
D011
f = 500 MHz
-0.5
0
0.5
Input Common Mode Control (V)
1
1.5
D012
f = 500 MHz, gain = –6 dB
Figure 21. Harmonic Distortion vs
Output Common-Mode Voltage
Figure 22. Harmonic Distortion vs Input CM Voltage
24
24
4.0 V
5.0 V
5.25 V
22
Output P1dB Compression (dB)
Output P1dB Compression (dB)
75
0
HD2
HD3
-10
20
18
16
14
100
Frequency (MHz)
1000
2000
4.0 V
5.0 V
5.25 V
22
20
18
16
14
12
-45
D039
Figure 23. Output P1dB vs Frequency
12
55
Figure 20. Third-Order Harmonic Distortion vs
Temperature
0
12
10
15
35
Temperature (°C)
f = 500 MHz, (VS+) – (VS–) = 4 V
Figure 19. Second-Order Harmonic Distortion vs
Temperature
-90
-1.5
-5
D007
Submit Documentation Feedback
-25
-5
15
35
Temperature (°C)
55
75
90
D040
Figure 24. Output P1dB vs Temperature
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
Typical Characteristics (continued)
At TA = 25°C, VS– = –2.5 V, VS+ = 2.5 V, VOCM = 0 V, RLOAD = 200-Ω differential (Ro(internal, diff) = 20 Ω), VO = 2 VPPD, and AV
= 26 dB, unless otherwise noted. Differential input and output, and input and output pins referenced to mid-supply, unless
otherwise noted. Measured using an EVM as discussed in the Parameter Measurement Information section.
14
40
-40°C
25°C
85°C
Noise Figure (dB)
Noise Figure (dB)
12
50 MHz
500 MHz
1000 MHz
2000 MHz
35
10
8
30
25
20
15
6
10
100
Frequency (MHz)
1000
5
-6
2000
-2
D014
Figure 25. Noise Figure vs Frequency
Gain and Phase Balance Error (dB)
Common Mode Rejection Ratio (dB)
18
22
26
D015
Figure 26. Noise Figure vs Gain Settings
-10
-20
-30
-40
100
Frequency (MHz)
1000
-10
-20
-30
-40
-50
-60
-70
-80
10
5000
100
Frequency (MHz)
D025
Scc21 / Sdd21
1000
5000
D026
Sdc21/Sdd21
Figure 27. CMRR vs Frequency
Figure 28. Output Balance Error vs Frequency
0.22
4
2
0
0
-0.11
-2
-0.22
-4
Input - Vi(pp)diff (V)
0.11
Output - Vo(pp)diff (V)
Vin
Vout
Input - Vi(pp)diff (V)
6
10
14
Voltage Gain (dB)
0
0
-50
10
2
1.4
1.2
1
0.8
0.6
0.4
0.2
0
-0.2
-0.4
-0.6
-0.8
-1
-1.2
-1.4
4.2
Vin 3.6
Vout 3
2.4
1.8
1.2
0.6
0
-0.6
-1.2
-1.8
-2.4
-3
-3.6
-4.2
Time (1 nsec/div)
Output - Vo(pp)diff (V)
4
10
Time (1 nsec/div)
D029
Figure 29. Overdrive Recovery (AV = 26 dB)
D030
Figure 30. Overdrive Recovery (AV = 10 dB)
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
13
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
Typical Characteristics (continued)
16
0.3
12
0.2
8
0.1
4
0
0
-0.1
-4
-0.2
-8
-0.3
-0.4
-6 -4 -2 0
2
250
-12
Gain error
Phase error
-16
4 6 8 10 12 14 16 18 20 22 24 26
Voltage Gain (dB)
D043
R
jX
|Z|
200
Input Impedance (:)
0.4
Cumulative Phase step error (degrees)
Cumulative Gain step error (dB)
At TA = 25°C, VS– = –2.5 V, VS+ = 2.5 V, VOCM = 0 V, RLOAD = 200-Ω differential (Ro(internal, diff) = 20 Ω), VO = 2 VPPD, and AV
= 26 dB, unless otherwise noted. Differential input and output, and input and output pins referenced to mid-supply, unless
otherwise noted. Measured using an EVM as discussed in the Parameter Measurement Information section.
150
100
50
0
-50
10
100
Frequency (MHz)
1000
5000
D016
f = 500 MHz
Figure 31. Cumulative Gain and Phase Step Error vs
Gain Settings
Figure 32. Input Impedance vs Frequency
90
120
80
60
40
20
0
80
75
70
65
60
-20
100
Frequency (MHz)
1000
55
-45
5000
Figure 33. Output Impedance vs Frequency
15
35
Temperature (°C)
55
75
90
D041
Figure 34. Supply Current vs Temperature
2.5
0.2
Vin
2VppOut
4VppOut 2
2
2.4
Output
PowerDown Pin 2
0.1
1
1.5
1.6
1
1.2
0
0
0.5
0.8
0
0.4
Output (V)
3
-0.1
-1
-0.2
-2
-0.5
-3
-1
-0.3
0
-0.4
Time (1 nsec/div)
Time (20 nsec/div)
D037
Figure 35. Output Step Response
14
-5
0.3
Output Pulse (V)
Input Pulse (V)
-25
D017
PowerDown Pin (V)
-40
10
4.0 V
5.0 V
5.25 V
85
Supply Current - Iq (mA)
Output Impedance (:)
100
R
jX
|Z|
D028
Figure 36. Power-Down Transition Response
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
Typical Characteristics (continued)
At TA = 25°C, VS– = –2.5 V, VS+ = 2.5 V, VOCM = 0 V, RLOAD = 200-Ω differential (Ro(internal, diff) = 20 Ω), VO = 2 VPPD, and AV
= 26 dB, unless otherwise noted. Differential input and output, and input and output pins referenced to mid-supply, unless
otherwise noted. Measured using an EVM as discussed in the Parameter Measurement Information section.
2
1
0.5
0.5
0
0
-0.5
1
1
0.5
0.5
0
-0.5
-1
1.5
0
-0.5
-1
-0.5
-1
-1
Time (5 nsec/div)
Time (5 nsec/div)
D031
D032
Figure 37. Gain Switching Response (AV = 26 dB to 18 dB)
2.5
SCLK
Vo(pp)diff
2
2
1.5
1
1
0.5
0.5
0
0
-0.5
2
1.5
1
1
0.5
0.5
0
-0.5
-1
2.5
SCLK
Vo(pp)diff
1.5
SCLK (V)
1.5
SCLK (V)
2.5
Vo(pp)diff (V)
2
Figure 38. Gain Switching Response (AV = 18 dB to 26 dB)
2.5
0
-0.5
-1
-0.5
-1
-1
Time (5 nsec/div)
Time (5 nsec/div)
D035
D036
Figure 39. Gain Switching Response (AV = 26 dB to 10 dB)
2.5
2
2
1.5
1
1
0.5
0.5
0
0
-0.5
-0.5
-1
2.5
SCLK
Vo(pp)diff
2
1.5
-1
SCLK (V)
1.5
SCLK (V)
2.5
Vo(pp)diff (V)
2
Figure 40. Gain Switching Response (AV = 10 dB to 26 dB)
2.5
SCLK
Vo(pp)diff
Vo(pp)diff (V)
1
2
1.5
SCLK (V)
1.5
2.5
SCLK
Vo(pp)diff
Vo(pp)diff (V)
2
1.5
SCLK (V)
2.5
Vo(pp)diff (V)
2
2.5
SCLK
Vo(pp)diff
1.5
1
1
0.5
0.5
0
0
-0.5
-0.5
-1
Time (5 nsec/div)
Vo(pp)diff (V)
2.5
-1
Time (5 nsec/div)
D033
Figure 41. Gain Switching Response (AV = 26 dB to 2 dB)
D034
Figure 42. Gain Switching Response (AV = 2 dB to 26 dB)
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
15
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
8 Parameter Measurement Information
8.1 Setup Diagrams
LMH6401EVM
VS+
Vector Network
Analyzer
50
Port 1
Vector Network
Analyzer
PD
LMH6401
10
INP
OUTP 40
50
Port 3
INM
+
OUT_LOAD
Port 4
OUTM 40
10
50
Port 2
+
OUT_AMP
-
50
VOCM
Test Equipment
with 50-Ÿ,QSXWV, Outputs
Test Equipment
with 50-Ÿ,QSXWV, Outputs
SPI
GND
VSUSB
Figure 43. Frequency Response Differential Test Setup
LMH6401EVM
VS+
PD
LMH6401
ZO = 50 Ÿ, 1:2
2:1, ZO = 50 Ÿ
6-dB Pads
0º
50
10
INP
INM
6-dB Pads
Band-Pass
Filter
0º
+
OUT_AMP
-
DC Block
180º
Signal Generator
with 50-Ÿ2XWSXWV
OUTP 40
50
6-dB Pads
180º
OUTM 40
10
BAL-0010
BAL-0010
VOCM
Spectrum Analyzer
with 50-Ÿ,QSXWV
SPI
VS-
GND
USB
Figure 44. Single-Tone Harmonic Distortion Test Setup
LMH6401EVM
VS+
50
6-dB
Band-Pass
Attenuation
Filter
Pads
2:1, ZO = 50 Ÿ
10
INP
0º
BAL-0010
PD
LMH6401
ZO = 50 Ÿ, 1:2
Signal Generator
with 50-Ÿ2XWSXWV
OUTP 40
+
OUT_AMP
-
DC Block
180º
10
INM
0º
50
6-dB Pads
180º
OUTM 40
BAL-0010
BAL-0010
Spectrum Analyzer
with 50-Ÿ,QSXWV
VOCM
50
SPI
VS-
Signal Generator
with 50-Ÿ2XWSXWV
GND
USB
Figure 45. Two-Tone Linearity Test Setup (OIP3, OIP2)
16
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
Setup Diagrams (continued)
LMH6401EVM
VS+
50
Agilent E4443A
with 50-Ÿ2XWSXWV
2:1, ZO = 50 Ÿ
10
INP
0º
346B
Noise Source
PD
LMH6401
ZO = 50 Ÿ, 1:2
OUTP 40
+
OUT_AMP
-
180º
INM
10
BAL-0010
+
OUT_LOAD
-
0º
180º
OUTM 40
VOCM
50
BAL-0010
Agilent E4443A
with 50-Ÿ,QSXWV
SPI
VS-
GND
USB
Figure 46. Noise Figure Test Setup
8.2 Output Measurement Reference Points
The LMH6401 has two on-chip, 10-Ω output resistors. When matching the output to a 100-Ω load, the evaluation
module (EVM) uses an external 40-Ω resistor on each output leg to complete the output matching. Having onchip output resistors creates two potential reference points for measuring the output voltage. The first reference
point is at the internal amplifier output (OUT_AMP), and the second reference point is at the externally-matched
100-Ω load (OUT_LOAD). The measurements in the Electrical Characteristics table and in the Typical
Characteristics section are referred to the (OUT_AMP) reference point unless otherwise specified. The
conversion between reference points is a straightforward correction of 3 dB for power and 6 dB for voltage, as
shown in Equation 1 and Equation 2. The measurements are referenced to OUT_AMP when not specified.
VOUT_LOAD = (VOUT_AMP – 6 dB)
POUT_LOAD = (POUT_AMP – 3 dB)
(1)
(2)
8.3 ATE Testing and DC Measurements
All production testing and dc parameters are measured on automated test equipment capable of dc
measurements only. Some measurements (such as voltage gain) are referenced to the output of the internal
amplifier and do not include losses attributed to the on-chip output resistors. The Electrical Characteristics values
specify these conditions. When the measurement is referred to the amplifier output, the output resistors are not
included in the measurement. If the measurement is referred to the device pins, then the output resistor loss is
included in the measurement.
8.4 Frequency Response
This test is done by running an S-parameter sweep on a 4-port differential network analyzer using the standard
EVM with no baluns; see Figure 43. The inputs and outputs of the EVM are connected to the network analyzer
using 50-Ω coaxial cables with all the ports set to a characteristic impedance (ZO) of 50 Ω.
The frequency response test with capacitive load is done by soldering the capacitor across the LMH6401 output
pins. In this configuration, the on-chip, 10-Ω resistors on each output leg isolate the capacitive load from the
amplifier output pins.
8.5 Distortion
The standard EVM is used for measuring both the single-tone harmonic distortion and two-tone intermodulation
distortion; see Figure 44 and Figure 45, respectively. The distortion is measured with differential input signals to
the LMH6401. In order to interface with single-ended test equipment, external baluns (1:2, ZO = 50 Ω) are
required between the EVM output ports and the test equipment. The Typical Characteristics plots are created
with Marki™ baluns, model number BAL-0010. These baluns are used to combine two single tones in the twotone test plots as well as convert the single-ended input to differential output for harmonic distortion tests. The
use of 6-dB attenuator pads on both the inputs and outputs is recommended to provide a balanced match
between the external balun and the EVM.
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
17
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
8.6 Noise Figure
This test is done by matching the input of the LMH6401 to a 50-Ω noise source using a 1:2 balun (see
Figure 46), with the noise figure being referred to the input impedance (RS = 100 Ω). As noted in Figure 46, an
Agilent E4443A with NF features is used for the testing.
8.7 Pulse Response, Slew Rate, and Overdrive Recovery
For time-domain measurements, the standard EVM is driven through a balun again to convert a single-ended
output from the test equipment to the differential inputs of the LMH6401. The differential outputs are directly
connected to the oscilloscope inputs, with the differential signal response calculated using trace math from the
two separate oscilloscope inputs.
8.8 Power Down
The standard EVM is used for this test by completely removing the shorting block on jumper JPD. A high-speed,
50-Ω pulse generator is used to drive the PD pin, which toggles the output signal on or off depending upon the
PD pin voltage.
8.9 VOCM Frequency Response
The standard EVM is used for this test. A network analyzer is connected to the VOCM input of the EVM and the
EVM outputs are connected to the network analyzer with 50-Ω coaxial cables. The network analyzer analysis
mode is set to single-ended input and differential output, and the output common-mode response is measured
with respect to the single-ended input (Scs21). The input signal frequency is swept with the signal level set for
100 mV (–16 dBm). Note that the common-mode control circuit gain is approximately one.
18
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
9 Detailed Description
9.1 Overview
The LMH6401 is a very high-performance, differential I/O, digitally-controlled variable gain amplifier (DVGA). The
device is optimized for radio frequency (RF), intermediate frequency (IF), or high-speed time-domain applications
with 3-dB bandwidths up to 4.5 GHz. The device is ideal for dc- or ac-coupled applications requiring a variable
gain stage when driving an analog-to-digital converter (ADC).
The LMH6401 is best suited to optimize system linearity and noise performance over the entire gain range in the
RF and IF bands. Operating on a nominal 5-V supply or ±2.5-V split supplies, the device consists of an
attenuator stage followed by a fixed-gain amplifier to provide voltage gain control from –6 dB to 26 dB in 1-dB
steps (as shown in the Functional Block Diagram section) with an overall 32-dB gain range. The variable gain
control for the device is offered through the digital serial peripheral interface (SPI) register. The device has a
unique attenuator ladder architecture providing dynamic range improvements where the overall noise figure (NF)
remains relatively constant for the first 5-dB attenuator steps, with NF degrading proportional to the attenuator
steps on the sixth step. This behavior repeats over the entire gain range; see Figure 26.
The device has a differential input impedance of 100-Ω and is intended to be driven differentially by a matched
100-Ω differential source impedance for the best linearity and noise performance. The LMH6401 has two on-chip,
10-Ω resistors, one on each output (as shown in the Functional Block Diagram section). For most load
conditions, the 10-Ω resistors are only a partial termination. Consequently, external termination resistors are
required in most applications. See Table 11 for common load values and the matching resistors.
The LMH6401 supports a common-mode reference input (VOCM) pin to align the amplifier output common-mode
with the subsequent stage (ADC) input requirements. The output common-mode of the LMH6401 is self-biased
to mid-supply when the VOCM pin is not driven externally. The device can be operated on a power-supply
voltage range of 4.0 V to 5.25 V and supports both single- and split-supply operation. For correct digital
operation, the positive supply must not be below 2 V for ground reference logic. A power-down feature is also
available through the SPI register and the external PD pin.
9.2 Functional Block Diagram
VS+
ZIN ~ 100 Ÿ
10 Ÿ
OUTM
INM
INP
0-dB to 32-dB
Attenuation in 1-dB
Steps
Fixed Gain (AV)
= 26 dB
OUTP
10 Ÿ
Gain
Control
Thermal
Feedback Gain
and Frequency
Control Circuit
POR
CS, SCK, SDI
SPI Decoder
VS+
SDO
VS+
-
VOCM
Error
Amplifier
+
Power Down
PD
50 NŸ
VOCM
50 NŸ
Buffer
VS-
VS-
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
19
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
9.3 Feature Description
The LMH6401 includes the following features:
• Fully-differential amplifier
• Digitally-controlled variable gain: –6 dB to 26 dB in 1-dB steps
• Output common-mode control
• Single- or split-supply operation
• Large-signal bandwidth of 4.5 GHz
• Usable bandwidth up to 2 GHz
• Power-down control
9.4 Device Functional Modes
9.4.1 Power-On Reset (POR)
The LMH6401 has a built-in, power-on reset (POR) that sets the device registers to their default state (see
Table 3) on power-up. Note that the LMH6401 register information is lost each time power is removed. When
power is reapplied, the POR ensures the device enters a default state. Power glitches (of sufficient duration) can
also initiate the POR and return the device to a default state.
9.4.2 Power-Down (PD)
The device supports power-down control using an external power-down (PD) pin or by writing a logic high to bit 6
of SPI register 2h (see the Register Maps section). The external PD is an active high pin. When left floating, the
device defaults to an on condition when the PD pin defaults to logic low as a result of the internal pulldown
resistor. The device PD thresholds are noted in the Electrical Characteristics table. The device consumes
approximately 7 mA in power-down mode. Note that the SPI register contents are preserved in power-down
mode.
9.4.3 Thermal Feedback Control
The LMH6401 has a thermal feedback gain and frequency control feature that allows for improved low-frequency
settling performance. The Thermal Feedback Gain Control and Thermal Feedback Frequency Control registers
set through the SPI control this feature. The default setting is described in Table 3. Graphs are Included in the
Application and Implementation section that illustrate how the thermal feedback gain and frequency control
allows for enhanced performance.
9.4.4 Gain Control
The LMH6401 gain can be controlled from 26-dB gain (0-dB attenuation) to –6-dB gain in 1-dB steps by digitally
programming the SPI register 2h. See the Register Maps section for more details.
9.5 Programming
9.5.1 Details of the Serial Interface
The LMH6401 has a set of internal registers that can be accessed by the serial interface controlled by the CS
(chip select), SCLK (serial interface clock), SDI (serial interface input data), and SDO (serial interface readback
data) pins. Serial input to the device is enabled when CS is low. SDI serial data are latched at every SCLK rising
edge when CS is active (low). Serial data are loaded into the register at every 16th SCLK rising edge when CS is
low. When the word length exceeds a multiple of 16 bits, the excess bits are ignored. Data can be loaded in
multiples of 16-bit words within a single active CS pulse. The first eight bits form the register address and the
remaining eight bits form the register data. The interface can function with SCLK frequencies from 50 MHz down
to very low speeds (of a few Hertz) and also with a non-50% SCLK duty cycle. A summary of the LMH6401 SPI
protocol follows:
• SPI-1.1 compliant interface
• SPI register contents protected in power-down
• SPI-controlled power-down
• Powered from the main VS+ power supply
• 1.8-V logic compliant
20
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
Programming (continued)
9.5.2 Timing Diagrams
Figure 47 and Figure 48 show timing diagrams for the SPI write and read bus cycles, respectively. Figure 49 and
Figure 50 show timing diagrams for the write and read operations, respectively, of the LMH6401. Figure 51 and
Figure 52 illustrate example SPI stream write and read timing diagrams, respectively. Refer to the Electrical
Characteristics table for SPI timing requirements.
CS
1
2
3
4
5
6
7
8
9
10
11
A6
A5
A4
A3
A2
A1
A0
D7
D6
D5
12
13
14
15
16
D3
D2
D1
D0
13
14
15
16
D3
D2
D1
D0
SCLK
SDI
D4
SDO
Figure 47. SPI Write Bus Cycle
CS
1
2
3
4
5
6
7
8
A6
A5
A4
A3
A2
A1
A0
9
10
11
D7
D6
D5
12
SCLK
SDI
SDO
D4
Figure 48. SPI Read Bus Cycle
tPL
tPH
SCLK
tSU
SDI
tH
Valid Data
Figure 49. Write Operation Timing Diagram
tCSH tCSS
tCSH tCSS
CS
1st
Clock
15th
Clock
8th
Clock
SCLK
tOZD
Hi-Z
SDO
tOD
Valid
Data
Valid
Data
SDI
Valid
Data
tODZ
Valid
Data
Hi-Z
Figure 50. Read Operation Timing Diagram
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
21
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
Programming (continued)
CS
1
2
3
4
5
6
7
8
9
A6
A5
A4
A3
A2
A1
A0
D7
10
11
12
13
14
15
16
17
18
19
20
D0
D7
D6
D5
D4
21
22
23
24
D2
D1
D0
SCLK
Addr N
SDI
D6
D5
D4
D3
Addr N+1
D2
D1
D3
SDO
Figure 51. SPI Streaming Write Example
CS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
D2
D1
D0
SCLK
Addr N
SDI
A6
A5
A4
A3
A2
A1
A0
D7
SDO
Addr N+1
D6
D5
D4
D3
D2
D1
D0
D7
D6
D5
D4
D3
Figure 52. SPI Streaming Read Example
22
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
9.6 Register Maps
Table 3 lists the SPI register map.
Table 3. SPI Register Map
ADDRESS
(A[6:0])
R/W
0
R
Revision ID
1
R
Product ID
2
R/W
Gain Control
3
R/W
Reserved
8Ch
4
R/W
Thermal feedback gain control
27h
5
R/W
Thermal feedback frequency control
45h
6-127
R
Reserved
00h
REGISTER
DEFAULT (Hex)
03h
00h
20h (minimum gain)
9.6.1 Revision ID (address = 0h, Read-Only) [default = 03h]
Figure 53. Revision ID
7
6
5
4
3
2
1
0
R-0b
R-0b
R-1b
R-1b
Revision ID
R-0b
R-0b
R-0b
R-0b
LEGEND: R = Read only; -n = value after reset
Table 4. Revision ID Field Descriptions
Bit
Field
Type
Default
Description
7-0
Revision ID
R
00000011
Revision identification bits.
9.6.2 Product ID (address = 1h, Read-Only) [default = 00h]
Figure 54. Product ID
7
6
5
4
3
2
1
0
R-0b
R-0b
R-0b
R-0b
Product ID
R-0b
R-0b
R-0b
R-0b
LEGEND: R = Read only; -n = value after reset
Table 5. Product ID Field Descriptions
Bit
Field
Type
Default
Description
7-0
Product ID
R
00000000
Product identification bits.
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
23
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
9.6.3 Gain Control (address = 2h) [default = 20h]
Figure 55. Gain Control
7
Reserved
R/W-0b
6
Power Down
R/W-0b
5
4
3
R/W-1b
R/W-0b
2
Gain Control
R/W-0b
R/W-0b
1
0
R/W-0b
R/W-0b
LEGEND: R/W = Read/Write; -n = value after reset
Table 6. Gain Control Field Description
Bit
Field
Type
Default
Description
7
Reserved
R/W
0
Reserved, always program to 0
6
Power Down
R/W
0
0 = Active
1 = Power down
5-0
Gain Control
R/W
100000
Gain control (see Table 10 for gain settings)
9.6.4 Reserved (address = 3h) [default = 8Ch]
Figure 56. Reserved
7
6
5
4
3
2
1
0
R/W-1b
R/W-1b
R/W-0b
R/W-0b
Reserved
R/W-1b
R/W-0b
R/W-0b
R/W-0b
LEGEND: R/W = Read/Write; -n = value after reset
Table 7. Reserved Field Descriptions
Bit
Field
Type
Default
Description
7-0
Reserved
R/W
10001100
Reserved
9.6.5 Thermal Feedback Gain Control (address = 4h) [default = 27h]
Figure 57. Thermal Feedback Gain Control
7
Reserved
R/W-0b
6
Reserved
R/W-0b
5
Thermal SD
R/W-1b
4
3
R/W-0b
2
1
Thermal Feedback Gain Control
R/W-0b
R/W-1b
R/W-1b
0
R/W-1b
LEGEND: R/W = Read/Write; -n = value after reset
Table 8. Thermal Feedback Gain Control Field Descriptions
Bit
Field
Type
Default
Description
7-6
Reserved
R/W
00
Reserved, always program to 00
Thermal SD
R/W
1
0 = Thermal feedback control enabled
1 = Thermal feedback control disabled
Thermal Feedback Gain Control
R/W
00111
00000 = Minimum thermal feedback gain (see Figure 61)
11111 = Maximum thermal feedback gain (see Figure 61)
5
4-0
24
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
9.6.6 Thermal Feedback Frequency Control (address = 5h) [default = 45h]
Figure 58. Thermal Feedback Frequency Control
7
Reserved
R/W-0b
6
Reserved
R/W-1b
5
Reserved
R/W-0b
4
3
2
1
Thermal Feedback Frequency Control
R/W-0b
R/W-1b
R/W-0b
R/W-0b
0
R/W-1b
LEGEND: R/W = Read/Write; -n = value after reset
Table 9. Thermal Feedback Frequency Control Field Descriptions
Bit
Field
Type
Default
Description
7-5
Reserved
R/W
010
Reserved, always program to 010
4-0
Thermal Feedback Frequency
Control
R/W
00101
00000 = Minimum thermal feedback frequency (see Figure 62)
11111 = Maximum thermal feedback frequency (see Figure 62)
Table 10. Gain Control Register Controls
ATTENUATION (dB)
GAIN (dB)
REGISTER SETTING (Address = 02h)
0
26
00h
1
25
01h
2
24
02h
3
23
03h
4
22
04h
5
21
05h
6
20
06h
7
19
07h
8
18
08h
9
17
09h
10
16
0Ah
11
15
0Bh
12
14
0Ch
13
13
0Dh
14
12
0Eh
15
11
0Fh
16
10
10h
17
9
11h
18
8
12h
19
7
13h
20
6
14h
21
5
15h
22
4
16h
23
3
17h
24
2
18h
25
1
19h
26
0
1Ah
27
–1
1Bh
28
–2
1Ch
29
–3
1Dh
30
–4
1Eh
31
–5
1Fh
32
–6
20h-3Fh
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
25
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
10 Application and Implementation
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
10.1 Application Information
10.1.1 Analog Input Characteristics
The LMH6401 is a single-channel device with analog input signal pins (INP and INM) that denote the positive
and negative input pins, respectively. The device inputs can be either ac- or dc-coupled. In order to dc-couple the
inputs, care must be taken to ensure the common-mode voltage is set within the input common-mode range of
the device, as described in the Electrical Characteristics table. For optimal linearity and noise performance, TI
recommends setting the input common-mode voltage as close to mid-supply as possible. The LMH6401 device
can be ac-coupled at the inputs using input capacitors that allow the inputs to self-bias close to mid-supply and
isolates the common-mode voltage of the driving circuitry. The LMH6401 inputs must be driven differentially. For
single-ended input source applications, care must be taken to select an appropriate balun or fully-differential
amplifier (such as the LMH3401 or LMH5401) that can convert single-ended signals into differential signals with
minimal distortion.
At maximum gain, the digital attenuator is set to 0-dB attenuation, the input signal is much smaller than the
output, and the maximum output voltage swing is limited by the output stage of the device. At minimum gain,
however, the maximum output voltage swing is limited by the input stage because the output is 6 dB lower than
the inputs. In the minimum gain configuration, the input signal begins to clip against the electrostatic discharge
(ESD) protection diodes before the output reaches maximum swing limits. This clipping is a result of the input
signal being unable to swing below the negative supply voltage and being unable to exceed the positive supply
voltage because of the protection diodes. For linear operation, care must be taken to ensure that the input is kept
within the maximum input voltage ratings, as described in the Absolute Maximum Ratings table. The supply
voltage imposes the limit for the input voltage swing because the input stage self-biases to approximately midrail.
The device input impedance is set by the internal input termination resistors to a nominal value of 100 Ω.
Process variations result in a range of values, as described in the Electrical Characteristics table. The input
impedance is also affected by device parasitic reactance at higher frequencies, thus shifting the impedance away
from a nominal 100 Ω. The LMH6401 exhibits a well-matched, 100-Ω differential input impedance in the usable
bandwidth, achieving a –15-dB input return loss at 2 GHz across the gain settings; see Figure 3. Figure 59
illustrates a Smith chart plot of the LMH6401 differential input impedance referenced to a 100-Ω characteristic
impedance.
26
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
Application Information (continued)
Figure 59. Smith Chart Showing Differential Input Impedance (zO = 100 Ω)
10.1.2
Analog Output Characteristics
The LMH6401, as with most RF amplifiers, has two 10-Ω, on-chip resistors on each output leg to provide
isolation from board parasitics at the output pins; see the Functional Block Diagram section. When designing a
filter between the LMH6401 and the interfacing circuitry (ADC), the filter source impedance must be calculated by
taking into account the two 10-Ω, on-chip resistors. Table 11 shows the calculated external source impedance
values (RO+ and RO–) required for various matched filter loads (RL). An important note is that the filter design
between the LMH6401 and the ADC is not limited to a matched filter, and source impedance values (RO+ and
RO–) can be reduced to achieve higher swing at the filter outputs. Achieving lower loss in the filter source
impedance resistors or higher swing at the filter outputs is often desirable because the amplifier must output
reduced swing to maintain the same full-scale input at the ADC and, thus, better linearity performance. An
example 370-MHz, un-matched, low-pass filter between the LMH6401 and ADS54J60 is illustrated in Figure 64,
with (RO+ and RO–) set to 20 Ω and RL set to 100 Ω.
Table 11. Load Component Values (1)
LOAD (RL)
(1)
RO+ AND RO– FOR A MATCHED TOTAL LOAD RESISTANCE AT
TERMINATION
AMPLIFIER OUTPUT
TERMINATION LOSS
50 Ω
15 Ω
100 Ω
6 dB
100 Ω
40 Ω
200 Ω
6 dB
200 Ω
90 Ω
400 Ω
6 dB
400 Ω
190 Ω
800 Ω
6 dB
1 kΩ
490 Ω
2000 Ω
6 dB
The total load includes termination resistors.
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
27
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
The LMH6401 can be either dc- or ac-coupled at the outputs. For dc-coupled applications, the device provides
an option to control the output common-mode voltage using the VOCM pin. Device performance is optimal when
the output common-mode voltage is within ±0.5 V of mid-supply (see Figure 21) and performance degrades
outside the range when the output swing approaches clipping levels. The LMH6401 can achieve a maximum
output swing of 6 VPPD with the output common-mode voltage centered at mid-supply.
Note that by default, the output common-mode voltage is set to mid-supply before the two 10-Ω, on-chip
resistors; see the Functional Block Diagram section. On a single-supply operation when dc-coupling the device
outputs to an ADC using common-mode, level-shifting resistors, the output common-mode voltage and resistor
values being calculated must include the two internal 10-Ω resistors in the equation. When operating the
LMH6401 on split supplies and dc-coupling the outputs, TI recommends matching the output common-mode
voltage of the LMH6401 with the input common-mode voltage of the ADC. A simple design procedure is to select
the supply voltages (VS+ and VS–) such that the default output common-mode voltage being set is equal to the
input common-mode voltage of the ADC. As illustrated in Figure 66, the supplies of the LMH6401 are selected
such that the default output common-mode voltage is set to mid-supply or 1.23 V, which is within the input
common-mode voltage range of the ADC (1.185 V to 1.265 V).
10.1.2.1 Driving Capacitive Loads
With high-speed signal paths, capacitive loading at the output is highly detrimental to the signal path, as shown
in Figure 60. The device on-chip resistors are included in order to isolate the parasitic capacitance associated
with the package and the printed circuit board (PCB) pads that the device is soldered to. However, designers
must make every effort to reduce parasitic loading on the amplifier output pins. The LMH6401 is stable with most
capacitive loads up to 10 pF; however, bandwidth suffers with capacitive loading on the output.
10
Normalized Gain (dB)
0
-10
-20
-30
-40
10
No Cap
1 pF
2.4pF
4.7pF
10pF
100
1000
Frequency (MHz)
10000
D024
Figure 60. Frequency Response vs Capacitive Load
10.1.3 Thermal Feedback Control
The LMH6401 can be used to optimize long-term settling responses using thermal feedback gain and frequency
control registers. These registers are disabled on power-up and can be enabled by clearing the thermal SD bit;
see the Thermal Feedback Gain Control register. The thermal feedback gain control bits increase the lowfrequency gain and the thermal feedback frequency control bits shift the boost frequency. The thermal feedback
gain and frequency registers both have a range of 32 steps. When the function is enabled, there is a small initial
gain offset to optimize the control range. The thermal feedback off condition is illustrated in the gain control plot
(Figure 61), along with a sweep of gain settings of 0, 4, 8…28, and 31 with a 0 register value representing the
minimum gain setting. The frequency control is illustrated in Figure 62 with the optimal gain setting from the gain
sweep over the values of 0, 4, 8…28, and 31 with a 0 register value representing the minimum frequency boost
setting.
28
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
10.1.3.1 Step Response Optimization using Thermal Feedback Control
The LMH6401 has an adjustable frequency compensation scheme that is designed to dramatically improve the
step response for long-term settling. The structure of the LMH6401 gives the best distortion performance for
signals ranging from dc to 2 GHz over a wide range of gain settings. Thermal heating causes a small change in
gain at low frequencies close to 500 kHz. This change in gain is shown in Figure 61 in the ac response for the
trace labeled Thermal Feedback OFF. The amount of gain change is approximately 0.18 dB at maximum gain.
This gain change resulting from thermal heating leads to approximately 1.7% overshoot that settles over a
relatively long time period. A patent pending technique is added that allows for the reduction of this overshoot to
approximately 0.35%, thus eliminating the long-term settling and still retaining the wide dynamic performance
range. The circuit also corrects for small systematic changes that occur at different gain settings and tracks
temperature changes as well. This low-frequency gain correction is accomplished by the addition of a circuit that
alters the gain at low frequencies to nearly eliminate the variation from low to high frequencies.
The step response optimization circuit is disabled on power-up and can be enabled by clearing bit 5 in the
Thermal Feedback Gain Control register (register 4h). The power-on default setting for thermal gain and
frequency are adjusted for the evaluation board for typical silicon performance. These registers are made
available for customization in the final system because board layout characteristics or other components in the
system can change the required correction needed.
Figure 63 demonstrates the initial step response and the corrected response that corresponds to the default
register values for a typical device on the evaluation board displaying long-term settling correction.
26.2
26.16
26.16
26.12
Max Frequency
26.08
Max Gain
Voltage Gain (dB)
Voltage Gain (dB)
26.12
26.04
26
25.96
25.92
25.88
26.08
26.04
26
25.96
Min Gain
25.92
Thermal Feedback OFF
25.84
25.8
Min Frequency
25.88
1
10
100
1000
Frequency (kHz)
10000
100000
1
10
100
1000
Frequency (kHz)
D047
Figure 61. Thermal Gain Control Sweep (Frequency = 9)
10000
100000
D048
Figure 62. Thermal Frequency Control Sweep (Gain = 10)
1.02
Uncorrected
Corrected
Output (V)
1.015
1.01
1.005
1
0.995
0
0.1
0.2
0.3
0.4 0.5 0.6
Time (usec)
0.7
0.8
0.9
1
D049
Figure 63. Long-Term Settling Response using Thermal Feedback
(Gain = 10, Frequency = 9)
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
29
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
10.1.4 Thermal Considerations
The LMH6401 is packaged in a space-saving UQFN package that has a thermal coefficient (RθJA) of 78°C/W.
Limit the total power dissipation in order to keep the device junction temperature below 150°C for instantaneous
power and below 125°C for continuous power.
10.2 Typical Application
The LMH6401 is designed and optimized for the highest performance when driving differential input ADCs.
Figure 64 shows a block diagram of the LMH6401 driving an ADC with a fourth-order, low-pass filter. The
primary interface circuit between the amplifier and the ADC is usually an antialiasing filter to suppress highfrequency harmonics aliasing into the ADC FFT spectrum. The interface circuit also provides a means to bias the
signal to the input common-mode voltage required by the ADC. Filters range from single-order real RC poles to
higher-order RLC filters, depending on the application requirements. Output resistors (RO) in series with the
amplifier outputs isolate the amplifier from any capacitive load presented by the filter.
5V
Driving Circuit
50 Ÿ
Tx Line, ZO = 50 Ÿ
7.5 nH
9 pF
LMH6401
-
+
2.5 V
Ro+ = 20 Ÿ
10 Ÿ
18 nH
6.3 pF
5 Ÿ
2.8 pF ||1.2 NŸ
54 Ÿ
ADS41B49
ADS54J60
54 Ÿ
50 Ÿ
ZIN ~ 100 Ÿ
10 Ÿ
VOCM
Ro- = 20 Ÿ
7.5 nH
18 nH
VOCM
5 Ÿ
0.01 PF
0.01 PF
Figure 64. The LMH6401 Driving an ADS54J60 with a 370 MHz Fourth-Order Chebyshev Low-Pass Filter
Low distortion and low noise figure, along-with low power dissipation make the LMH6401 an ideal device for use
in front-end radio applications. Figure 65 shows a block diagram of a one-transmit and one-receive (1T/1R) radio
architecture with a digital pre-distortion path, where the LMH6401 can be used as a variable-gain IF amplifier on
both the transmit and receive signal chain.
Receive Path
Demodulator
LMH6401
LNA
ADC
LO1
CLK1
Modulator
LMH6401
PA
LO2
DAC
CLK2
LO3
CLK3
ADC
LMH6401
Demodulator
Transmit Path
Figure 65. 1T/1R with Digital Pre-Distortion Front-End Radio Application
30
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
Typical Application (continued)
10.2.1 Design Requirements
Table 12 shows example design requirements for an amplifier in an oscilloscope front-end application; the
LMH6401 meets these requirements.
Table 12. Example Design Requirements for an Oscilloscope Front-End application
SPECIFICATION
DESIGN REQUIREMENTS
Supply voltage and current
4.0 V to 5.25 V with typically less than a 100-mA current and
split-supply operation supported
Usable input frequency range
DC to 2 GHz
Voltage gain and gain range
26-dB to 10-dB voltage gain with x2 attenuation supported
(ideal 32-dB gain range)
OIP3 (PO= –2 dBm per tone, RL= 200 Ω) and noise figure (RS = 100 Ω) at 1 GHz
> 30 dBm and less than 10 dB, respectively.
Rise and fall time (VO= 2-V step) from 10% to 90%
Less than 100 ps
Settling time to 1% of VO = 2-V step
Less than 1 ns with long-term settling correction required
10.2.2 Detailed Design Procedure
10.2.2.1 Driving ADCs
When the amplifier is driving an ADC, the key points to consider for implementation are the signal-to-noise ratio
(SNR), spurious-free dynamic range (SFDR), and ADC input considerations, as described in this section.
A typical application of the LMH6401 involves driving an ultra-wideband, 12-bit ADC (such as the ADC12J4000),
as shown in Figure 66. The LMH6401 can drive the full Nyquist bandwidth of ADCs with sampling rates up to
4 GSPS. If the front-end bandwidth of the ADC is more than 2 GHz, use a simple noise filter to improve SNR.
Otherwise, the ADC can be connected directly to the amplifier output pins with appropriate matching resistors to
limit the full-scale input of the ADC. Note that the LMH6401 inputs must be driven differentially using a balun or
fully-differential amplifiers (FDAs). For dc-coupled applications, an FDA (such as the LMH3401 or LMH5401) that
can convert a single-ended input to a differential output with low distortion is preferred.
VS+ = 3.73 V
VS+ = 3.73 V
1.23 V
LMH5401
RF
IN
RT
25 Ÿ
RG
10 Ÿ
+
RM
+
10 Ÿ
0 Ÿ
25 Ÿ
95 Ÿ
VOCM
10 Ÿ
~ 100 Ÿ
1.5 pF (2)
ADC12J4000
ADS41B49
LMH6401
RG
RF
RO+ = 40 Ÿ
10 Ÿ
0 Ÿ
VOCM
RO- = 40 Ÿ
0.01 PF
VS- = -1.27 V
VS- = -1.27 V
Figure 66. DC-Coupled Oscilloscope Front-End Application
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
31
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
10.2.2.1.1 SNR Considerations
The signal-to-noise ratio (SNR) of the amplifier and filter can be calculated from the amplitude of the signal and
the bandwidth of the filter. The noise from the amplifier is band-limited by the filter with the equivalent brick-wall
filter bandwidth. The amplifier and filter noise can be calculated using Equation 3:
SNRAMP+FILTER = 10 × log
V2O
e2FILTEROUT
= 20 × log
VO
eFILTEROUT
where:
•
•
•
•
eFILTEROUT = eNAMPOUT • √ENB,
eNAMPOUT = the output noise density of the LMH6401 (30.4 nV/√Hz) at AV = 26 dB,
ENB = the brick-wall equivalent noise bandwidth of the filter, and
VO = the amplifier output signal.
(3)
For example, with a first-order (N = 1) band-pass or low-pass filter with a 1000-MHz cutoff, ENB is 1.57 • f–3dB =
1.57 • 1000 MHz = 1570 MHz. For second-order (N = 2) filters, ENB is 1.22 • f–3dB. When the filter order
increases, ENB approaches f–3dB (N = 3 → ENB = 1.15 • f–3dB; N = 4 → ENB = 1.13 • f–3dB). Both VO and
eFILTEROUT are in RMS voltages. For example, with a 2-VPP (0.707 VRMS) output signal and a 1000-MHz firstorder, low-pass filter, the SNR of the amplifier and filter is 55.4 dB with eFILTEROUT = 30.4 nV/√Hz • √1570 MHz =
1204.5 μVRMS.
The SNR of the amplifier, filter, and ADC sum in RMS fashion, as shown in Equation 4 (SNR values in dB):
-SNRAMP+FILTER
SNRSYSTEM = -20 × log
10
10
-SNRADC
+ 10
10
(4)
This formula shows that if the SNR of the amplifier and filter equals the SNR of the ADC, the combined SNR is
3 dB lower (worse). Thus, for minimal degradation (< 1 dB) on the ADC SNR, the SNR of the amplifier and filter
must be ≥ 10 dB greater than the ADC SNR. The combined SNR calculated in this manner is usually accurate to
within ±1 dB of the actual implementation.
10.2.2.1.2 SFDR Considerations
The SFDR of the amplifier is usually set by the second- or third-harmonic distortion for single-tone inputs, and by
the second-order or third-order intermodulation distortion for two-tone inputs. Harmonics and second-order
intermodulation distortion can be filtered to some degree, but third-order intermodulation spurs cannot be filtered.
The ADC generates the same distortion products as the amplifier, but also generates additional spurs (not
harmonically related to the input signal) as a result of sampling and clock feed through.
When the spurs from the amplifier and filter are known, each individual spur can be directly added to the same
spur from the ADC, as shown in Equation 5, to estimate the combined spur (spur amplitudes in dBc):
-HDxADC
-HDxAMP+FILTER
HDxSYSTEM = -20 × log 10
20
+ 10
20
(5)
This calculation assumes the spurs are in phase, but usually provides a good estimate of the final combined
distortion.
For example, if the spur of the amplifier and filter equals the spur of the ADC, then the combined spur is 6 dB
higher. To minimize the amplifier contribution (< 1 dB) to the overall system distortion, the spur from the amplifier
and filter must be approximately 15 dB lower in amplitude than that of the converter. The combined spur
calculated in this manner is usually accurate to within ±6 dB of the actual implementation; however, higher
variations can be detected as a result of phase shift in the filter, especially in second-order harmonic
performance.
This worst-case spur calculation assumes that the amplifier and filter spur of interest is in phase with the
corresponding spur in the ADC, such that the two spur amplitudes can be added linearly. There are two phaseshift mechanisms that cause the measured distortion performance of the amplifier-ADC chain to deviate from the
expected performance calculated using Equation 5; one is the common-mode phase shift and other is the
differential phase shift.
32
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
Common-mode phase shift is the phase shift detected equally in both branches of the differential signal path
including the filter. Common-mode phase shift nullifies the basic assumption that the amplifier, filter, and ADC
spur sources are in phase. This phase shift can lead to better performance than predicted when the spurs
become phase shifted, and there is the potential for cancellation when the phase shift reaches 180°. However,
there is a significant challenge in designing an amplifier-ADC interface circuit to take advantage of a commonmode phase shift for cancellation: the phase characteristics of the ADC spur sources are unknown, thus the
necessary phase shift in the filter and signal path for cancellation is also unknown.
Differential phase shift is the difference in the phase response between the two branches of the differential filter
signal path. Differential phase shift in the filter is a result of mismatched components caused by nominal
tolerances and can severely degrade the even harmonic distortion of the amplifier-ADC chain. This effect has the
same result as mismatched path lengths for the two differential traces, and causes more phase shift in one path
than the other. Ideally, the phase responses over frequency through the two sides of a differential signal path are
identical, such that even harmonics remain optimally out of phase and cancel when the signal is taken
differentially. However, if one side has more phase shift than the other, then the even harmonic cancellation is
not as effective.
Single-order RC filters cause very little differential phase shift with nominal tolerances of 5% or less, but higherorder LC filters are very sensitive to component mismatch. For instance, a third-order Butterworth band-pass
filter with a 100-MHz center frequency and a 20-MHz bandwidth shows as much as 20° of differential phase
imbalance in a SPICE Monte Carlo analysis with 2% component tolerances. Therefore, although a prototype may
work, production variance is unacceptable. For ac-coupled or dc-coupled applications where a transformer or
balun cannot be used, using first- or second-order filters is recommended to minimize the effect of differential
phase shift.
10.2.2.1.3 ADC Input Common-Mode Voltage Considerations—AC-Coupled Input
When interfacing to an ADC, the input common-mode voltage range of the ADC must be taken into account for
proper operation. In an ac-coupled application between the amplifier and the ADC, the input common-mode
voltage bias of the ADC can be accomplished in different ways. Some ADCs use internal bias networks such that
the analog inputs are automatically biased to the required input common-mode voltage if the inputs are accoupled with capacitors (or if the filter between the amplifier and ADC is a band-pass filter). Other ADCs supply
their required input common-mode voltage from a reference voltage output pin (often termed CM or VCM). With
these ADCs, the ac-coupled input signal can be re-biased to the input common-mode voltage by connecting
resistors from each input to the CM output of the ADC, as shown in Figure 67. AC coupling provides dc commonmode isolation between the amplifier and the ADC; thus, the output common-mode voltage of the amplifier is a
don’t care for the ADC.
RO
RCM
AIN+
Amp
ADC
RCM
AIN-
CM
RO
Figure 67. Biasing AC-Coupled ADC Inputs Using the ADC CM Output
10.2.2.1.4 ADC Input Common-Mode Voltage Considerations—DC-Coupled Input
DC-coupled applications vary in complexity and requirements, depending on the ADC (a split supply for the CMV
is applicable). One typical requirement is resolving the mismatch between the common-mode voltage of the
driving amplifier and the ADC. Devices such as the ADC12J4000 require a nominal 1.23-V input common-mode,
whereas other devices such as the ADS54J60 require a nominal 2.1-V input common-mode. The simplest
approach when dc-coupling the LMH6401 with the input common-mode voltage of the ADC is to select the
supply voltages (VS+) and (VS–) such that the default output common-mode voltage being set is equal to the
input common-mode voltage of the ADC; see Figure 66. The default common-mode voltage being set can be
controlled externally using the VOCM pin. The device performance is optimal when the output common-mode
voltage is within ±0.5 V of mid-supply and degrades outside the range when the output swing approaches
clipping levels.
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
33
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
A second approach is shown in Figure 68 when dc-coupling on a single supply, where a resistor network can be
used to perform the common-mode level shift. This resistor network consists of the amplifier series output
resistors and pullup or pulldown resistors to a reference voltage. This resistor network introduces signal
attenuation that may prevent the use of the full-scale input range of the ADC. ADCs with an input common-mode
closer to the typical 2.5-V output common-mode of the LMH6401 are easier to dc-couple, and require little or no
level shifting.
LMH6401
VREF = GND
+5 V
RO
VAMP+
RP
VADC+
10 Ÿ
RIN
10 Ÿ
VAMP-
CADS41B49
ADC
IN
VADC-
RO
RP
GND
VREF = GND
Figure 68. Resistor Network to DC Level-Shift Common-Mode Voltage using VREF as GND
For common-mode analysis of the circuit in Figure 68, assume that VAMP± = VCM and VADC± = VCM (the
specification for the ADC input common-mode voltage). Note that the VAMP± common-mode voltage is set before
the two internal 10-Ω resistors, making these resistors necessary to include in the common-mode level-shift
resistor calculation. VREF is chosen to be a voltage within the system higher than VCM (such as the ADC or
amplifier analog supply) or ground, depending on whether the voltage must be pulled up or down, respectively;
RO is chosen to be a reasonable value, such as 24.9 Ω. With these known values, RP can be found by using
Equation 6:
RP= (10 + RO) × (VADC – VREF) / (VAMP – VADC)
(6)
Shifting the common-mode voltage with the resistor network comes at the expense of signal attenuation.
Modeling the ADC input as the parallel combination of a resistance (RIN) and capacitance (CIN) using values
taken from the ADC data sheet, the approximate differential input impedance (ZIN) for the ADC can be calculated
at the signal frequency. The effect of CIN on the overall calculation of gain is typically minimal and can be ignored
for simplicity (that is, ZIN = RIN). The ADC input impedance creates a divider with the resistor network; the gain
(attenuation) for this divider can be calculated by Equation 7:
Gain = (2RP || ZIN) / (20 + 2RO + 2RP || ZIN)
(7)
With ADCs that have internal resistors that bias the ADC input to the ADC input common-mode voltage, the
effective RIN is equal to twice the value of the bias resistor. For example, the ADS54J60 has a 0.6-kΩ resistor
tying each input to the ADC VCM; therefore, the effective differential RIN is 1.2 kΩ.
The introduction of the RP resistors also modifies the effective load that must be driven by the amplifier.
Equation 8 shows the effective load created when using the RP resistors.
RL = 20 + 2RO + 2RP || ZIN
(8)
The RP resistors function in parallel to the ADC input such that the effective load (output current) at the amplifier
output is increased. Higher current loads limit the LMH6401 differential output swing.
Using the gain and knowing the full-scale input of the ADC (VADC
with the network can be calculated using Equation 9:
V
VAMP PP = ADC FS
GAIN
FS),
the required amplitude to drive the ADC
(9)
As with any design, testing is recommended to validate whether the specific design goals are met.
34
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
0.3
60
200 MHz
500 MHz
1000 MHz
2000 MHz
55
45
Input Pulse (V)
Output IP3 (dBm)
50
40
35
30
0.2
3
Vin
2VppOut
4VppOut 2
0.1
1
0
0
-0.1
-1
-0.2
-2
Output Pulse (V)
10.2.3 Application Curves
25
20
15
-2
-0.3
-1
0
1
2
3
4
5
6
7
8
Total Output Power per tone (dBm)
9
-3
10
Time (1 nsec/div)
D022
Figure 69. Output IP3 vs Total Output Power per Tone
D037
Figure 70. Output Pulse Response
10.3 Do's and Don'ts
10.3.1 Do:
• Include a thermal analysis at the beginning of the project.
• Use well-terminated transmission lines for all signals.
• Maintain symmetrical input and output trace layouts
• Use solid metal layers for the power supplies.
• Keep signal lines as straight as possible.
• Use split supplies where required.
10.3.2 Don't:
• Use a lower supply voltage than necessary.
• Use thin metal traces to supply power.
• Forget about the common-mode response of filters and transmission lines.
• Rout digital line traces close to the analog signals and supply line traces
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
35
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
11 Power-Supply Recommendations
The LMH6401 supports both single- or split-supply operation with a total recommended supply operating range
[(VS+) – (VS–)] from 4.0 V to 5.25 V. Note that supply voltages do not need to be symmetrical when using split
supplies, provided the total supply voltage is within the recommended operating range. Any combination of
positive (VS+) and negative (VS–) supply voltages is acceptable, as long as the minimum positive (VS+) supply
voltage to ground is 2 V, or greater.
Using a single 5-V power supply gives the best balance of performance and power dissipation. If power
dissipation is a critical design parameter, a power supply as low as 4.0 V (±2.0 V) can be used. The input
common-mode and output swing limitations of the device scale with supply voltage. TI recommends studying the
common-mode voltage and output swing limitations (see the Electrical Characteristics table) before deciding to
use a lower supply voltage.
11.1 Single-Supply Operation
The device supports single-ended supply voltages with VS+ connected to a positive voltage from 4.0 V to 5.25 V
and VS– connected to ground reference. When using a single supply, check to make sure the input and output
common-mode voltages are within the operating range of the device. Best performance is achieved when the
input and output common-mode voltages are centered close to mid-supply.
11.2 Split-Supply Operation
Using split supplies provides the most flexibility in system design. To operate on split supplies, apply the positive
supply voltage to VS+, the negative supply voltage to VS–, and the ground reference to GND. Note that supply
voltages do not need to be symmetrical, as long as the minimum positive (VS+) supply voltage to ground is 2 V,
or greater. The split-supply operation is often beneficial when the output common-mode of the device must be
set to a particular voltage. For best performance (see Figure 21 and Figure 22), TI recommends that the powersupply voltages be symmetrical around the desired output common-mode voltage. The input common-mode
voltage range is much more flexible than the output. For example, if the LMH6401 is used to drive an ADC with a
1.0-V input common mode, then the ideal supply voltages are 3.5 V and –1.5 V with the output common-mode
voltage of the LMH6401 centered at 1.0 V for best linearity and noise performance. The GND pin can then be
connected to the system ground and the PD pin and SPI pins are ground referenced.
TI recommends powering up the device with low-noise, LDO-type regulators. If a switching-type regulator is used
to improve system power efficiency, following the switching-type regulator with a low-noise LDO is recommended
to provide the best possible filtering of the switching noise. An example low-noise switcher and LDO for
generating negative supply voltages are the LMR70503 and TPS72301, respectively. In a system with multiple
devices being powered on from the same voltage regulator, a high possibility of noise being coupled between the
multiple devices exists. Additionally, when operated on a board with high-speed digital signals, isolation must be
provided between the digital signal noise and the LMH6401 supply pins. Therefore, adding additional series
ferrite beads or isolation devices and decoupling capacitors is recommended to filter out any power-supply noise
and improve isolation.
Power-supply decoupling is critical to filter out high-frequency switching noise coupling into the supply pins.
Decoupling the supply pins with low ESL, 0306-size ceramic capacitors of X7R-type 0.01-µF and 2200-pF values
are recommended. In addition to the decoupling capacitors, the supply bypassing can be provided by the PCB,
as illustrated in Layout Guidelines section.
36
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
12 Layout
12.1 Layout Guidelines
When dealing with a device with relatively high gain and bandwidth in excess of 1 GHz, certain board layout
precautions must be taken to ensure stability and optimum performance. TI recommends that the LMH6401
board be multi-layered to improve thermal performance, grounding, and power-supply decoupling. The differential
input and output traces must be symmetrical in order to achieve the best linearity performance.
By sandwiching the power-supply layer between ground layers on either side (with thin dielectric thicknesses),
parasitic capacitance between power and ground functions as a distributed, high-resonance frequency capacitor
to help with power-supply decoupling. The LMH6401 evaluation board includes a total of six layers and the
positive (VS+) and negative (VS–) power planes are sandwiched in the middle with a board stack-up (dielectric
thickness), as shown in Figure 71, to help with supply decoupling. Both VS+ and VS– must be connected to the
internal power planes through multiple vias in the immediate vicinity of the supply pins. In addition, low ESL,
ceramic, 0.01-μF decoupling capacitors to the supplies are placed on the same layer as the device to provide
supply decoupling.
Routing high-frequency signal traces on a PCB requires careful attention to maintain signal integrity. A board
layout software package can simplify the trace thickness design to maintain impedances for controlled
impedance signals. In order to isolate the affect of board parasitic on frequency response, TI recommends
placing the external output matching resistors close to the amplifier output pins. A 0.01-µF bypass capacitor is
also recommended close to the VOCM pins to suppress high-frequency common-mode noise. Refer to the user
guide LMH6401EVM Evaluation Module (SLOU406) for more details on board layout and design.
In order to improve board mechanical reliability, the LMH6401 has square anchor pins on four corners of the
package that must be soldered to the board for mechanical strength.
L1 - Top
0.0166"
L2 - GND
L3 ± VS+
0.005"
0.0482"
L4 ± VS0.005"
L5 ± GND
0.0166"
L6 - Bottom
1-oz. copper on all layers,
100-ŸGLIIHUHQWLDOWUDFHLPSHGDQFHRQWKHWRSOD\HU,
and Rogers 4350 dielectric on the top layer.
Figure 71. Recommended PCB Layer Stack-Up for a Six-Layer Board
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
37
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
12.2 Layout Examples
Power connections
with multiple vias to
power planes.
ROUT pads closer to
device output pins.
Symmetrical Output
traces
Symmetrical Input
traces
Supply bypass
capacitor pads.
Stitched GND vias
across signal traces
provide GND shielding.
Figure 72. EVM Top Layer
Figure 73. EVM Second Layer Showing a Solid GND Plane
38
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
LMH6401
www.ti.com
SBOS730A – APRIL 2015 – REVISED MAY 2015
13 Device and Documentation Support
13.1 Documentation Support
13.1.1 Related Documentation
For related documentation see the following:
• ADS12D1800RF Data Sheet, SNAS518
• ADC12J1600, ADC12J2700 Data Sheet, SLAS969
• ADC12J4000 Data Sheet, SLAS989
• ADS54J40 Data Sheet, SBAS714
• ADS54J60 Data Sheet, SBAS706
• LMH3401 Data Sheet, SBOS695
• LMH5401 Data Sheet, SBOS710
• LMH6517 Data Sheet, SNOSB19
• LMH6521 Data Sheet, SNOSB47
• LMH6554 Data Sheet, SNOSB30
• LMH6881 Data Sheet, SNOSC72
• LMR70503 Data Sheet, SNVS850
• TPS72301 Data Sheet, SLVS346
• AN-2188 Between the Amplifier and the ADC: Managing Filter Loss in Communications Systems, SNOA567
• AN-2235 Circuit Board Design for LMH6517/21/22 and Other High-Speed IF/RF Feedback Amplifiers,
SNOA869
• LMH6401EVM Evaluation Module, SLOU406
13.2 Community Resources
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective
contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of
Use.
TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration
among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help
solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and
contact information for technical support.
13.3 Trademarks
E2E is a trademark of Texas Instruments.
Marki is a trademark of Marki Microwave, Inc.
SPI is a trademark of Motorola Mobility LLC.
All other trademarks are the property of their respective owners.
13.4 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
13.5 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
39
LMH6401
SBOS730A – APRIL 2015 – REVISED MAY 2015
www.ti.com
14 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
40
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: LMH6401
PACKAGE OPTION ADDENDUM
www.ti.com
22-Mar-2016
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
MSL Peak Temp
(2)
(6)
(3)
Op Temp (°C)
Device Marking
(4/5)
LMH6401IRMZR
ACTIVE
UQFN-HR
RMZ
16
3000
Green (RoHS
& no Sb/Br)
CU SN
Level-2-260C-1 YEAR
-40 to 85
MH6401
LMH6401IRMZT
ACTIVE
UQFN-HR
RMZ
16
250
Green (RoHS
& no Sb/Br)
CU SN
Level-2-260C-1 YEAR
-40 to 85
MH6401
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
Addendum-Page 1
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
22-Mar-2016
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
22-Mar-2016
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
LMH6401IRMZR
UQFNHR
RMZ
16
3000
180.0
16.5
3.3
3.3
0.75
8.0
12.0
Q2
LMH6401IRMZT
UQFNHR
RMZ
16
250
180.0
16.5
3.3
3.3
0.75
8.0
12.0
Q2
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
22-Mar-2016
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
LMH6401IRMZR
UQFN-HR
RMZ
16
3000
205.0
200.0
30.0
LMH6401IRMZT
UQFN-HR
RMZ
16
250
205.0
200.0
30.0
Pack Materials-Page 2
PACKAGE OUTLINE
RMZ0016A
UQFN - 0.65 mm max height
SCALE 4.000
PLASTIC QUAD FLATPACK - NO LEAD
3.1
2.9
B
A
PIN 1 INDEX AREA
3.1
2.9
C
0.65 MAX
SEATING PLANE
0.05
0.00
0.08 C
2X 1.5
4X ( 0.25)
8
5
4
9
SYMM
2X
1.5
12X 0.5
0.6±0.05
(0.15)
TYP
(0.125) TYP
SYMM
1
12
16X
16
(45 X0.13)
PIN 1 ID
13
0.5
15X
0.3
0.3
0.2
0.1
0.05
C A
C
B
4221506/B 01/2015
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
www.ti.com
EXAMPLE BOARD LAYOUT
RMZ0016A
UQFN - 0.65 mm max height
PLASTIC QUAD FLATPACK - NO LEAD
SYMM
(R0.05) TYP
16
13
(0.8)
4X ( 0.25)
(0.1)
1
12
12X (0.5)
SYMM
(2.8)
(2.5)
16X (0.25)
9
4
15X (0.6)
5
8
(2.5)
(2.8)
LAND PATTERN EXAMPLE
SCALE:20X
0.07 MAX
ALL AROUND
0.07 MIN
ALL AROUND
SOLDER MASK
OPENING
METAL
SOLDER MASK
OPENING
NON SOLDER MASK
DEFINED
(PREFERRED)
METAL
UNDER
SOLDER MASK
SOLDER MASK
DEFINED
SOLDER MASK DETAILS
NOT TO SCALE
4221506/B 01/2015
NOTES: (continued)
3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
www.ti.com
EXAMPLE STENCIL DESIGN
RMZ0016A
UQFN - 0.65 mm max height
PLASTIC QUAD FLATPACK - NO LEAD
(R0.05) TYP
SYMM
13
16
(0.8)
(0.1)
1
4X ( 0.25)
12
12X (0.5)
SYMM
(2.8)
(2.5)
16X (0.25)
4
9
15X (0.6)
8
5
(2.5)
(2.8)
SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICKNESS
SCALE:20X
4221506/B 01/2015
NOTES: (continued)
4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
www.ti.com
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation
www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom
www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Applications Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2016, Texas Instruments Incorporated
Similar pages