STMicroelectronics AN4191 This report shows the analysis performed on power mosfet device Datasheet

AN4191
Application note
Power MOSFET:
Rg impact on applications
By Giuseppe Longo, Filadelfo Fusillo, Filippo Scrimizzi
Introduction
This report shows the analysis performed on Power MOSFET devices, in which the goal is
the evaluation of the intrinsic Rg parameter while it works in real applications. Generally, the
Rg parameter is an intrinsic resistance value of the device itself, which cannot be changed
because it's linked to the manufacturing process. The Rg parameter, according to the
external driving circuit, allows the switching operation mode to be defined in terms of turnon/off period and also coupling power dissipation of the external driver itself.
Starting from this statement, the analysis focused on devices having different intrinsic
internal Rg and these were tested in a simple testing board with a fixed driver. The various
tests performed allow us to understand the electro-thermal behavior of the device better and
to find new conclusions on this parameter, which are often not known.
November 2012
Doc ID 023815 Rev 1
1/20
www.st.com
Contents
AN4191
Contents
1
Brief introduction to Power MOSFET intrinsic gate resistance . . . . . . 4
2
Rg impact evaluation by UIS test . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
3
Rg impact for MOSFETs in buck/buck-boost configurations . . . . . . . 12
3.1
Rising/falling edges slowing down . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
3.2
Synchronous buck conveter for motherboard: LS false turn-on risk
enhancement . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
3.3
Synchronous buck converter for HDD: LS false turn-on risk enhancement .
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
4
Conclusions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
5
Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
2/20
Doc ID 023815 Rev 1
AN4191
List of figures
List of figures
Figure 1.
Figure 2.
Figure 3.
Figure 4.
Figure 5.
Figure 6.
Figure 7.
Figure 8.
Figure 9.
Figure 10.
Figure 11.
Figure 12.
Figure 13.
Figure 14.
Figure 15.
Figure 16.
Figure 17.
Figure 18.
Figure 19.
Figure 20.
Figure 21.
Figure 22.
Figure 23.
Figure 24.
Figure 25.
Figure 26.
Power MOSFET symbol, typical circuit and device structure . . . . . . . . . . . . . . . . . . . . . . . . 4
Internal parameters of the device . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Electrical schematic for UIS test . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Typical waveforms for a good part . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
High Rg switching waveforms (higher intrinsic Rg) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
MOSFET gate driving circuits with turn-on/off current paths . . . . . . . . . . . . . . . . . . . . . . . . 8
High Rg switching waveforms (with 50 Ω additional external resistor) . . . . . . . . . . . . . . . . . 9
Testing circuit schematics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Inductive load . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Capacitive load . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Resistive load . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Buck-boost converter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Standard Rg value . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
High Rg value . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
High Rg device steady-state waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Schematic of a single-phase synchronous buck converter. . . . . . . . . . . . . . . . . . . . . . . . . 14
Cdv/dt false turn-on event. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
High Rg (4 Ω) LS turn-off. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Low Rg (1.5 Ω) LS turn-off. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Thermal capture for standard part . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Thermal capture for high Rg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Synchronous buck converter schematic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
“Good” part steady-state waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
“Bad” part steady-state waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
“Good” part thermal image . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
“Bad” part thermal image . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Doc ID 023815 Rev 1
3/20
Brief introduction to Power MOSFET intrinsic gate resistance
1
AN4191
Brief introduction to Power MOSFET intrinsic gate
resistance
Power MOSFETs are 3-pin voltage-controlled devices: with a suitable voltage applied
between gate and source, higher than the Power MOSFET threshold voltage, a current
flows through the device channel between drain and source.
Figure 1.
Power MOSFET symbol, typical circuit and device structure
AM16408v1
Figure 1 represents the Power MOSFET symbol, a typical circuit used for characterization
tests and the device structure. The gate-source junction in the silicon is isolated by the oxide
layer (gate oxide) and the drain-source current Id flows only if Vgs > Vth is applied. Generally,
even though the oxide layer is present in the gate-source structure, a leakage current flows
through it. In other words, the gate-source structure can be represented for simplicity as a
highly capacitive impedance; the real part of the impedance is the intrinsic Rg of the
MOSFET.
The intrinsic gate resistance is an equivalent electrical resistance due to many device
structure contributions (oxide, P-body, gate finger distributions…). The Rg value is a critical
parameter that deeply impacts the device’s switching performance, together with the power
conversion efficiency and device thermal management. The higher the Rg, the larger the
device’s switching and gate drive losses, and consequently, the higher the working
temperature of the MOSFET. In this case, there is the need for additional cooling
components (i.e. heatsinks). Figure 2 shows a simple representation of the internal
parameters of a device.
4/20
Doc ID 023815 Rev 1
AN4191
Brief introduction to Power MOSFET intrinsic gate resistance
Figure 2.
Internal parameters of the device
Cgd
Cds
Rg
Cgs
AM16409V1
In order to better understand the impact of Rg on the device’s switching performance, two
different analyses are performed:
1.
“Unclamped inductive switching” test on a characterization board; the device under test
is a 120 A / 40 V LL Vth device selected with different intrinsic Rg values.
2.
Application analysis on a 2.5" HDD board, where “good” parts (with correct Rg value)
are compared with “bad” devices (with high Rg) in terms of switching behavior and
device temperature.
Doc ID 023815 Rev 1
5/20
Rg impact evaluation by UIS test
2
AN4191
Rg impact evaluation by UIS test
The electrical schematic used is shown in Figure 3:
Figure 3.
Electrical schematic for UIS test
L
+
Driver
V
D.U.T
-
Positions for
voltage and
current probes.
AM16410V1
First of all, the dynamic MOSFET parameters (Ciss, Crss, Coss, Rg) are measured and the
relevant values are reported in Table 1. Then, the UIS test is performed (Vdd = 12/18 V, L =
10 µH, ton = 8 µs, T = 100 µs) on the low and high Rg parts. In this way, it is possible to make
a first evaluation of the Rg impact.
The UIS test is also performed on standard devices, varying the external gate resistance
and monitoring the case temperature at steady-state. Additional tests are performed with
resistive and capacitive load at various external Rg,ext. Based on the results obtained, we try
to carry out the correlation between case temperature and Rg and the possible suggestions
for a specific Rg limit for final test screening.
Table 1.
Dynamic parameters of devices under test
n.
Ciss [pF]
Coss [pF]
Crss [pF]
Rg [Ω]
1
5909
1208
210
1.80
2
5909
1289
220
1.83
3
5885
1296
220
1.80
4
3720
1289
114
54.00
5
5907
1079
214
1.81
6
5867
1295
218
1.95
7
5883
1296
220
1.87
8
2902
1288
83
84.00
In Figure 4 the typical waveforms for a good part (device #5) during an entire switching cycle
are reported.
6/20
Doc ID 023815 Rev 1
AN4191
Rg impact evaluation by UIS test
Figure 4.
Typical waveforms for a good part
AM16411V1
It’s important to highlight that when the VGS value goes down, the current begins to
decrease and the VDS increases its value, achieving the avalanche condition. During the
discharge the device must dissipate a power represented by the Pd curve (violet and with a
triangular shape). If a high Rg device is tested, the relevant waveform is reported in Figure 5:
Doc ID 023815 Rev 1
7/20
Rg impact evaluation by UIS test
Figure 5.
AN4191
High Rg switching waveforms (higher intrinsic Rg)
AM16412V1
In this image, the D.U.T. is the sample #4 that has an intrinsic Rg around 54 Ω. Comparing
Figure 4 and Figure 5, it is easy to see that the device behavior and the relevant waveforms
are very different. In fact, when the Vgs (yellow trace) goes down, the drain current (purple
trace) continues to increase.
To better understand this phenomenon, a simple image is used:
Figure 6.
MOSFET gate driving circuits with turn-on/off current paths
AM16413V1
8/20
Doc ID 023815 Rev 1
AN4191
Rg impact evaluation by UIS test
The image shows the electrical connection between the driver and D.U.T. and the current
flowing during switching-on and off.
The “Driver” is composed of two Power MOSFETs in push-pull configuration. The D.U.T.
turn-on is achieved when a positive gate-source voltage (VGS = VS) is applied to the gate,
switching on the upper MOSFET; and vice-versa, the D.U.T. turns off when the lower
MOSFET of the driver is in ON state, pulling down the D.U.T. gate to GND.
The red arrows show the current path charging internal capacitances when D.U.T. is turned
on, and discharging capacitances when it is turned off. The image points out the internal Rg
resistance and Cgs capacitance, since Ton and Toff are affected by those values. Ton and Toff
represent times to complete the D.U.T. turn-on and turn-off.
The combination of Rg and Cgs is a simple RC circuit whose constant time τ =RC affects
charge and discharge time. There are also other parameters that contribute to the turnon/off of D.U.T. but it is important to underline that Rg is a key factor. In this case, with
inductive load, the power dissipated by the device with higher Rg is bigger than the standard
Rg device one because the switching slowdown, especially at turn-off, produces an
additional current increase, due to the fact that the device remains on slightly longer, even if
the gate-source voltage is already low.
A similar behavior may be obtained adding an external Rg resistor to a standard device. By
inserting an external resistor of 50 Ω, we have the following waveform:
Figure 7.
High Rg switching waveforms (with 50 Ω additional external resistor)
AM16414V1
The curve shows that the external Rg enlarges switching times and the main effect appears
at turn-off. In fact, the Vgs is down and the current increases itself for an additional 1.6 µs.
Doc ID 023815 Rev 1
9/20
Rg impact evaluation by UIS test
AN4191
In order to measure the impact of Rg, we performed many tests at the same electrical
conditions on an Rg standard device inserting an external Rg driver and catching the case
temperature at steady-state.
At bench, we performed many trials at various resistances using the same electrical circuit
board at different loads, which are the following:
●
inductor load
●
capacitive load (see Figure 8)
●
resistor load (see Figure 8).
Figure 8.
Testing circuit schematics
Resistive load
Capacitive load
+
+
Driver
V
-
Driver
V
D.U.T
D.U.T
-
Positions for voltage and current probes.
AM16415V1
The results show that the device with high inner Rg has a higher temperature than the
device with equivalent external Rg. The values obtained were plotted for each load
configuration, obtaining the following curves:
Figure 9.
Inductive load
Rg vs case temperature
140
T [°C]
130
120
110
100
0
10
20
30
40
50
Rg [Ω
Ω]
AM16416V1
10/20
Doc ID 023815 Rev 1
AN4191
Rg impact evaluation by UIS test
Figure 10. Capacitive load
Rg vs case temperature
110
105
T [°C]
100
95
90
85
0
10
20
30
40
50
Rg [Ω ]
AM16417V1
Figure 11. Resistive load
Rg vs case temperature
70
T [°C]
65
60
55
0
10
20
30
Rg [ Ω ]
Doc ID 023815 Rev 1
40
50
AM16418V1
11/20
Rg impact for MOSFETs in buck/buck-boost configurations
3
AN4191
Rg impact for MOSFETs in buck/buck-boost
configurations
Let's consider now the Rg impact on MOSFET switching behavior and thermal management
in a real customer application. In particular, the MOSFET is used as a control or
synchronous switch in a single-phase synchronous buck or buck-boost converter. These
topologies are widely used in the computer and peripherals sector, when a fixed output
voltage is generated from a regulated input voltage by adjusting properly the device turn-on
time and therefore the converter duty cycle (D = VOUT / VIN). The output voltage feeds
various system blocks (i.e. CPU, DDR, etc.…).
Too high Rg values can affect the MOSFET performance in the application, particularly:
3.1
a)
Rising/falling edges slowing down.
b)
LS false turn-on risk enhancement.
c)
Driver/MOSFET temperature increase.
Rising/falling edges slowing down
Initially, let's consider a buck-boost converter (Figure 12), that lowers the input voltage (5 V)
generating - 5 V as VOUT. Ch2 (drain voltage) and Ch3 (gate voltage) indicate the probe
placement. Two equal FETs, with different Rg values, are compared as the control switch.
Figure 12. Buck-boost converter
CH2
5Vin
-5Vout
CH3
AM16419V1
In Figure 13 and Figure 14 respectively, the waveforms for a “good” part (standard Rg value)
and “bad” part (high Rg value) are illustrated.
12/20
Doc ID 023815 Rev 1
AN4191
Rg impact for MOSFETs in buck/buck-boost configurations
Figure 13. Standard Rg value
Figure 14. High Rg value
AM16420V1
AM16421V1
Looking at the green trace (Ch2, drain voltage) in Figure 13, the input voltage (5 V) and the
output voltage (- 5 V) are clearly evident, together with the oscillations due to the converter
DCM. On the other hand, in Figure 14 the “high Rg” device shows an incorrect behavior. In
fact, the converter works in “overcurrent protection mode” when the 5 V is pulled down to 3.5
V and the output voltage has an incorrect value. In Figure 15, more switching cycles for the
“bad” part are shown.
Figure 15. High Rg device steady-state waveforms
AM16422V1
Analyzing the drain voltage waveform, the slow drain falling edge indicates that the FET is
not turned off although the gate voltage is high (P-channel device). It is evident that the slow
falling-down of the FET drain voltage becomes more dangerous during steady-state
conditions, when the device turns on and off with a certain fsw. In fact, the device cannot be
turned-off effectively at each switching cycle. So, this slow MOSFET turn-off causes an
undesired switching loss increase, and therefore, a power dissipation and temperature rise,
finally producing the device failure.
Doc ID 023815 Rev 1
13/20
Rg impact for MOSFETs in buck/buck-boost configurations
3.2
AN4191
Synchronous buck converter for motherboard: LS false turnon risk enhancement
In Figure 16, the schematic of a single-phase synchronous buck converter is shown
(VIN = 12 V, VOUT = 1.5 V, fSW = 500 kHz, IOUT,MAX = 30 A); Q4-6 is the high-side device,
while Q1-3 is the low-side FET.
Figure 16. Schematic of a single-phase synchronous buck converter
AM16423V1
The LS device can be affected by the so-called “LS false turn-on,” which can be potentially
dangerous for the MOSFET itself and the reliability of the entire converter. When the highside turns on, a high dV/dt appears across the low-side device (Figure 17). Through the
Miller capacitance, a capacitive current flows (ic = Cgd * dV/dt), coupling to the LS gate pin.
If the total resistance formed by the intrinsic, external, and driver resistances is much lower
than the equivalent MOSFET impedance between gate and source, this current flows
through the above mentioned resistive path. This causes a spurious bouncing across gate
and source MOSFET pins; if this induced voltage is higher than minimum threshold voltage,
the LS can be partially turned on, creating a low-resistance path between supply voltage
and GND. In other words, undesired power dissipation is present in each switching cycle,
worsening the converter efficiency, thermal management, and reliability.
Figure 17. Cdv/dt false turn-on event
AM16424V1
14/20
Doc ID 023815 Rev 1
AN4191
Rg impact for MOSFETs in buck/buck-boost configurations
In order to evaluate the Rg impact on the LS false turn-on, two identical FETs (same silicon)
but different Rg values (1.5 Ω vs. 4 Ω) are mounted in the converter shown in Figure 16.
Figure 18 and 19 illustrate the LS gate-source waveforms for the two LS FETs.
Figure 18. High Rg (4 Ω) LS turn-off
Figure 19. Low Rg (1.5 Ω) LS turn-off
AM16425V1
AM16426V1
Comparing the two images, the “high Rg” MOSFET has a higher and larger (over the
minimum threshold voltage) spurious bouncing than the standard device. This causes a
“shoot-through” event (for each switching cycle), that increases the converter power losses.
So, higher device (MOSFETs and driver) temperatures are measured when “high Rg”
samples are mounted on the board in the low-side position, as shown in the thermal
captures of Figure 20 (standard part) and Figure 21 (high Rg).
Figure 20. Thermal capture for standard part
Figure 21. Thermal capture for high Rg
AM16427V1
3.3
AM16428V1
Synchronous buck converter for HDD: LS false turn-on risk
enhancement
Figure 22 shows (inside the light blue rectangle) a single phase synchronous buck
converter, which provides 1.18 V as output voltage, with 1.1 MHz as switching frequency.
Doc ID 023815 Rev 1
15/20
Rg impact for MOSFETs in buck/buck-boost configurations
AN4191
Figure 22. Synchronous buck converter schematic
In this board two different sample categories of the same device (20 V / 5A SLL Vth) are
compared: the “good” parts, with standard Rg (aligned to datasheet values) and the “bad”
parts, with high Rg values. The dynamic parameters are reported in Table 2 and 3.
Table 2.
Dynamic parameters for “good” part
Ciss [pF]
Coss [pF]
Crss [pF]
Rg [Ω]
375.14
173.54
46.08
2.98
Table 3.
Dynamic parameters for “bad” part
Ciss [pF]
Coss [pF]
Crss [pF]
Rg [Ω]
335.14
172.48
41.99
125.02
The main analysis key points are:
●
Switching behavior evaluation and waveform capture
●
Driver/MOSFET thermal measurements at board startup.
In Figure 23 and Figure 24, the VDS and VOUT waveforms for “good” and “bad” parts,
respectively, are illustrated.
16/20
Doc ID 023815 Rev 1
AN4191
Rg impact for MOSFETs in buck/buck-boost configurations
Figure 23. “Good” part steady-state
waveforms
Figure 24. “Bad” part steady-state waveforms
AM16429V1
AM16430V1
As shown in the previous images, the “bad” part shows an incorrect output voltage value
(0.473 V vs. 1.18 V), due to the different MOSFET switching speed and switching times. The
thermal measurements are made at the board startup and no load conditions, using a
thermal camera to detect MOSFET and driver temperatures. Figure 25 and Figure 24 show,
respectively, the images for “good” and “bad” parts.
Figure 25. “Good” part thermal image
Figure 26. “Bad” part thermal image
AM16431V1
AM16432V1
For the “good” sample, the MOSFET temperature is 35.4 °C, while for the “bad” device its
87.4 °C. A similar temperature increase is detected for the driver: 37.8 °C for the first
configuration and 73.4 °C for the second one. It is obvious that such high Rg values cause:
●
MOSFET temperatures to rise due to switching loss enlargements (the higher the Rg,
the longer the MOSFET switching times)
●
Driver temperature increases because of gate drive losses rising.
Unfortunately, full load conditions haven't been reached due to the quick device temperature
increase till maximum rating.
Doc ID 023815 Rev 1
17/20
Conclusions
4
AN4191
Conclusions
From the experimental results, we can summarize that a higher Rg value not only worsens
the MOSFET’s working conditions, by increasing the temperature and switching losses, it
also worsens application efficiency and working conditions by fully modifying the device’s
switching behavior and doesn't achieve the converter values set by design. Moreover, a
higher Rg heavily affects the driver/PWM controller safety working condition, forcing it to
sustain a higher temperature, as well as dissipating a larger power to charge up the
MOSFET input capacitance. It is also dangerous for producing the cross conduction that
may cause system disruption by the static dV/dt.
18/20
Doc ID 023815 Rev 1
AN4191
5
Revision history
Revision history
Table 4.
Document revision history
Date
Revision
09-Nov-2012
1
Changes
Initial release.
Doc ID 023815 Rev 1
19/20
AN4191
Please Read Carefully:
Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries (“ST”) reserve the
right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any
time, without notice.
All ST products are sold pursuant to ST’s terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no
liability whatsoever relating to the choice, selection or use of the ST products and services described herein.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this
document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products
or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such
third party products or services or any intellectual property contained therein.
UNLESS OTHERWISE SET FORTH IN ST’S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED
WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED
WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS
OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT
RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING
APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY,
DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE
GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER’S OWN RISK.
Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void
any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any
liability of ST.
ST and the ST logo are trademarks or registered trademarks of ST in various countries.
Information in this document supersedes and replaces all information previously supplied.
The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2012 STMicroelectronics - All rights reserved
STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com
20/20
Doc ID 023815 Rev 1
Similar pages