MPS MP8004 13w 802.3af poe powered device interface with flyback dc/dc converter Datasheet

MP8004
13W 802.3af PoE Powered Device Interface
with Flyback DC/DC Converter
DESCRIPTION
FEATURES
The MP8004 is an integrated IEEE 802.3af PoE
compliant Powered Device (PD) power supply
solution. It includes a PD interface and an
isolated/non-isolated flyback converter.




The PD interface includes detection and
classification modes as well as a 100V output
pass device. An inrush current limit is included
to charge the input capacitor slowly without
interruption due to die heating.







The DC/DC converter includes a 150V power
switch and is capable of delivering 13W PoE
power with high efficiency. It has an internal soft
start and auto-retry. Also, it incorporates overcurrent,
short-circuit,
and
over-voltage
protection. It can also skip cycles to maintain
zero load regulation.
The MP8004 supports a front-end solution for
PoE-PD application with minimal external
components and is available in a thermally
enhanced 4mm x 6mm QFN-20 package.
Meets IEEE 802.3af Specifications
100V, 1Ω Integrated Pass Switch
420mA DC Input Current Limit
150V, 0.45Ω Integrated Switch for Power
Converter
Cycle-by-Cycle Switching Current Limit
Integrated 100V Start-Up Circuit
Programmable Switching Frequency
Duty Cycle Limiting with Line Feed Forward
Internal Slope Compensation
OCP, SCP, and OTP
4mm x 6mm QFN-20 Package
APPLICATIONS






VoIP Telephones
Security Camera Systems
Wireless Access Points/Wireless LAN
Small-Cell Base Stations
Safety Backup Power
Remote Internet Power
All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For
MPS green status, please visit the MPS website under Quality Assurance.
“MPS” and “The Future of Analog IC Technology” are registered trademarks of
Monolithic Power Systems, Inc.
TYPICAL APPLICATION
MP8004 Rev.1.1
6/8/2017
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
1
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
ORDERING INFORMATION
Part Number*
Package
QFN-20 (4mmX6mm)
MP8004GQW
Top Marking
See Below
* For Tape & Reel, add suffix –Z (e.g. MP8004GQW–Z)
TOP MARKING
MPS: MPS prefix:
Y: year code;
WW: week code:
MP8004: part number;
LLLLLL: lot number;
PACKAGE REFERENCE
TOP VIEW
MP8004 Rev.1.1
6/8/2017
GND
1
20
SW
GND
2
19
SW
LINE
3
18
NC
FB
4
17
VIN
COMP
5
16
Vcc
PG
6
15
RT
VDD
7
14
RTN
DET
8
13
RTN
CLASS
9
12
VSS
ILIM
10
11
VSS
EXPOSED PAD
ON BACKSIDE
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
2
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
ABSOLUTE MAXIMUM RATINGS (1)
Thermal Resistance
VDD, VIN, RTN ............................. -0.3V to +100V
PG, DET ...................................... -0.3V to +57V
CLASS ........................................ -0.3V to +12V
VSW ............................................ -0.5V to +180V
All other Pins .............................. -0.3V to +6.5V
Continuous Power Dissipation (TA = +25°C) (2)
..................................................................3.4W
Junction Temperature .............................. 150C
Lead Temperature ................................... 260C
Storage Temperature ............... -65C to +150C
QFN-20 (4mmx6mm) ….....…..36…..…8…°C/W
Recommended Operating Conditions
(3)
Supply Voltage VDD, VIN ..................... 0V to 57V
Supply Voltage VCC .......................... 4.5 V to 6V
Switching Voltage VSW ............... -0.5V to +150V
Operating Junction Temp. (TJ). -40°C to +125°C
MP8004 Rev.1.1
6/8/2017
(4)
θJA
θJC
Notes:
1) Exceeding these ratings may damage the device.
2) The maximum allowable power dissipation is a function of the
maximum junction temperature TJ (MAX), the junction-toambient thermal resistance θJA, and the ambient temperature
TA. The maximum allowable continuous power dissipation at
any ambient temperature is calculated by PD (MAX) = (TJ
(MAX)-TA)/θJA. Exceeding the maximum allowable power
dissipation will cause excessive die temperature, and the
regulator will go into thermal shutdown. Internal thermal
shutdown circuitry protects the device from permanent
damage.
3) The device is not guaranteed to function outside of its
operating conditions.
4) Measured on JESD51-7, 4-layer PCB.
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
3
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
ELECTRICAL CHARACTERISTICS
VDD, CLASS, ILIM and DET voltages are referenced to VSS, and all other pin voltages are
referenced to GND, GND and RTN are shorted. VDD – VSS = 48V, VSS = 0V; RDET = 26.1kΩ, RCLASS =
4.42kΩ, RILIM = 178kΩ, VCC = 5.0V, VLINE = 1.8V, RT = 20kΩ, TA = 25C, unless otherwise noted.
PD Section
Parameter
Symbol
Condition
Min
Typ
Max
Units
Detection on
VDET_ON
VDD=VRTN=VPG=1.9V
1.9
V
Detection off
VDET_OFF
VDD=VRTN=VPG=11V
11
V
V
Detection
Detection on/off
Hysteresis
VDET_H
Falling below 11V on Threshold
0.2
DET Leakage Current
VDET_LK
VDET=VVDD=57V, Measure IDET
0.1
5
μA
Detection Current
VDD= 3V
135
140
145
μA
VDD= 10.1V
405
420
435
μA
Over a Load Range of 1mA to 41.2 mA
9.6
10
10.4
V
RCLASS=4420Ω, 13≤VVDD≤21V (guar by VCL)
2.2
2.4
2.8
RCLASS=953Ω, 13≤VVDD≤21V (guar by VCL)
10.3
10.6
11.3
ICLASS
RCLASS=549Ω, 13≤VVDD≤21V (guar by VCL)
RCLASS=357Ω, 13≤VVDD≤21V (guar by VCL)
RCLASS=255Ω, 13≤VVDD≤21V (guar by VCL)
17.7
27.1
38
18.3
28
39.4
19.5
29.5
41.2
mA
VCL_ON
Regulator Turns on, VVDD Rising
10.2
11.3
13
V
VCU_OFF
Regulator Turns off, VVDD Rising
21
21.9
23
V
IDET
VVDD=VRTN
RDET=26.1kΩ,
Measure IVDD+IRTN+IDET
VCL
Classification
VCLASS Output Voltage
Classification Current
Classification Lower
Threshold
Classification Upper
Threshold
Classification
Hysteresis
IC Supply Current
during Classification
Leakage Current
Pass Device
On Resistance
Leakage Current
Current Limit
Inrush Limit
MP8004 Rev.1.1
6/8/2017
VCU_H
Hysteresis
ILEAKAGE
VDD = 17.5V, CLASS Floating, RTN Tied to
VSS
VCLASS = 0 V, VVDD = 57V
RDS(ON)
ISW_LK
IRTN=300mA
VRTN=57V
IIN_CLASS
ILIMIT
IINRUSH
VRTN=1V
VRTN=2V, RILM=178kΩ
0.4
250
μA
1
μA
1.0
1
1.2
15
Ω
μA
420
150
460
200
mA
mA
160
380
120
V
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
4
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
ELECTRICAL CHARACTERISTICS (continued)
VDD, CLASS, ILIM and DET voltages are referenced to VSS, and all other pin voltages are
referenced to GND, GND and RTN are shorted. VDD – VSS = 48V, VSS = 0V; RDET = 26.1kΩ, RCLASS =
4.42kΩ, RILIM = 178kΩ, VCC = 5.0V, VLINE = 1.8V, RT = 20kΩ, TA = 25C, unless otherwise noted.
Parameter
PG
Symbol
Condition
Min
Typ
Max
Units
Latch off Voltage
(5)
Threshold Rising
VRTN Rising
9.5
10
10.5
V
Latch off Voltage
(5)
Threshold Falling
VRTN Falling
1.2
V
Delay Rising and Falling
IPG = 400 μA
VPG = 57 V, VRTN = 0 V
345
0.12
0.1
0.4
1
μs
V
μA
40
31.5
42
32.8
(6)
PG Deglitch
Output Low Voltage
Leakage Current
UVLO
VDD Rising (including 1.4V Diode drop)
VDD Falling (including 1.4V Diode drop)
Voltage at VDD
38
30.2
V
Thermal Shutdown
Thermal Shut down
(6)
Temperature
(6)
Hysteresis
Thermal Shut down
(5)
Counter
Thermal Counter Reset
(5)
Voltage
Bias Current
TCOUNT
Events Prior to Latch off
VCRST
Operating Current
IQ(VDD)
MP8004 Rev.1.1
6/8/2017
TRISE
Temperature Rising
125
ºC
20
ºC
8
counts
Must Drop below Classification Range
10.8
V
VDD = 48V, PG, RTN Floating
Measure IVDD
240
THYS
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
450
μA
5
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
ELECTRICAL CHARACTERISTICS (continued)
VDD, CLASS, ILIM and DET voltages are referenced to VSS, and all other pin voltages are
referenced to GND, GND and RTN are shorted. VDD – VSS = 48V, VSS = 0V; RDET = 26.1kΩ, RCLASS =
4.42KΩ, RILIM = 178kΩ, VCC = 5.0V, VLINE = 1.8V, RT = 20k, TA = 25C, unless otherwise noted.
DCDC Converter Section
Parameter
Power Supply
Quiescent Supply Current
Line OV Threshold Voltage
Line OV Hysteresis
Line UV Threshold Voltage
Line UV Hysteresis
VCC Upper Threshold Voltage
VCC Lower Threshold Voltage
VCC Over Voltage Threshold
(6)
Voltage
Startup Current
Voltage Feedback
Feedback Voltage
Feedback Input Current
Error Amplifier Gain
(5)
Bandwidth
(5)
Error Amplifier DC Gain
Comp Output Source Current
Comp Output Sink Current
Power Device
Switch-On Resistance
Switch Leakage Current
(6)
Current Limit
PWM
Minimum Oscillating
Frequency
Maximum Oscillating
Frequency
Thermal Shutdown
(6)
Thermal Shutdown
Thermal Shutdown Hysteresis
Symbol
ICC
Ist
VFB
IFB
Condition
VFB = 1.3V
VCC = 5.0V, V-Line Rising
VCC = 5.0V
VCC = 5.0V, V-Line Rising
VCC = 5.0V
Typ
Max
Units
1.5
3.15
5.6
4.30
1.0
3
300
1.21
100
5.85
4.50
6.1
4.70
mA
V
mV
V
mV
V
V
6.3
6.6
6.9
V
2.85
1.16
VIN = 48V, VCC = 4.0V
VFB = 1.2V
1.21
50
1
mA
1.26
V
nA
MHz
60
VFB = 1.0V, VCOMP = 0.5V
VFB = 1.4V, VCOMP = 2.5V
1.26
10
1.16
GBW
AV
IOH
IOL
Min
2
2
dB
mA
mA
RON
ILK
ILIM
VSW = 0.1V
VSW = 150V
0.45
1
4
Ω
µA
A
FMIN
RT = 100k
55
kHz
FMAX
RT = 10k
550
kHz
150
C
30
C
(6)
Notes:
5) Guaranteed by design
6) Guaranteed by engineering sample characterization.
MP8004 Rev.1.1
6/8/2017
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
6
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
PIN FUNCTIONS
Pin #
Name
Description
1, 2
3
GND
LINE
4
FB
5
6
7
COMP
PG
VDD
8
DET
9
CLASS
Ground. DCDC converter power return and reference node.
Input UV/OV Set Point. Short to ground to turn the controller off.
Regulation Feedback Input. Inverting input of the error amplifier. The non-inverting is
internally connected to 1.21V
Error Amplifier Output.
PD Output Power Good Indicator.
Positive Power Supply Terminal.
PoE detection resistance pin. Connect 26.1kΩ detection resistor to this pin to compensate IC
leakage.
PoE Classification Resistor Pin.
10
11, 12
13, 14
ILIM
VSS
RTN
PD startup current limit setting pin.
Negative Power Supply Terminal.
Drain of PD pass MOSFET. Connect GND pin to this pin.
Oscillator Resistor and Synchronous Clock Pin. Connect an external resistor to GND for
15
RT
oscillator frequency setting. It can be used as a synchronous input from external oscillator
clock.
Supply Bias Voltage for DC converter. A capacitor no less than 1uF is recommended to
16
Vcc
connect between this pin and GND.
17
VIN
DCDC converter High Voltage Startup Circuit Supply.
18
NC
No Connect.
19, 20
SW
Output Switching Node. High voltage power N-Channel MOSFET drain output.
EXPOSED Used to heat sink from the part to the circuit board traces. Must be connected to the GND
PAD
pins (pin 1,2)
MP8004 Rev.1.1
6/8/2017
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
7
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
TYPICAL CHARACTERISTICS
VIN = 48V, VOUT = 12V, IOUT = 1A, TA = 25°C, unless otherwise noted.
MP8004 Rev.1.1
6/8/2017
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
8
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
TYPICAL PERFORMANCE CHARACTERISTICS
VIN = 48V, VOUT = 12V, IOUT = 1A, TA = 25°C, unless otherwise noted.
MP8004 Rev.1.1
6/8/2017
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
9
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
TYPICAL PERFORMANCE CHARACTERISTICS (continued)
VIN = 48V, VOUT = 12V, IOUT = 1A, TA = 25°C, unless otherwise noted.
MP8004 Rev.1.1
6/8/2017
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
10
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
TYPICAL PERFORMANCE CHARACTERISTICS (continued)
VIN = 48V, VOUT = 12V, IOUT = 1A, TA = 25°C, unless otherwise noted.
MP8004 Rev.1.1
6/8/2017
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
11
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
FUNCTION DIAGRAM
VDD
VDD
DETECTION
1.9V-11V
DET
CLASSIFICATION
11.3V-21.9V
ENABLE
CHIP
PG
HV
CONTROL LOGIC
AND
GATE DRIVER
ILIM
RTN
VSTARTUP
HV
CLASS
RSENSE
VSS
6.6V
4.5V
LINE
VCC
VCC
OVLO
3.0V
REGULATOR
IBIAS
REF
1.21V
STARTUP
VDD
UVLO
VOUT
VIN
COMP
SW
THERMAL
MONITOR
VCC
ERROR
AMPLIFIER
1.21V
FB
VCC
CONTROL
LOGIC
EA
GND
PWM
COMPARATOR
SOFT-START
CURRENT LIMIT
CLOCK
1.0V
CURRENT LIMIT
COMPARATOR
RT
OSC
LEB
SLOPE COMP
CURRENT SENSE
Figure 1: Functional Block Diagram
MP8004 Rev.1.1
6/8/2017
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
12
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
OPERATION
The MP8004 is one integrated solution of IEEE
802.3af power over Ethernet (PoE) powered
device (PD) for up to 13W power application. It
includes a PD interface and a flyback converter
with internal power switch. Figure 1 shows the
function diagram.
Detection
The PD interface operates in the manner
described here and in the IEEE 802.3af
Specifications. This device (along with the
power sourcing element (PSE)) operates as a
safety device to supply voltages only when the
power sourcing element recognizes a unique,
tightly specified resistance at the end of an
unknown length of Ethernet cable.
A 26.1kΩ resistance is presented as a load to
the PSE in Detection Mode, when the PSE
applies two “safe” voltages of less than 10.1V
while measuring the change in current drawn in
order to determine the load resistance. If the
PSE “sees” the correct load, then it may either
further increase the applied voltage to enter the
“classification” range of operation or switch on
the nominal 48V power to the load.
Classification
The classification mode can further specify to
the PSE the expected load range of the device
under power so that the PSE can intelligently
distribute power to as many loads as possible
(within its maximum current capabilities). If a
classification resistance is not present, the PD
load is assumed to be the maximum of
approximately 13 Watts. The PSE classification
mode is active between 14.5V and 20.5V.
PD Startup
The main power switch will pass a limited
current to charge the downstream DC-DC
converter’s input capacitor to above 40V. The
charging will continue until the controlled
current drops below an externally programmed
limiting level, depending upon the Rilim current
setting resistor. The main pass power switch is
internally thermally protected by reducing the
output current using a
MP8004 Rev.1.1
6/8/2017
foldback technique. The required power
dissipation of the IC drops from the allowed
peak value of IINRUSH x 57V to 0.17W ((420mA) 2
x RON) during the normal operation at turn-on.
The minimum allowed capacitance of 5µF will
charge in 1.6ms if inrush current is limited at
150mA. A larger capacitor will take a
proportionally longer time to charge due to the
constant current charging method. If a capacitor
is too large that will overheat the part and force
it into thermal shutdown. The IC will reattempt
charging for a number of cycles but ultimately
will be shut down until the input voltage from
the PSE is recycled. This is the way the IC
protects itself under overload and/or shorted
conditions.
DCDC Converter Startup
After PD pass switch turns on, power between
Vin and GND is applied, the capacitor at the
VCC pin is charged through the VIN pin. When
the voltage at the VCC pin crosses 5.85V without
fault, the controller is enabled. The VCC pin is
then disconnected from the VIN pin and VCC
voltage is discharged via the operating current.
When VCC drops to 4.5V, the VCC pin is
reconnected to the VIN pin and VCC will be
recharged. The voltage at the VCC pin repeats
this ramp cycle between 4.5V and 5.85V. It is
also recommended that the capacitor at VCC pin
is no less than 1uF to achieve stable operation.
The VCC pin can be powered with a voltage
higher than 4.5V from an auxiliary winding to
reduce the power dissipated in the internal
start-up circuit.
To avoid DCDC converter starts before pass
switch is fully turned on, one LINE pin is
addressed to enable/disable the startup of
DCDC converter. Control LINE pin through PG
signal can avoid this DCDC startup inrush
current during PD’s charging period.
Under-Voltage and Over-Voltage Detection
The DC converter includes a line monitor circuit.
Two external resistors form a voltage divider
from the Vin voltage to GND pin; its tap
connects to the LINE pin. The controller is
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
13
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
operational when the voltage at the LINE pin is
between 1.21V and 3V. When the voltage at the
LINE pin goes out of this operating range, the
controller is disabled and goes into standby
mode. The LINE pin can also be used as a
remote enable. Grounding the LINE pin will
disable the controller.
Error Amplifier
The converter section includes an error
amplifier with its non-inverting input connected
to internal 1.21V reference voltage. The
regulated voltage is fed back through a resistor
network or an optocoupler to the FB pin. Figure
2 shows some common error amplifier
configurations.
oscillator frequency. The clock pulse width
should be within 50ns to 150ns. The external
clock can be coupled to the RT pin with a
100pF capacitor and a peak level greater than
3.5V
Duty Cycle Limiting with Line Feed Forward
The DCDC converter has a DMAX (maximum
duty cycle) limit at 67.5% when the LINE pin
voltage is equal to 1.3V. As VLINE increases,
DMAX reduces. Maximum duty cycle can be
estimated by:


2.7V
D MAX  
  100%
 2.7V  VLINE 
The max duty cycle decreases a little while FSW
increases. And in order to have enough margin
for transient regulation some duty margin is
necessary in application.
Limiting the duty cycle at high line voltage
protects against magnetic saturation and
minimizes the output sensitivity to line
transients.
Converter Auto-Restart
When VCC is biased from an auxiliary winding
and an open loop condition occurs, the voltage
at the VCC pin increases to 6.6V. When VCC
crosses the threshold voltage, the auto-restart
circuit turns off the power switch and puts the
converter in standby mode. When VCC drops to
4.5V, the startup switch turns on to charge VCC
up again. When VCC crosses 5.85V, the switch
turns off and the standby current discharges
VCC back to 4.5V. After repeating the ramp
cycles between the two threshold voltages 15
times, the auto-restart circuit is disabled and the
converter begins soft-start again.
Figure 2—Error Amplifier Configurations
Synchronize Programmable Oscillator
The converter oscillating frequency is set by an
external resistor from the RT pin to ground. The
value of RT can be estimated from:
RT  10k 
550KHz
fS
The DCDC converter can be synchronized to
an external clock pulse. The frequency of the
clock pulse must be higher than the internal
MP8004 Rev.1.1
6/8/2017
Converter over Current Protection
The DCDC converter has cycle-by-cycle over
current limit when the internal switch current
peak value exceeds the set current limit
threshold. Meanwhile, the output voltage starts
to drop until FB is below the Under-Voltage
(UV) threshold, typically 33% of the FB
reference. Once a UV is triggered, the DCDC
converter enters hiccup mode to periodically
restart the part (the DCDC converter turns off
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
14
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
the switch until Vcc repeats the ramp cycles
between 4.5V to 5.85V for 15 times).
Thisprotection mode is especially useful when
the output is dead-short to ground. The average
short circuit input current is greatly reduced to
alleviate the thermal issue and protect the
regulator. The converter exits the hiccup mode
once the over current condition is removed.
Thermal Shutdown
The device has separated thermal monitor
circuits for pass through device and switching
device. DC converter thermal protection won't
affect PD interface and can recover
automatically, but PD temperature protection
will latch off after a number of restarts.
MP8004 Rev.1.1
6/8/2017
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
15
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
APPLICATION INFORMATION
COMPONENT SELECTION
Detection Resistor
The PSE applies two “safe” voltages between
2.7V to 10.1V while measuring the current in
order to determine the load resistance. The
resistance is calculated as a ∆V/∆I, with an
acceptable range of 23.7kΩ to 26.3kΩ. Use a
typical value of 26.1kΩ detection resistor to
compensate MP8004 VDD leakage.
Classification Resistor
In order to distribute power to as many loads as
possible from PSE, the classification process
applies a voltage between 14.5V and 20.5V to
the input of the PD, which in turn draws a fixed
current set by R(CLASS). An 802.3af PSE
measures the PD current to determine which of
the five available classes that the PD is
signaling. Blew table is the Classification
resistance and the PSE output power.
Table 1: CLASSIFICATION - IEEE 802.3af Values
CLASS
PD POWER
(W)
RCLASS
(Ω)
Class
Current
(mA)
NOTE
0
0.44 – 12.95
4420
0-4
Default
class
1
2
3
0.44 – 3.84
3.84 – 6.49
6.49 – 12.95
953
549
357
9-12
17 - 20
26 - 30
4
-
255
36 - 44
N
NP
NS
Where NP and NS are the number of turns of the
primary and secondary side windings,
respectively.
The output voltage VO is estimated to be:
VO 
V
D
 IN
1 D N
Where D is the duty cycle.
The steady-state drain to source voltage of the
primary power switch when it is off is estimated
as:
VDS  VIN  N  VO
The steady-state reverse voltage
Schottky diode D2 is estimated as:
VD1  VO 
of
the
VIN
N
The output current is calculated as:
IO  ID  (1  D)
Reserv
ed
Setting PD Inrush Current Limit
In order to limit the DCDC input capacitor
charging current after PD`s pass switch turns
on. There is a resister (RLIMIT) to set the inrush
current. The resister can be referred to the
TPC curve and use a typical value of 178kΩ to
get 150mA inrush current limit.
Switching DC-DC Frequency
The frequency (fS), has big effects on the
selection of the transformer (T1), the output cap,
(C3), and the input cap, (C2). The higher the
frequency, the smaller the sizes for T1, C3, and
C2. However, a higher frequency also leads to
higher AC power losses in the power switch,
control circuitry, transformer, and in the external
interconnection. The general rule states that
lower the output power, higher the optimum
switching frequency. For general application
200kHz to 300kHz frequency is recommended.
MP8004 Rev.1.1
6/8/2017
Fundamental Equations
The transformer turns ratio N is defined as:
Where ID is the average current through
Schottky diode when it is conducting.
The input current is calculated as:
IIN  IS  D
Where IS is the average current through the
primary power switch when it is conducting.
Transformer (Coupled Inductor) Design
1. Transformer Turns Ratio
The transformer turns ratio determines the duty
cycle range, selection of the rectifier (D2),
primary side peak current, primary snubber loss,
and the current as well as voltage stresses on
the power switch(S). It also has effects on the
selection of C2 and C3. A higher transformer
turns ratio (N) means the following:
 Higher Duty Cycle
 Higher voltage stress on S (VDS), but
lower voltage stress on D2 (VD2).
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
16
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER




Lower primary side RMS current (IS(RMS)),
but higher secondary side RMS current
(ID2(RMS)).
Use of a smaller input capacitor but
bigger output capacitor.
Lower primary side peak current (IS(PEAK))
and lower primary snubber loss.
Lower main switch (S) turn-on loss
For a 12V power supply design, with
VIN=37V~57V, below table shows the voltage
stresses of the power switch (S) and the
rectifier (D2).
Table 2—Main Switch (S) and Rectifier (D2)
Voltage Stress vs. Transformer Turns Ratio
VDS
VDS/0.9 VD2
VD2/0.9
N
DMAX
(V)
(V)
(V)
(V)
1
2
3
4
5
0.24
0.39
0.49
0.56
0.62
86
101
116
131
146
96
113
129
146
163
110
65
50
42
37
123
72
55
47
42
Note:
The voltage spike due to the leakage inductance of the
transformer and device’s voltage rating/derating factors were
considered. See "Voltage Stress of the Internal Power Switch &
External Schottky Diode" and snubber design for more
information.
2. Ripple Factor of the Magnetizing Current
The conduction loss in S, D2, the transformer,
the snubber, and in the ESR of the input/output
capacitors will increase as the ripple of the
magnetizing current increases. The ripple factor
(Kr) is defined as the ratio of the peak-to-peak
ripple current vs. the average current as shown
in Figure 3.
Kr 
IM
IM
Where IM can be derived either from input or
output current;
IM 
IO
IIN

D N  (1  D)
Figure 3—Magnetic Current of Flyback
Transformer (Reflected to Primary Side)
The input/output ripple voltage will also
increase with a high ripple factor, which makes
the filter bigger and more expensive. On the
other hand, it can help to minimize the turn-on
loss of S and reverse-recovery loss due to D2.
With nominal input voltage, Kr can be selected
at 60%~120% for most DC-DC converters.
The primary side (or magnetizing) inductance
can be determined by:
LF 
VIN  D  TS
K r  IM
3. Core Selection
Pick a core based on experience or through a
catalog (Refer to http://www.ferroxcube.com).
Select an ER, EQ, PQ, or RM core to minimize
the transformer’s leakage inductance.
4. Winding Selection
Solid wire, Litz wire, PCB winding, Flex PCB
winding or any combination thereof can be used
as transformer winding. For low current
applications, solid wire is the most cost effective
choice. Consider using several wires in parallel
and interleaving the winding structure for better
performance of the transformer.
The number of primary turns can be determined
by:
NP 
L F  IP
B MAX  A E
Where BMAX is the allowed maximum flux
density (usually below 300mT) and AE is the
effective area of the core.
MP8004 Rev.1.1
6/8/2017
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
17
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
The air gap can be estimated by:
Gap 
 o  N2  A E
LF
5. Right Half Plane Zero
A Flyback converter operating in continuous
mode has a right half plane (RHP) zero. In the
frequency domain, this RHP zero adds not only
a phase lag to the control characteristics but
also increases the gain of the circuit. Typical
rule of thumb states that the highest usable
loop crossover frequency is limited to one third
the value of the RHP zero. The expression for
the location of the RHP zero in a continuous
mode flyback is given by:
fRHPZ  RLOAD 
(1  D)2
 N2
2  LF  D
Where RLOAD is the load resistance, LF is the
magnetizing inductance on transformer primary
side, and N is the transformer’s turn ratio.
Reducing the primary inductance increases the
RHP zero frequency which results in higher
crossover frequency.
Duty Cycle Range
The duty cycle range is determined once N is
selected. In general, the optimum operating
duty cycle should be smaller for high input/low
output than low input/high output applications.
Except for high output voltage or wide input
range applications, the maximum D usually
does not exceed 60%.
Voltage Stress of the Internal Power Switch
& External Schottky Diode
For the internal power switch, the voltage stress
is given by:
VDS  VIN  VO  N  VP
Where VP is a function of LLK (leakage
inductrance), fS, R, C, CDS, VIN, IO, etc. Please
refer to Figure 4. The lower the LLK and Io, the
lower the Vp. Smaller R can reduce Vp, but
power loss will increase. See Snubber Design
for details.
Typically VP can be selected as 20~40% of
(VIN+NVO).
MP8004 Rev.1.1
6/8/2017
Figure 4—Key Operation Waveform
For the rectifier, D2, the voltage stress is given
by:
VD2  VO 
VIN
 VPD2
N
Use of a R-C or R-C-D type snubber circuit for
D2 is recommended.
VPD2 can be selected
(VO+VIN/N), thus:
as
40~100%
of
VDS(MAX)  K s  (VIN(MAX)  NVO )
Where KS=1.2~1.4, and
VD2(MAX)  KD2  (VO 
VIN(MAX)
N
)
Where KD2=1.4~2.
For example,
VIN(MAX)  57V,N  4,K S  1.25,KD2  1.6, VO  12V
VDS  1.25  (57V  4  12V)  131V
VD2  1.6  (12V  57V  4)  42V
So the power switch rating should be higher
than 131V, and the rated voltage for the
synchronous rectifier or Schottky diode should
be higher than 42V.
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
18
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
Snubber Design (Passive)
Where:
Snubber for Power Switch
Figure 5 shows four different ways to clamp the
voltage on the power device. RCD type of
snubber circuit is widely used in many
applications.
1
LLK  IP2  fC
2
PLK 
PLK is the energy stored in the leakage
inductance (LLK), which carries the peak current
at the power switch turn-off.
3. Calculate values of the RD and CD of RCD
snubber by:
RD 
VP
2
PRCD _ LOSS
R D  C D 
1
fS
Input Capacitor
The input capacitors (C2) are chosen based
upon the AC voltage ripple on the input
capacitors, RMS current ratings, and voltage
rating of the input capacitors.
For a given AC ripple voltage, ΔVIN_PP, C2 can
be derived from:
Figure 5—Snubber Designs
RCD Type of Snubber Design Procedure:
1. Setting VP
Higher VP means higher voltage stress on the
power switch, but lower power loss. Usually, VP
can be set as 20%~40% of (VIN+ NxVO).
C2 
IIN  (1  D)  TS
VIN _ PP
ΔVIN_PP may affect the C2 voltage rating and
converter stability. C2 RMS current has to be
considered:
IRMS _ C2  IIN 
(1  D)
D
C2 has to have enough RMS current rating.
Output Filter
The simplest filter is an output capacitor (C3),
whose capacitance is determined by the output
ripple requirement.
Figure 6—Voltage Waveform of Primary Power
Switch Shown in Figure 5
2. Estimated RCD snubber loss is given by:
PRCD _ LOSS  PLK  (1 
MP8004 Rev.1.1
6/8/2017
N  VO
)
VP
The current waveform in the output capacitor is
mostly in rectangular shape. The full load
current is drawn from the capacitors during the
primary switch on time. The worse case for the
output ripple occurs under low line and full load
conditions. The ripple voltage can be estimated
by:
VO PP C  IO 
D
C3  fS
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
19
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
ESR also needs to be specified for the output
capacitors. This is due to the step change in D2
current results in a ripple voltage that is
proportional to the ESR. Assuming that the D2
current waveform is in rectangular shape, the
ESR requirement is then obtained by given the
output ripple voltage.
VOPP _ RESR 
IO  ESR
(1  D)
The total ripple voltage can be estimated by:
VOPP  VOPPC  VOPP _ ESR
Control Design
Generally, telecom power supplies require the
galvanic isolation between a relatively high
input voltage and low output voltages. The most
widely used devices to transfer signals across
the isolation boundary are pulse transformers
and optocouplers.
2. Keep the output loop between rectifier diode,
output cap and transformer as short as possible.
3. The clamp loop circuit between D5, C6, R9
and transformer should be as small as possible
4. The VCC capacitor must be placed close to
the VCC pin for best decoupling.
5. The feedback trace should be far away from
noise source such as SW.
6. Use single point connection between power
GND and signal GND.
7. Thermal pad must be connected to GND
plane for heat sink, RTN and GND pins can be
connected closely through thermal pad.
Refer to figure 8 for flyback layout, which is
referenced to schematic on page 1. For more
detail information, refer to flyback EVB
datasheet.
VIN
VSS
R9
C2
Top Layer
D5
Bottom Layer
R1
Via
C4
R7
C1
C6
D2
D1
1
20
2
19
3
18
4
17
5
6
R4
R5
16
U1
T1
VOUT
D3
C3
VOGND
C5
15
7
14
8
13
9
12
10
11
R3
D4
R2
U2
R6
R8
Figure 8—Layout Guide
Design Example
Below is a design example following the
application guidelines for the following
Specifications:
Table 3: Design Example
Vin
Vout
Iout
Fsw
Figure 7—Simplified Circuit of Isolated Power
Supply with Optocoupler Feedback
The MP8004 uses current mode control to
achieve easy compensation and fast transient
response. A type II compensation network
which has two poles and one zero is needed to
stabilize
the
system.
The
practical
compensation parameters are provided in the
EV8004-QW-00A datasheet.
PCB Layout Guide
High frequency switching regulators require
very careful layout for stable operation and low
noise. For fly-back topology layout:
1. Keep the input loop as short as possible
between input cap, transformer, SW and GND
plane for minimal noise and ringing.
MP8004 Rev.1.1
6/8/2017
(7)
37V-57V
12V
(7)
1A
275KHz
The typical application circuit for VOUT = 12V in
Figure 9 shows the detailed application
schematic, and it is the basis for the typical
performance and circuit waveforms. For more
detailed device applications, please refer to the
related Evaluation Board Datasheets.
Notes:
7) The load power may not be able to support 12W because
standard IEEE802.3af power supplies only 12.95W power
input, considering the efficiency, the maximum load power
should be limited at about 11W based on 12.95W PoE input.
Input Voltage should be higher than 42V for startup, after
startup, it can work down to 37V. Meets IEEE 802.3af
Specifications.
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
20
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
TYPICAL APPLICATION CIRCUIT
(7)
Figure 9: Typical Application Schematic, VIN=37-57V, VOUT=12V@1A .
MP8004 Rev.1.1
6/8/2017
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
21
MP8004 – IEEE 802.3AF POE PD INTERFACE WITH DCDC CONVERTER
PACKAGE OUTLINE DRAWING FOR 20L QFN (4X6MM)
MF-PO-D-0203 revision 0.0
PACKAGE INFORMATION
QFN-20 (4mmX6mm)
PIN 1 ID
SEE DETAIL A
PIN 1 ID
MARKING
PIN 1 ID
INDEX AREA
BOTTOM VIEW
TOP VIEW
PIN 1 ID OPTION A
0.30x45°TYP.
PIN 1 ID OPTION B
R0.25 TYP.
DETAIL A
SIDE VIEW
NOTE:
1) ALL DIMENSIONS ARE IN MILLIMETERS.
2) EXPOSED PADDLE SIZE DOES NOT
INCLUDE MOLD FLASH.
3) LEAD COPLANARITY SHALL BE 0.10
MILLIMETERS MAX.
4) JEDEC REFERENCE IS MO-220, VARIATION
VJJE-1.
5) DRAWING IS NOT TO SCALE.
RECOMMENDED LAND PATTERN
NOTICE: The information in this document is subject to change without notice. Users should warrant and guarantee that third
party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not
assume any legal responsibility for any said applications.
MP8004 Rev.1.1
6/8/2017
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2017 MPS. All Rights Reserved.
22
Similar pages