TI1 LMK03033C Precision clock conditioner Datasheet

LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
LMK03000 Family Precision Clock Conditioner with Integrated VCO
Check for Samples: LMK03000, LMK03000C, LMK03000D, LMK03001, LMK03001C, LMK03001D, LMK03033, LMK03033C
1 FEATURES
12
• Integrated VCO with Very Low Phase Noise
Floor
• Integrated Integer-N PLL with Outstanding
Normalized Phase Noise Contribution of -224
dBc/Hz
• VCO Divider Values of 2 to 8 (All Divides)
• Channel Divider Values of 1, 2 to 510 (even
divides)
• LVDS and LVPECL Clock Outputs
1.1
•
•
•
•
•
•
• Partially Integrated Loop Filter
• Dedicated Divider and Delay Blocks on Each
Clock Output
• Pin Compatible Family of Clocking Devices
• 3.15 to 3.45 V Operation
• Package: 48 Pin WQFN (7.0 x 7.0 x 0.8 mm)
• 200 fs RMS Clock Generator Performance (10
Hz to 20 MHz) with a Clean Input Clock
TARGET APPLICATIONS
VCO
Data Converter Clocking
Networking, SONET/SDH, DSLAM
Wireless Infrastructure
Medical
Test and Measurement
Military / Aerospace
Device
Outputs
Tuning Range
(MHz)
LMK03000C
400
LMK03000
1185 - 1296
LMK03000D
LMK03001C
400
1470 - 1570
LMK03001D
LMK03033
Recovered
³GLUW\´ FORFN RU
clean clock
OSCin
800
1200
3 LVDS
5 LVPECL
LMK03001
LMK03033C
RMS Jitter
(fs)
800
1200
4 LVDS
4 LVPECL
1843 - 2160
500
800
CLKout0
LMK0300xx
CLKout1
Precision Clock
Conditioner
CLKout4
Serializer/
Deserializer
LMX2531
CLKout7
PLL+VCO
FPGA
Fout
> 1 Gsps
ADC
DAC
0XOWLSOH ³FOHDQ´ FORFNV DW
different frequencies
1
2
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
All trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date. Products conform to
specifications per the terms of the Texas Instruments standard warranty. Production
processing does not necessarily include testing of all parameters.
Copyright © 2006–2013, Texas Instruments Incorporated
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
1.2
www.ti.com
DESCRIPTION
The LMK03000 family of precision clock conditioners combine the functions of jitter
cleaning/reconditioning, multiplication, and distribution of a reference clock. The devices integrate a
Voltage Controlled Oscillator (VCO), a high performance Integer-N Phase Locked Loop (PLL), a partially
integrated loop filter, and up to eight outputs in various LVDS and LVPECL combinations.
The VCO output is optionally accessible on the Fout port. Internally, the VCO output goes through a VCO
Divider to feed the various clock distribution blocks.
Each clock distribution block includes a programmable divider, a phase synchronization circuit, a
programmable delay, a clock output mux, and an LVDS or LVPECL output buffer. This allows multiple
integer-related and phase-adjusted copies of the reference to be distributed to eight system components.
The clock conditioners come in a 48-pin WQFN package and are footprint compatible with other clocking
devices in the same family.
1
............................................... 1
........................... 1
1.2
DESCRIPTION ...................................... 2
Device Information ...................................... 3
2.1
Functional Block Diagram ........................... 3
2.2
Connection Diagram ................................. 4
Electrical Specifications ............................... 6
3.1
Absolute Maximum Ratings .......................... 6
3.2
Recommended Operating Conditions ............... 6
3.3
Package Thermal Resistance ....................... 6
3.4
Electrical Characteristics ............................ 7
3.5
Serial Data Timing Diagram ........................ 11
Measurement Definitions ............................ 12
4.1
Charge Pump Current Specification Definitions .... 12
Typical Performance Characteristics ............. 13
Functional Description ............................... 15
6.1
BIAS PIN ........................................... 15
6.2
LDO BYPASS ...................................... 15
6.3
OSCILLATOR INPUT PORT (OSCin, OSCin*) .... 15
6.4
LOW NOISE, FULLY INTEGRATED VCO ......... 15
6.5
CLKout DELAYS ................................... 15
6.6
LVDS/LVPECL OUTPUTS ......................... 16
FEATURES
1.1
2
3
4
5
6
2
TARGET APPLICATIONS
6.7
GLOBAL CLOCK OUTPUT SYNCHRONIZATION
6.8
CLKout OUTPUT STATES
6.9
GLOBAL OUTPUT ENABLE AND LOCK DETECT
Contents
.........................
16
17
7
8
...............................
...........................
General Programming Information ................
7.1
RECOMMENDED PROGRAMMING SEQUENCE .
7.2
REGISTER R0 to R7 ...............................
7.3
REGISTER R8 .....................................
7.4
REGISTER R9 ......................................
7.5
REGISTER R11 ....................................
7.6
REGISTER R13 ....................................
7.7
REGISTER R14 ....................................
7.8
REGISTER R15 ....................................
Application Information ..............................
8.1
SYSTEM LEVEL DIAGRAM ........................
8.2
BIAS PIN ...........................................
8.3
LDO BYPASS ......................................
8.4
LOOP FILTER ......................................
6.10
POWER ON RESET
6.11
DIGITAL LOCK DETECT
17
18
19
19
22
24
24
24
24
25
27
28
28
28
28
8.5
29
CURRENT CONSUMPTION / POWER
DISSIPATION CALCULATIONS ................... 30
8.6
8.7
THERMAL MANAGEMENT ........................ 31
TERMINATION AND USE OF CLOCK OUTPUTS
(DRIVERS) ......................................... 32
8.8
8.9
OSCin INPUT ...................................... 36
MORE THAN EIGHT OUTPUTS WITH AN
LMK03000 FAMILY DEVICE ....................... 37
Revision History
............................................
38
17
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
2 Device Information
Functional Block Diagram
CPout
2.1
OSCin
OSCin*
Partially
Integrated
Loop Filter
Internal
VCO
R Divider
Phase
Detector
Fout
N Divider
VCO
Divider
Distribution
Path
CLKout0
CLKout0*
Mux
CLKout1
CLKout1*
Mux
CLKout2
CLKout2*
Mux
CLKout3
CLKout3*
Mux
Divider
Divider
Delay
Mux
CLKout4
CLKout4*
Mux
CLKout5
CLKout5*
Mux
CLKout6
CLKout6*
Mux
CLKout7
CLKout7*
Delay
Divider
Divider
Delay
Delay
Divider
Divider
Delay
Delay
Divider
Divider
Delay
Delay
Low Clock Buffers
High Clock Buffers
CLK
DATA
PWire
Port
Control
Registers
LE
GOE
SYNC*
Device
Control
LD
Device Information
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
3
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
CLKout7*
CLKout7
Vcc14
CLKout6*
CLKout6
Vcc13
CLKout5*
CLKout5
Vcc12
CLKout4*
CLKout4
Vcc11
Connection Diagram
48
47
46
45
44
43
42
41
40
39
38
37
GND
1
36
Bias
Fout
2
35
NC
Vcc1
3
34
NC
CLKuWire
4
33
Vcc10
DATAuWire
5
32
CPout
LEuWire
6
31
Vcc9
NC
7
30
Vcc8
Vcc2
8
29
OSCin*
LDObyp1
9
28
OSCin
LDObyp2
10
27
SYNC*
26
Vcc7
25
GND
15
16
17
18
19
20
21
22
CLKout1*
Vcc5
CLKout2
CLKout2*
Vcc6
23
24
CLKout3*
14
CLKout3
13
CLKout1
12
Vcc4
LD
CLKout0*
11
DAP
CLKout0
GOE
Top Down View
Vcc3
2.2
www.ti.com
Figure 2-1. 48-Pin WQFN Package
4
Device Information
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
Table 2-1. PIN DESCRIPTIONS
Pin #
Pin Name
I/O
1, 25
GND
-
Ground
Description
2
Fout
O
Internal VCO Frequency Output
3, 8, 13, 16, 19, 22,
26, 30, 31, 33, 37,
40, 43, 46
Vcc1, Vcc2, Vcc3, Vcc4, Vcc5, Vcc6, Vcc7, Vcc8, Vcc9, Vcc10,
Vcc11, Vcc12, Vcc13, Vcc14
-
Power Supply
4
CLKuWire
I
MICROWIRE Clock Input
5
DATAuWire
I
MICROWIRE Data Input
6
LEuWire
I
MICROWIRE Latch Enable Input
7, 34, 35
NC
-
No Connection to these pins
9, 10
LDObyp1, LDObyp2
-
LDO Bypass
11
GOE
I
Global Output Enable
12
LD
O
Lock Detect and Test Output
14, 15
CLKout0, CLKout0*
O
LVDS Clock Output 0
17, 18
CLKout1, CLKout1*
O
LVDS Clock Output 1
20, 21
CLKout2, CLKout2*
O
LVDS Clock Output 2
23, 24
CLKout3, CLKout3*
O
Clock Output 3
(LVDS for LMK03033C/LMK03033
LVPECL for all other parts)
27
SYNC*
I
Global Clock Output Synchronization
28, 29
OSCin, OSCin*
I
Oscillator Clock Input; Should be AC
coupled
32
CPout
O
Charge Pump Output
36
Bias
I
Bias Bypass
38, 39
CLKout4, CLKout4*
O
LVPECL Clock Output 4
41, 42
CLKout5, CLKout5*
O
LVPECL Clock Output 5
44, 45
CLKout6, CLKout6*
O
LVPECL Clock Output 6
47, 48
CLKout7, CLKout7*
O
LVPECLClock Output 7
DAP
DAP
-
Die Attach Pad is Ground
Device Information
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
5
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
www.ti.com
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
3 Electrical Specifications
3.1
Absolute Maximum Ratings (1) (2) (3)
Symbol
Ratings
Units
Power Supply Voltage
Parameter
VCC
-0.3 to 3.6
V
Input Voltage
VIN
-0.3 to (VCC + 0.3)
V
Storage Temperature Range
TSTG
-65 to 150
°C
Lead Temperature (solder 4 s)
TL
+260
°C
Junction Temperature
TJ
125
°C
(1)
(2)
(3)
3.2
"Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of
device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or
other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating
Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions.
This device is a high performance integrated circuit with ESD handling precautions. Handling of this device should only be done at ESD
protected work stations. The device is rated to a HBM-ESD of > 2 kV, a MM-ESD of > 200 V, and a CDM-ESD of > 1.2 kV.
If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and
specifications.
Recommended Operating Conditions
Symbol
Min
Typ
Max
Units
Ambient Temperature
Parameter
TA
-40
25
85
°C
Power Supply Voltage
VCC
3.15
3.3
3.45
V
3.3
Package Thermal Resistance
Package
48-Lead WQFN
(1)
6
(1)
θJA
θJ-PAD (Thermal Pad)
27.4° C/W
5.8° C/W
Specification assumes 16 thermal vias connect the die attach pad to the embedded copper plane on the 4-layer JEDEC board. These
vias play a key role in improving the thermal performance of the WQFN. It is recommended that the maximum number of vias be used in
the board layout.
Electrical Specifications
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
3.4
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
Electrical Characteristics
(1)
(3.15 V ≤ Vcc ≤ 3.45 V, -40 °C ≤ TA ≤ 85 °C, Differential Inputs/Outputs; Vboost=0; except as specified. Typical values
represent most likely parametric norms at Vcc = 3.3 V, TA = 25 °C, and at the Recommended Operation Conditions at the
time of product characterization and are not ensured).
Symbol
Parameter
Conditions
Min
Typ
Max
Units
Current Consumption
ICC
Power Supply Current
ICCPD
Entire device; one LVDS and one
LVPECL clock enabled; no divide; no
delay.
(2)
Power Down Current
161.8
mA
Entire device; All Outputs Off (no
emitter resistors placed)
86
POWERDOWN = 1
1
mA
Reference Oscillator
fOSCinsquare
VOSCinsquare
Reference Oscillator Input Frequency
Range for Square Wave
Square Wave Input Voltage for OSCin
and OSCin*
1
200
MHz
0.2
1.6
Vpp
40
MHz
AC coupled; Differential (VOD)
PLL
fPD
Phase Detector Frequency
ISRCECPout
Charge Pump Source Current
VCPout = Vcc/2, PLL_CP_GAIN = 1x
100
VCPout = Vcc/2, PLL_CP_GAIN = 4x
400
VCPout = Vcc/2, PLL_CP_GAIN = 16x
1600
VCPout = Vcc/2, PLL_CP_GAIN = 32x
3200
VCPout = Vcc/2, PLL_CP_GAIN = 1x
-100
VCPout = Vcc/2, PLL_CP_GAIN = 4x
-400
VCPout = Vcc/2, PLL_CP_GAIN = 16x
-1600
VCPout = Vcc/2, PLL_CP_GAIN = 32x
-3200
µA
ISINKCPout
Charge Pump Sink Current
ICPoutTRI
Charge Pump TRI-STATE Current
0.5 V < VCPout < Vcc - 0.5 V
2
ICPout%MIS
Magnitude of Charge Pump
Sink vs. Source Current Mismatch
VCPout = Vcc / 2
TA = 25°C
3
%
ICPoutVTUNE
Magnitude of Charge Pump
Current vs. Charge Pump Voltage
Variation
0.5 V < VCPout < Vcc - 0.5 V
TA = 25°C
4
%
ICPoutTEMP
Magnitude of Charge Pump Current vs.
Temperature Variation
4
%
PN10kHz
PLL 1/f Noise at 10 kHz Offset (3)
Normalized to 1 GHz Output Frequency
PLL_CP_GAIN = 1x
-117
PLL_CP_GAIN = 32x
-122
Normalized Phase Noise Contribution
PLL_CP_GAIN = 1x
-219
PLL_CP_GAIN = 32x
-224
PN1Hz
(1)
(2)
(3)
(4)
(4)
µA
10
nA
dBc/Hz
dBc/Hz
The Electrical Characteristics table lists ensured specifications under the listed Recommended Operating Conditions except as
otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and
are not ensured.
See Section 8.5 for more current consumption / power dissipation calculation information.
A specification in modeling PLL in-band phase noise is the 1/f flicker noise, LPLL_flicker(f), which is dominant close to the carrier. Flicker
noise has a 10 dB/decade slope. PN10kHz is normalized to a 10 kHz offset and a 1 GHz carrier frequency. PN10kHz = LPLL_flicker(10
kHz) - 20log(Fout / 1 GHz), where LPLL_flicker(f) is the single side band phase noise of only the flicker noise's contribution to total noise,
L(f). To measure LPLL_flicker(f) it is important to be on the 10 dB/decade slope close to the carrier. A high compare frequency and a clean
crystal are important to isolating this noise source from the total phase noise, L(f). LPLL_flicker(f) can be masked by the reference
oscillator performance if a low power or noisy source is used. The total PLL inband phase noise performance is the sum of LPLL_flicker(f)
and LPLL_flat(f).
A specification in modeling PLL in-band phase noise is the Normalized Phase Noise Contribution, LPLL_flat(f), of the PLL and is defined
as PN1Hz = LPLL_flat(f) – 20log(N) – 10log(fCOMP). LPLL_flat(f) is the single side band phase noise measured at an offset frequency, f, in a
1 Hz Bandwidth and fCOMP is the phase detector frequency of the synthesizer. LPLL_flat(f) contributes to the total noise, L(f). To measure
LPLL_flat(f) the offset frequency, f, must be chosen sufficiently smaller then the loop bandwidth of the PLL, and yet large enough to avoid
a substantial noise contribution from the reference and flicker noise. LPLL_flat(f) can be masked by the reference oscillator performance if
a low power or noisy source is used.
Electrical Specifications
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
7
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
www.ti.com
Electrical Characteristics (1) (continued)
(3.15 V ≤ Vcc ≤ 3.45 V, -40 °C ≤ TA ≤ 85 °C, Differential Inputs/Outputs; Vboost=0; except as specified. Typical values
represent most likely parametric norms at Vcc = 3.3 V, TA = 25 °C, and at the Recommended Operation Conditions at the
time of product characterization and are not ensured).
Symbol
Parameter
Conditions
Min
Typ
Max
LMK03000C/LMK03000/LMK03000D
1185
1296
LMK03001C/LMK03001/LMK03001D
1470
1570
LMK03033C/LMK03033
1843
2160
Units
VCO
fFout
VCO Tuning Range
Allowable Temperature Drift for
Continuous Lock
|ΔTCL|
Output Power to a 50 Ω load driven by
Fout (2)
pFout
After programming R15 for lock, no
changes to output configuration are
permitted to ensure continuous lock.
KVCO
Fine Tuning Sensitivity
JRMSFout
(1)
(2)
(3)
8
Fout RMS Period Jitter
(12 kHz to 20 MHz bandwidth)
°C
(1)
LMK03000C/LMK03000/LMK03000D;
TA = 25 °C
3.3
LMK03001C/LMK03001/LMK03001D;
TA = 25 °C
2.7
LMK03033C/LMK03033;TA = 25 °C
(3)
125
MHz
dBm
-5 to 0
LMK03000C/LMK03000/LMK03000D
7 to 9
LMK03001C/LMK03001/LMK03001D
9 to 11
LMK03033C/LMK03033
14 to
26
LMK03000C/LMK03001C
400
LMK03000/LMK03001
800
LMK03000D/LMK03001D
1200
LMK03033C
500
LMK03033
800
MHz/V
fs
Allowable Temperature Drift for Continuous Lock is how far the temperature can drift in either direction and stay in lock from the ambient
temperature and programmed state at which the device was when register R15 was programmed. The action of programming the R15
register, even to the same value, activates a frequency calibration routine. This implies that the device will work over the entire
frequency range, but if the temperature drifts more than the maximum allowable drift for continuous lock, then it will be necessary to
reprogram the R15 register to ensure that the device stays in lock. Regardless of what temperature the device was initially programmed
at, the ambient temperature can never drift outside the range of -40 °C ≤ TA ≤ 85 °C without violating specifications. For this
specification to be valid, the programmed state of the device must not change after R15 is programmed.
Output power varies as a function of frequency. When a range is shown, the higher output power applies to the lower frequency and the
lower output power applies to the higher frequency.
The lower sensitivity indicates the typical sensitivity at the lower end of the tuning range, the higher sensitivity at the higher end of the
tuning range
Electrical Specifications
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
Electrical Characteristics (1) (continued)
(3.15 V ≤ Vcc ≤ 3.45 V, -40 °C ≤ TA ≤ 85 °C, Differential Inputs/Outputs; Vboost=0; except as specified. Typical values
represent most likely parametric norms at Vcc = 3.3 V, TA = 25 °C, and at the Recommended Operation Conditions at the
time of product characterization and are not ensured).
Symbol
Parameter
Conditions
Min
Typ
Max
Units
VCO (Continued)
LMK03000C
fFout = 1296 MHz
LMK03000C
fFout = 1185 MHz
LMK03001C
fFout = 1570 MHz
L(f)Fout
(1)
(1)
Fout Single Side Band Phase Noise
LMK03001C
fFout = 1470 MHz
LMK03033C
fFout = 2160 MHz
LMK03033C
fFout = 1843 MHz
(1)
(1)
(1)
(1)
(1)
10 kHz Offset
-91.4
100 kHz Offset
-116.8
1 MHz Offset
-137.8
10 MHz Offset
-156.9
10 kHz Offset
-93.5
100 kHz Offset
-118.5
1 MHz Offset
-139.4
10 MHz Offset
-158.4
10 kHz Offset
-89.6
100 kHz Offset
-115.2
1 MHz Offset
-136.5
10 MHz Offset
-156.0
10 kHz Offset
-91.6
100 kHz Offset
-116.0
1 MHz Offset
-137.9
10 MHz Offset
-156.2
10 kHz Offset
-83
100 kHz Offset
-109
1 MHz Offset
-131
10 MHz Offset
-152
10 kHz Offset
-86
100 kHz Offset
-111
1 MHz Offset
-134
10 MHz Offset
-153
dBc/Hz
VCO phase noise is measured assuming the VCO is the dominant noise source due to a 75 Hz loop bandwidth. Over frequency, the
phase noise typically varies by 1 to 2 dB, with the worst case performance typically occurring at the highest frequency. Over
temperature, the phase noise typically varies by 1 to 2 dB, assuming the device is not reprogrammed. Reprogramming R15 will run the
frequency calibration routine for optimum phase noise.
Electrical Specifications
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
9
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
www.ti.com
Electrical Characteristics (1) (continued)
(3.15 V ≤ Vcc ≤ 3.45 V, -40 °C ≤ TA ≤ 85 °C, Differential Inputs/Outputs; Vboost=0; except as specified. Typical values
represent most likely parametric norms at Vcc = 3.3 V, TA = 25 °C, and at the Recommended Operation Conditions at the
time of product characterization and are not ensured).
Symbol
Parameter
Conditions
Clock Distribution Section
JitterADD
Additive RMS Jitter
(1) (2)
RL = 100 Ω
Distribution Path =
765 MHz
Bandwidth =
12 kHz to 20 MHz
(1)
Min
Typ
Max
Units
- LVDS Clock Outputs
CLKoutX_MUX
= Bypass (no
divide or delay)
20
CLKoutX_MUX
= Divided (no
delay)
CLKoutX_DIV
=4
75
fs
Equal loading and identical clock
configuration
RL = 100 Ω
-30
±4
30
ps
Differential Output Voltage
RL = 100 Ω
250
350
450
mV
ΔVOD
Change in magnitude of VOD for
complementary output states
RL = 100 Ω
-50
50
mV
VOS
Output Offset Voltage
RL = 100 Ω
1.070
1.370
V
ΔVOS
Change in magnitude of VOS for
complementary output states
RL = 100 Ω
-35
35
mV
ISA
ISB
Clock Output Short Circuit Current
single-ended
Single-ended outputs shorted to GND
-24
24
mA
ISAB
Clock Output Short Circuit Current
differential
Complementary outputs tied together
-12
12
mA
tSKEW
CLKoutX to CLKoutY
VOD
(3)
Clock Distribution Section
JitterADD
Additive RMS Jitter
(1)
tSKEW
CLKoutX to CLKoutY
VOH
Output High Voltage
(3)
(1) (2)
- LVPECL Clock Outputs
RL = 100 Ω
Distribution Path =
765 MHz
Bandwidth =
12 kHz to 20 MHz
CLKoutX_MUX
= Bypass (no
divide or delay)
20
CLKoutX_MUX
= Divided (no
delay)
CLKoutX_DIV
=4
75
Equal loading and identical clock
configuration
Termination = 50 Ω to Vcc - 2 V
fs
-30
Termination = 50 Ω to Vcc - 2 V
VOL
Output Low Voltage
VOD
Differential Output Voltage
RL = 100 Ω
Digital LVTTL Interfaces
VIH
High-Level Input Voltage
VIL
Low-Level Input Voltage
IIH
High-Level Input Current
VIH = Vcc
IIL
Low-Level Input Current
VOH
VOL
(1)
(2)
(3)
(4)
10
1.25
660
±3
30
ps
Vcc 0.98
V
Vcc 1.8
V
810
965
mV
Vcc
V
(4)
2.0
0.8
V
-5.0
5.0
µA
VIL = 0
-40.0
5.0
µA
High-Level Output Voltage
IOH = +500 µA
Vcc 0.4
Low-Level Output Voltage
IOL = -500 µA
V
0.4
V
The Clock Distribution Section includes all parts of the device except the PLL and VCO sections. Typical Additive Jitter specifications
apply to the clock distribution section only and this adds in an RMS fashion to the shaped jitter of the PLL and the VCO.
For CLKout frequencies above 1 GHz, the delay should be limited to one half of a period. For 1 GHz and below, the maximum delay can
be used.
Specification is ensured by characterization and is not tested in production.
Applies to GOE, LD, and SYNC*.
Electrical Specifications
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
Electrical Characteristics (1) (continued)
(3.15 V ≤ Vcc ≤ 3.45 V, -40 °C ≤ TA ≤ 85 °C, Differential Inputs/Outputs; Vboost=0; except as specified. Typical values
represent most likely parametric norms at Vcc = 3.3 V, TA = 25 °C, and at the Recommended Operation Conditions at the
time of product characterization and are not ensured).
Symbol
Parameter
Conditions
Digital MICROWIRE Interfaces
Min
Typ
Max
Units
Vcc
V
0.4
V
(1)
VIH
High-Level Input Voltage
VIL
Low-Level Input Voltage
1.6
IIH
High-Level Input Current
VIH = Vcc
-5.0
5.0
µA
IIL
Low-Level Input Current
VIL = 0
-5.0
5.0
µA
MICROWIRE Timing
tCS
Data to Clock Set Up Time
See Data Input Timing
25
ns
tCH
Data to Clock Hold Time
See Data Input Timing
8
ns
tCWH
Clock Pulse Width High
See Data Input Timing
25
ns
tCWL
Clock Pulse Width Low
See Data Input Timing
25
ns
tES
Clock to Enable Set Up Time
See Data Input Timing
25
ns
tCES
Enable to Clock Set Up Time
See Data Input Timing
25
ns
tEWH
Enable Pulse Width High
See Data Input Timing
25
ns
(1)
3.5
Applies to CLKuWire, DATAuWire, and LEuWire.
Serial Data Timing Diagram
MSB
DATAuWire
D27
LSB
D26
D25
D24
D23
D0
A3
A2
A1
A0
CLKuWire
tCES
tCS
tCH
tCWH
tCWL
tES
LEuWire
tEWH
Data bits set on the DATAuWire signal are clocked into a shift register, MSB first, on each rising edge of
the CLKuWire signal. On the rising edge of the LEuWire signal, the data is sent from the shift register to
the addressed register determined by the LSB bits. After the programming is complete the CLKuWire,
DATAuWire, and LEuWire signals should be returned to a low state. It is recommended that the slew rate
of CLKuWire, DATAuWire, and LEuWire should be at least 30 V/µs.
Electrical Specifications
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
11
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
www.ti.com
4 Measurement Definitions
4.1
Charge Pump Current Specification Definitions
I1 = Charge Pump Sink Current at VCPout = Vcc - ΔV
I2 = Charge Pump Sink Current at VCPout = Vcc/2
I3 = Charge Pump Sink Current at VCPout = ΔV
I4 = Charge Pump Source Current at VCPout = Vcc - ΔV
I5 = Charge Pump Source Current at VCPout = Vcc/2
I6 = Charge Pump Source Current at VCPout = ΔV
ΔV = Voltage offset from the positive and negative supply rails. Defined to be 0.5 V for this device.
4.1.1
Charge Pump Output Current Magnitude Variation vs. Charge Pump Output Voltage
4.1.2
Charge Pump Sink Current vs. Charge Pump Output Source Current Mismatch
4.1.3
Charge Pump Output Current Magnitude Variation vs. Temperature
12
Measurement Definitions
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
5 Typical Performance Characteristics
NOTE
1000
1000
900
900
800
800
700
700
600
Vboost = 1
500
400
VOD (mV)
VOD (mV)
These plots show performance at frequencies beyond what the part is ensured to operate at to give
the user an idea of the capabilities of the part, but they do not imply any sort of ensured
specification.
300
Vboost = 0
600
500
400
300
Vboost = 0
200
200
100
0
Vboost = 1
100
0
0
200 400 600 800 1000 1200 1400 1600 1800 2000
0
FREQUENCY (MHz)
FREQUENCY (MHz)
Figure 5-2. LVPECL Differential Output Voltage (VOD)
-146
-146
-148
-148
Vboost = 0
-152
-154
-156
Noise Floor (dBc/Hz)
Noise Floor (dBc/Hz)
Figure 5-1. LVDS Differential Output Voltage (VOD)
-150
200 400 600 800 1000 1200 1400 1600 1800 2000
Vboost = 0
-150
-152
-154
-156
Vboost = 1
-158
-160
-158
0
200 400 600 800 1000 1200 1400 1600 1800 2000
FREQUENCY (MHz)
To estimate this noise, only the output frequency is required. Divide
value and input frequency are not integral.
Figure 5-3. LVDS Output Buffer Noise Floor
-160
Vboost = 1
0
200 400 600 800 1000 1200 1400 1600 1800 2000
FREQUENCY (MHz)
To estimate this noise, only the output frequency is required. Divide
value and input frequency are not integral.
Figure 5-4. LVPECL Output Buffer Noise Floor
Typical Performance Characteristics
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
13
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
www.ti.com
-135
-140
Delay = 2250 ps
Delay=1800 ps
NOISE FLOOR (dBc/Hz)
Delay = 900 ps
-145
-150
-155
Delay = 450 ps
-160
Delay = 0 ps
-165
-170
10
100
1000
FREQUENCY (MHz)
To estimate this noise, only the output frequency is required. Divide value and input frequency are not integral.
The noise of the delay block is independent of output type and only applies if the delay is enabled. The noise floor due to the distribution
section accounting for the delay nise can be calculated as: Total Output Noise = 10 × log(10Output Buffer Noise/10 + 10Delay Noise Floor/10).
Figure 5-5. Delay Noise Floor (Adds to Output Noise Floor)
14
Typical Performance Characteristics
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
6 Functional Description
The LMK03000 family of precision clock conditioners combine the functions of jitter
cleaning/reconditioning, multiplication, and distribution of a reference clock. The devices integrate a
Voltage Controlled Oscillator (VCO), a high performance Integer-N Phase Locked Loop (PLL), a partially
integrated loop filter, three LVDS, and five LVPECL clock output distribution blocks.
The devices include internal 3rd and 4th order poles to simplify loop filter design and improve spurious
performance. The 1st and 2nd order poles are off-chip to provide flexibility for the design of various loop
filter bandwidths.
The LMK03000 family has multiple options for VCO frequencies. The VCO output is optionally accessible
on the Fout port. Internally, the VCO output goes through an VCO Divider to feed the various clock
distribution blocks.
Each clock distribution block includes a programmable divider, a phase synchronization circuit, a
programmable delay, a clock output mux, and an LVDS or LVPECL output buffer. This allows multiple
integer-related and phase-adjusted copies of the reference to be distributed to eight system components.
The clock conditioners come in a 48-pin WQFN package and are footprint compatible with other clocking
devices in the same family.
6.1
BIAS PIN
To properly use the device, bypass Bias (pin 36) with a low leakage 1 µF capacitor connected to Vcc. This
is important for low noise performance.
6.2
LDO BYPASS
To properly use the device, bypass LDObyp1 (pin 9) with a 10 µF capacitor and LDObyp2 (pin 10) with a
0.1 µF capacitor.
6.3
OSCILLATOR INPUT PORT (OSCin, OSCin*)
The purpose of OSCin is to provide the PLL with a reference signal. Due to an internal DC bias the OSCin
port should be AC coupled, refer to the Section 8.1 in the Section 8 section. The OSCin port may be
driven single-endedly by AC grounding OSCin* with a 0.1 µF capacitor.
6.4
LOW NOISE, FULLY INTEGRATED VCO
The LMK03000 family of devices contain a fully integrated VCO. In order for proper operation the VCO
uses a frequency calibration algorithm. The frequency calibration algorithm is activated any time that the
R15 register is programmed. Once R15 is programmed the temperature may not drift more than the
maximum allowable drift for continuous lock, ΔTCL, or else the VCO is not ensured to stay in lock.
For the frequency calibration algorithm to work properly OSCin must be driven by a valid signal when R15
is programmed.
6.5
CLKout DELAYS
Each individual clock output includes a delay adjustment. Clock output delay registers (CLKoutX_DLY)
support a 150 ps step size and range from 0 to 2250 ps of total delay.
Functional Description
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
15
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
6.6
www.ti.com
LVDS/LVPECL OUTPUTS
By default all the clock outputs are disabled until programmed.
Each LVDS or LVPECL output may be disabled individually by programming the CLKoutX_EN bits. All the
outputs may be disabled simultaneously by pulling the GOE pin low or programming EN_CLKout_Global
to 0.
The duty cycle of the LVDS and LVPECL clock outputs are shown in the table below.
6.7
VCO_DIV
CLKoutX_MUX
Duty Cycle
Any
Divided, or Divided and Delayed
50%
2, 4, 6, 8
Any
50%
3
Bypassed, or Delayed
33%
5
Bypassed, or Delayed
40%
7
Bypassed, or Delayed
43%
GLOBAL CLOCK OUTPUT SYNCHRONIZATION
The SYNC* pin synchronizes the clock outputs. When the SYNC* pin is held in a logic low state, the
divided outputs are also held in a logic low state. The bypassed outputs will continue to operate normally.
Shortly after the SYNC* pin goes high, the divided clock outputs are activated and will all transition to a
high state simultaneously. All the outputs, divided and bypassed, will now be synchronized. Clocks in the
bypassed state are not affected by SYNC* and are always synchronized with the divided outputs.
The SYNC* pin must be held low for greater than one clock cycle of the output of the VCO Divider, also
known as the distribution path. Once this low event has been registered, the outputs will not reflect the low
state for four more cycles. This means that the outputs will be low on the fifth rising edge of the
distribution path. Similarly once the SYNC* pin becomes high, the outputs will not simultaneously
transition high until four more distribution path clock cycles have passed, which is the fifth rising edge of
the distribution path. See the timing diagram in Figure 6-1 for further detail. The clocks are programmed
as CLKout0_MUX = Bypassed, CLKout1_MUX = Divided, CLKout1_DIV = 2, CLKout2_MUX = Divided,
and CLKout2_DIV = 4. To synchronize the outputs, after the low SYNC* event has been registered, it is
not required to wait for the outputs to go low before SYNC* is set high.
Distribution
Path
SYNC*
CLKout0
CLKout1
CLKout2
Figure 6-1. SYNC* Timing Diagram
The SYNC* pin provides an internal pull-up resistor as shown on the functional block diagram. If the
SYNC* pin is not terminated externally the clock outputs will operate normally. If the SYNC* function is not
used, clock output synchronization is not ensured.
16
Functional Description
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
6.8
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
CLKout OUTPUT STATES
Each clock output may be individually enabled with the CLKoutX_EN bits. Each individual output enable
control bit is gated with the Global Output Enable input pin (GOE) and the Global Output Enable bit
(EN_CLKout_Global).
All clock outputs can be disabled simultaneously if the GOE pin is pulled low by an external signal or
EN_CLKout_Global is set to 0.
CLKoutX_EN bit
EN_CLKout_Global bit
GOE pin
CLKoutX Output State
1
1
Low
Low
Don't care
0
Don't care
Off
0
Don't care
Don't care
Off
1
1
High / No Connect
Enabled
When an LVDS output is in the Off state, the outputs are at a voltage of approximately 1.5 volts. When an
LVPECL output is in the Off state, the outputs are at a voltage of approximately 1 volt.
6.9
GLOBAL OUTPUT ENABLE AND LOCK DETECT
The GOE pin provides an internal pull-up resistor as shown on the functional block diagram. If it is not
terminated externally, the clock output states are determined by the Clock Output Enable bits
(CLKoutX_EN) and the EN_CLKout_Global bit.
By programming the PLL_MUX register to Digital Lock Detect Active High, the Lock Detect (LD) pin can
be connected to the GOE pin in which case all outputs are set low automatically if the synthesizer is not
locked.
6.10 POWER ON RESET
When supply voltage to the device increases monotonically from ground to Vcc, the power on reset circuit
sets all registers to their default values, see the Section 7 section for more information on default register
values. Voltage should be applied to all Vcc pins simultaneously.
Functional Description
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
17
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
www.ti.com
6.11 DIGITAL LOCK DETECT
The PLL digital lock detect circuitry compares the difference between the phase of the inputs of the phase
detector to a RC generated delay of ε. To indicate a locked state the phase error must be less than the ε
RC delay for 5 consecutive reference cycles. Once in lock, the RC delay is changed to approximately δ.
To indicate an out of lock state, the phase error must become greater δ. The values of ε and δ are shown
in the table below:
ε
δ
10 ns
20 ns
To utilize the digital lock detect feature, PLL_MUX must be programmed for "Digital Lock Detect (Active
High)" or "Digital Lock Detect (Active Low)." When one of these modes is programmed the state of the LD
pin will be set high or low as determined by the description above as shown in Figure 6-2.
When the device is in power down mode and the LD pin is programmed for a digital lock detect function,
LD will show a "no lock detected" condition which is low or high given active high or active low circuitry
respectively.
The accuracy of this circuit degrades at higher comparison frequencies. To compensate for this, the DIV4
word should be set to one if the comparison frequency exceeds 20 MHz. The function of this word is to
divide the comparison frequency presented to the lock detect circuit by 4.
NO
START
YES
Lock Detected =
False
Phase Error < g
NO
YES
Phase Error < g
NO
YES
Phase Error < g
NO
YES
Phase Error < g
YES
NO
YES
Phase Error < g
Lock Detected =
True
Phase Error > *
NO
Figure 6-2. Digital Lock Detect Flowchart
18
Functional Description
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
7 General Programming Information
The LMK03000 family of devices are programmed using several 32-bit registers which control the device's
operation. The registers consist of a data field and an address field. The last 4 register bits, ADDR[3:0]
form the address field. The remaining 28 bits form the data field DATA[27:0].
During programming, LEuWire is low and serial data is clocked in on the rising edge of CLKuWire (MSB
first). When LE goes high, data is transferred to the register bank selected by the address field. Only
registers R0 to R7, R11, and R13 to R15 need to be programmed for proper device operation.
For the frequency calibration algorithm to work properly OSCin must be driven by a valid signal when R15
is programmed. Any changes to the PLL R divider or OSCin require R15 to be programmed again to
activate the frequency calibration routine.
7.1
RECOMMENDED PROGRAMMING SEQUENCE
The recommended programming sequence involves programming R0 with the reset bit set (RESET = 1) to
ensure the device is in a default state. It is not necessary to program R0 again, but if R0 is programmed
again, the reset bit is programmed clear (RESET = 0). Registers are programmed in order with R15 being
the last register programmed. An example programming sequence is shown below.
• Program R0 with the reset bit set (RESET = 1). This ensures the device is in a default state. When the
reset bit is set in R0, the other R0 bits are ignored.
– If R0 is programmed again, the reset bit is programmed clear (RESET = 0).
• Program R0 to R7 as necessary with desired clocks with appropriate enable, mux, divider, and delay
settings.
• Program R8 for optimum phase noise performance.
• Program R9 with Vboost setting if necessary. Optional, only needed to set Vboost = 1.
• Program R11 with DIV4 setting if necessary.
• Program R13 with oscillator input frequency and internal loop filter values
• Program R14 with Fout enable bit, global clock output bit, power down setting, PLL mux setting, and
PLL R divider.
• Program R15 with PLL charge pump gain, VCO divider, and PLL N divider. Also starts frequency
calibration routine.
General Programming Information
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
19
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
www.ti.com
Register
Table 7-1. REGISTER MAP
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
R0
RESET
0
0
0
0
0
0
0
0
0
0
0
0
CLKout0
_MUX
[1:0]
R1
0
0
0
0
0
0
0
0
0
0
0
0
0
CLKout1
_MUX
[1:0]
R2
0
0
0
0
0
0
0
0
0
0
0
0
0
CLKout2
_MUX
[1:0]
R3
0
0
0
0
0
0
0
0
0
0
0
0
0
CLKout3
_MUX
[1:0]
R4
0
0
0
0
0
0
0
0
0
0
0
0
0
CLKout4
_MUX
[1:0]
R5
0
0
0
0
0
0
0
0
0
0
0
0
0
CLKout5
_MUX
[1:0]
R6
0
0
0
0
0
0
0
0
0
0
0
0
0
CLKout6
_MUX
[1:0]
R7
0
0
0
0
0
0
0
0
0
0
0
0
0
CLKout7
_MUX
[1:0]
R8
0
0
0
1
0
0
0
0
0
0
0
0
0
0
20
General Programming Information
2
1
0
A3 A2 A1 A0
0
CLKout7_EN CLKout6_EN CLKout5_EN CLKout4_EN CLKout3_EN CLKout2_EN CLKout1_EN CLKout0_EN
Data [27:0]
3
0
0
0
0
CLKout0_DIV
[7:0]
CLKout0_DLY
[3:0]
0
0
0
0
CLKout1_DIV
[7:0]
CLKout1_DLY
[3:0]
0
0
0
1
CLKout2_DIV
[7:0]
CLKout2_DLY
[3:0]
0
0
1
0
CLKout3_DIV
[7:0]
CLKout3_DLY
[3:0]
0
0
1
1
CLKout4_DIV
[7:0]
CLKout4_DLY
[3:0]
0
1
0
0
CLKout5_DIV
[7:0]
CLKout5_DLY
[3:0]
0
1
0
1
CLKout6_DIV
[7:0]
CLKout6_DLY
[3:0]
0
1
1
0
CLKout7_DIV
[7:0]
CLKout7_DLY
[3:0]
0
1
1
1
0
1
0
0
0
0
1
0
0
1
0
0
0
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R9
1
0
1
0
0
0
0
0
0
0
0
0
0
0
1
Vboost
0
0
1
0
1
0
1
0
0
0
0
0
1
0
0
1
R11
0
0
0
0
0
0
0
0
1
0
0
0
0
0
1
0
DIV4
0
0
0
0
0
0
0
0
0
0
0
1
0
1
1
1
1
0
1
R13
0
0
0
0
0
0
1
0
R14
0
0
0
POWERDOWN
30
EN_CLKout_Global
31
EN_Fout
Register
Table 7-1. REGISTER MAP (continued)
0
0
R15
PLL_
CP_
GAIN
[1:0]
VCO_DIV
[3:0]
1
0
VCO_
R4_LF
[2:0]
OSCin_FREQ
[7:0]
PLL_MUX
[3:0]
PLL_R
[11:0]
PLL_N
[17:0]
VCO_
R3_LF
[2:0]
VCO_
C3_C4_LF
[3:0]
0
0
0
0
1
1
1
0
0
0
0
0
1
1
1
1
General Programming Information
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
21
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
7.2
www.ti.com
REGISTER R0 to R7
Registers R0 through R7 control the eight clock outputs. Register R0 controls CLKout0, Register R1
controls CLKout1, and so on. There is one additional bit in register R0 called RESET. Aside from this, the
functions of these bits are identical. The X in CLKoutX_MUX, CLKoutX_DIV, CLKoutX_DLY, and
CLKoutX_EN denote the actual clock output which may be from 0 to 7.
Table 7-2. Default Register Settings after Power on Reset
Default
Bit Value
Bit Name
Bit State
Bit Description
Register
Bit
Location
R0
31
RESET
0
No reset, normal operation
Reset to power on defaults
CLKoutX_MUX
0
Bypassed
CLKoutX mux mode
CLKoutX_EN
0
Disabled
CLKoutX enable
CLKoutX_DIV
1
Divide by 2
CLKoutX clock divide
CLKoutX_DLY
0
0 ps
CLKoutX clock delay
Vboost
0
Normal Mode
Output Power Control
R9
DIV4
0
PDF ≤ 20 MHz
Phase Detector Frequency
R11
OSCin_FREQ
10
10 MHz OSCin
OSCin Frequency in MHz
VCO_R4_LF
0
Low (~200 Ω)
R4 internal loop filter values
VCO_R3_LF
0
Low (~600 Ω)
R3 internal loop filter values
VCO_C3_C4_LF
0
C3 = 0 pF, C4 = 10 pF
C3 and C4 internal loop filter values
7:4
EN_Fout
0
Fout disabled
Fout enable
28
EN_CLKout_Global
1
Normal - CLKouts normal
Global clock output enable
POWERDOWN
0
Normal - Device active
Device power down
PLL_MUX
0
Disabled
Multiplexer control for LD pin
PLL_R
10
R divider = 10
PLL R divide value
19:8
PLL_CP_GAIN
0
100 µA
Charge pump current
31:30
VCO_DIV
2
Divide by 2
VCO divide value
N divider = 760
PLL N divide value
PLL_N
7.2.1
760
18:17
R0 to R7
16
15:8
7:4
16
15
21:14
R13
13:11
10:8
27
R14
26
23:20
R15
29:26
25:8
RESET bit -- R0 only
This bit is only in register R0. The use of this bit is optional and it should be set to '0' if not used. Setting
this bit to a '1' forces all registers to their power on reset condition and therefore automatically clears this
bit. If this bit is set, all other R0 bits are ignored and R0 needs to be programmed again if used with its
proper values and RESET = 0.
7.2.2
CLKoutX_MUX[1:0] -- Clock Output Multiplexers
These bits control the Clock Output Multiplexer for each clock output. Changing between the different
modes changes the blocks in the signal path and therefore incurs a delay relative to the bypass mode.
The different MUX modes and associated delays are listed below.
22
CLKoutX_MUX[1:0]
Mode
Added Delay Relative to Bypass Mode
0
Bypassed (default)
0 ps
1
Divided
100 ps
2
Delayed
400 ps
(In addition to the programmed delay)
3
Divided and Delayed
500 ps
(In addition to the programmed delay)
General Programming Information
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
7.2.3
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
CLKoutX_DIV[7:0] -- Clock Output Dividers
These bits control the clock output divider value. In order for these dividers to be active, the respective
CLKoutX_MUX bit must be set to either "Divided" or "Divided and Delayed" mode. After all the dividers are
programed, the SYNC* pin must be used to ensure that all edges of the clock outputs are aligned. The
Clock Output Dividers follow the VCO Divider so the final clock divide for an output is VCO Divider × Clock
Output Divider. By adding the divider block to the output path a fixed delay of approximately 100 ps is
incurred.
The actual Clock Output Divide value is twice the binary value programmed as listed in the table below.
CLKoutX_DIV[7:0]
Clock Output Divider value
0
0
0
0
0
0
0
0
Invalid
0
0
0
0
0
0
0
1
2 (default)
0
0
0
0
0
0
1
0
4
0
0
0
0
0
0
1
1
6
0
0
0
0
0
1
0
0
8
0
0
0
0
0
1
0
1
10
.
.
.
.
.
.
.
.
...
1
1
1
1
1
1
1
1
510
7.2.4
CLKoutX_DLY[3:0] -- Clock Output Delays
These bits control the delay stages for each clock output. In order for these delays to be active, the
respective CLKoutX_MUX (See Section 7.2.2) bit must be set to either "Delayed" or "Divided and
Delayed" mode. By adding the delay block to the output path a fixed delay of approximately 400 ps is
incurred in addition to the delay shown in the table below.
7.2.5
CLKoutX_DLY[3:0]
Delay (ps)
0
0 (default)
1
150
2
300
3
450
4
600
5
750
6
900
7
1050
8
1200
9
1350
10
1500
11
1650
12
1800
13
1950
14
2100
15
2250
CLKoutX_EN bit -- Clock Output Enables
These bits control whether an individual clock output is enabled or not. If the EN_CLKout_Global bit (See
Section 7.7.4) is set to zero or if GOE pin is held low, all CLKoutX_EN bit states will be ignored and all
clock outputs will be disabled.
CLKoutX_EN bit
Conditions
CLKoutX State
0
EN_CLKout_Global bit = 1
GOE pin = High / No Connect
Disabled (default)
1
Enabled
General Programming Information
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
23
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
7.3
www.ti.com
REGISTER R8
The programming of register R8 provides optimum phase noise performance.
7.4
REGISTER R9
The programming of register R9 is optional. If it is not programmed the bit Vboost will be defaulted to 0,
which is the test condition for all electrical characteristics.
7.4.1
Vboost -- Voltage Boost
By enabling this bit, the voltage output levels for all clock outputs is increased. Also, the noise floor is
improved
7.5
Vboost
Typical LVDS Voltage Output (mV)
Typical LVPECL Voltage Output (mV)
0
350
810
1
390
865
REGISTER R11
This register only has one bit and only needs to be programmed in the case that the phase detector
frequency is greater than 20 MHz and digital lock detect is used. Otherwise, it is automatically defaulted to
the correct values.
7.5.1
DIV4 -- High Phase Detector Frequencies and Lock Detect
This bit divides the frequency presented to the digital lock detect circuitry by 4. It is necessary to get a
reliable output from the digital lock detect output in the case of a phase detector frequency frequency
greater than 20 MHz.
7.6
7.6.1
DIV4
Digital Lock Detect Circuitry Mode
0
Not divided
Phase Detector Frequency ≤ 20 MHz (default)
1
Divided by 4
Phase Detector Frequency > 20 MHz
REGISTER R13
VCO_C3_C4_LF[3:0] -- Value for Internal Loop Filter Capacitors C3 and C4
These bits control the capacitor values for C3 and C4 in the internal loop filter.
Loop Filter Capacitors
VCO_C3_C4_LF[3:0]
C3 (pF)
C4 (pF)
0
0 (default)
10 (default)
1
0
60
2
50
10
3
0
110
4
50
110
5
100
110
6
0
160
7
50
160
8
100
10
9
100
60
10
150
110
11
150
12 to 15
24
General Programming Information
60
Invalid
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
7.6.2
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
VCO_R3_LF[2:0] -- Value for Internal Loop Filter Resistor R3
These bits control the R3 resistor value in the internal loop filter. The recommended setting for
VCO_R3_LF[2:0] = 0 for optimum phase noise and jitter.
7.6.3
VCO_R3_LF[2:0]
R3 Value (kΩ)
0
Low (~600 Ω) (default)
1
10
2
20
3
30
4
40
5 to 7
Invalid
VCO_R4_LF[2:0] -- Value for Internal Loop Filter Resistor R4
These bits control the R4 resistor value in the internal loop filter. The recommended setting for
VCO_R4_LF[2:0] = 0 for optimum phase noise and jitter.
7.6.4
VCO_R4_LF[2:0]
R4 Value (kΩ)
0
Low (~200 Ω) (default)
1
10
2
20
3
30
4
40
5 to 7
Invalid
OSCin_FREQ[7:0] -- Oscillator Input Calibration Adjustment
These bits are to be programmed to the OSCin frequency. If the OSCin frequency is not an integral
multiple of 1 MHz, then round to the closest value.
7.7
7.7.1
OSCin_FREQ[7:0]
OSCin Frequency
1
1 MHz
2
2 MHz
...
...
10
10 MHz (default)
...
...
200
200 MHz
201 to 255
Invalid
REGISTER R14
PLL_R[11:0] -- R Divider Value
These bits program the PLL R Divider and are programmed in binary fashion. Any changes to PLL_R
require R15 to be programmed again to active the frequency calibration routine.
PLL_R[11:0]
PLL R Divide Value
0
0
0
0
0
0
0
0
0
0
0
0
Invalid
0
0
0
0
0
0
0
0
0
0
0
1
1
0
0
0
0
0
0
0
0
0
0
1
0
2
.
.
.
.
.
.
.
.
.
.
.
.
...
0
0
0
0
0
0
0
0
1
0
1
0
10 (default)
.
.
.
.
.
.
.
.
.
.
.
.
...
1
1
1
1
1
1
1
1
1
1
1
1
4095
General Programming Information
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
25
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
7.7.2
www.ti.com
PLL_MUX[3:0] -- Multiplexer Control for LD Pin
These bits set the output mode of the LD pin. The table below lists several different modes.
PLL_MUX[3:0]
Output Type
LD Pin Function
0
Hi-Z
Disabled (default)
1
Push-Pull
Logic High
2
Push-Pull
Logic Low
3
Push-Pull
Digital Lock Detect (Active High)
4
Push-Pull
Digital Lock Detect (Active Low)
5
Push-Pull
Analog Lock Detect
6
Open Drain
NMOS
Analog Lock Detect
7
Open Drain
PMOS
Analog Lock Detect
8
Invalid
9
Push-Pull
N Divider Output/2 (50% Duty Cycle)
10
Invalid
11
Push-Pull
R Divider Output/2 (50% Duty Cycle)
12 to 15
7.7.3
Invalid
POWERDOWN bit -- Device Power Down
This bit can power down the device. Enabling this bit powers down the entire device and all blocks,
regardless of the state of any of the other bits or pins.
POWERDOWN bit
7.7.4
Mode
0
Normal Operation (default)
1
Entire Device Powered Down
EN_CLKout_Global bit -- Global Clock Output Enable
This bit overrides the individual CLKoutX_EN bits. When this bit is set to 0, all clock outputs are disabled,
regardless of the state of any of the other bits or pins.
7.7.5
EN_CLKout_Global bit
Clock Outputs
0
All Off
1
Normal Operation (default)
EN_Fout bit -- Fout port enable
This bit enables the Fout pin.
26
EN_Fout bit
Fout Pin Status
0
Disabled (default)
1
Enabled
General Programming Information
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
7.8
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
REGISTER R15
Programming R15 also activates the frequency calibration routine.
7.8.1
PLL_N[17:0] -- PLL N Divider
These bits program the divide value for the PLL N Divider. The PLL N Divider follows the VCO Divider and
precedes the PLL phase detector. Since the VCO Divider is also in the feedback path from the VCO to the
PLL Phase Detector, the total N divide value, NTotal, is also influenced by the VCO Divider value. NTotal =
PLL N Divider × VCO Divider. The VCO frequency is calculated as, fVCO = fOSCin × PLL N Divider × VCO
Divider / PLL R Divider. Since the PLL N divider is a pure binary counter there are no illegal divide values
for PLL_N[17:0] except for 0.
PLL_N[17:0]
PLL N Divider Value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Invalid
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
.
.
.
.
.
.
.
.
.
.
.
.
.
.
.
.
.
.
...
0
0
0
0
0
0
0
0
1
0
1
1
1
1
1
0
0
0
760 (default)
.
.
.
.
.
.
.
.
.
.
.
.
.
.
.
.
.
.
...
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
262143
7.8.2
VCO_DIV[3:0] -- VCO Divider
These bits program the divide value for the VCO Divider. The VCO Divider follows the VCO output and
precedes the clock distribution blocks. Since the VCO Divider is in the feedback path from the VCO to the
PLL phase detector the VCO Divider contributes to the total N divide value, NTotal. NTotal = PLL N Divider ×
VCO Divider. The VCO Divider can not be bypassed. See Section 7.8.1 for more information on setting
the VCO frequency.
VCO_DIV[3:0]
7.8.3
VCO Divider Value
0
0
0
0
Invalid
0
0
0
1
Invalid
0
0
1
0
2 (default)
0
0
1
1
3
0
1
0
0
4
0
1
0
1
5
0
1
1
0
6
0
1
1
1
7
1
0
0
0
8
1
0
0
1
Invalid
.
.
.
.
...
1
1
1
1
Invalid
PLL_CP_GAIN[1:0] -- PLL Charge Pump Gain
These bits set the charge pump gain of the PLL.
PLL_CP_GAIN[1:0]
Charge Pump Gain
0
1x (default)
1
4x
2
16x
3
32x
General Programming Information
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
27
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
www.ti.com
8 Application Information
8.1
SYSTEM LEVEL DIAGRAM
Vcc
Bias
CPout
1 PF
0.1 PF
OSCin
CLKout0
CLKout0*
100Ö
CLKout1
CLKout1*
OSCin*
0.1 PF
CLKout2
CLKout2*
LEuWire
CLKuWire
CLKout3
CLKout3*
DATAuWire
CLKout4
To Host
SYNC*
CLKout4*
LMK0300xx
LD
(optional)
GOE
To System
CLKout5
CLKout5*
CLKout6
CLKout6*
LDObyp1
LDObyp2
10 PF
CLKout7
CLKout7*
0.1 PF
Figure 8-1. Typical Application
Figure 8-1 shows an LMK03000 family device used in a typical application. In this setup the clock may be
multiplied, reconditioned, and redistributed. Both the OSCin/OSCin* and CLKoutX/CLKoutX* pins can be
used in a single-ended or a differential fashion, which is discussed later in this datasheet. The GOE pin
needs to be high for the outputs to operate. One technique sometimes used is to take the output of the LD
(Lock Detect) pin and use this as an input to the GOE pin. If this is done, then the outputs will turn off if
lock detect circuit detects that the PLL is out of lock. The loop filter actually consists of seven components,
but four of these components that for the third and fourth poles of the loop filter are integrated in the chip.
The first and second pole of the loop filter are external.
8.2
BIAS PIN
See Section 6.1 for bias pin information.
8.3
LDO BYPASS
See Section 6.2 for LDO bypass information.
28
Application Information
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
8.4
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
LOOP FILTER
LMK0300xx
R3
Phase
Detector
R4
C3
C4
Internal Loop Filter
C2
C1
External Loop Filter
R2
Figure 8-2. Loop Filter
The internal charge pump is directly connected to the integrated loop filter components. The first and
second pole of the loop filter are externally attached as shown in Figure 8-2. When the loop filter is
designed, it must be stable over the entire frequency band, meaning that the changes in KVtune from the
low to high band specification will not make the loop filter unstable. The design of the loop filter is
application specific and can be rather involved, but is discussed in depth in the Clock Conditioner Owner's
Manual provided by Texas Instruments. When designing with the integrated loop filter of the LMK03000
family, considerations for minimum resistor thermal noise often lead one to the decision to design for the
minimum value for integrated resistors, R3 and R4. Both the integrated loop filter resistors and capacitors
(C3 and C4) also restrict how wide the loop bandwidth the PLL can have. However, these integrated
components do have the advantage that they are closer to the VCO and can therefore filter out some
noise and spurs better than external components. For this reason, a common strategy is to minimize the
internal loop filter resistors and then design for the largest internal capacitor values that permit a wide
enough loop bandwidth. In some situations where spurs requirements are very stringent and there is
margin on phase noise, it might make sense to design for a loop filter with integrated resistor values that
are larger than their minimum value.
Application Information
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
29
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
8.5
www.ti.com
CURRENT CONSUMPTION / POWER DISSIPATION CALCULATIONS
Due to the myriad of possible configurations the following table serves to provide enough information to
allow the user to calculate estimated current consumption of the device. Unless otherwise noted Vcc = 3.3
V, TA = 25 °C.
Table 8-1. Block Current Consumption
Current
Consumption at
3.3 V (mA)
Power
Dissipated in
device (mW)
Power
Dissipated in
LVPECL emitter
resistors (mW)
86.0
283.8
-
The low clock buffer is enabled anytime one of CLKout0
through CLKout3 are enabled
9
29.7
-
The high clock buffer is enabled anytime one of the
CLKout4 through CLKout7 are enabled
9
29.7
-
Fout buffer, EN_Fout = 1
14.5
47.8
-
LVDS output, Bypassed mode
17.8
58.7
-
40
72
60
17.4
38.3
19.1
0
0
-
Divide enabled, divide = 2
5.3
17.5
-
Divide enabled, divide > 2
8.5
28.0
-
5.8
19.1
-
9.9
32.7
-
161.8
474
60
Block
Condition
Entire device,
core current
All outputs off; No LVPECL emitter resistors connected
Low clock buffer
(internal)
High clock buffer
(internal)
Output buffers
LVPECL output, Bypassed mode (includes 120 Ω emitter
resistors)
LVPECL output, disabled mode (includes 120 Ω emitter
resistors)
LVPECL output, disabled mode. No emitter resistors
placed; open outputs
Divide circuitry
per output
Delay circuitry per Delay enabled, delay < 8
output
Delay enabled, delay > 7
Entire device
CLKout0 & CLKout4 enabled in Bypassed mode
From Table 8-1 the current consumption can be calculated in any configuration. For example, the current
for the entire device with 1 LVDS (CLKout0) & 1 LVPECL (CLKout4) output in Bypassed mode can be
calculated by adding up the following blocks: core current, low clock buffer, high clock buffer, one LVDS
output buffer current, and one LVPECL output buffer current. There will also be one LVPECL output
drawing emitter current, but some of the power from the current draw is dissipated in the external 120 Ω
resistors which doesn't add to the power dissipation budget for the device. If delays or divides are
switched in, then the additional current for these stages needs to be added as well.
For power dissipated by the device, the total current entering the device is multiplied by the voltage at the
device minus the power dissipated in any emitter resistors connected to any of the LVPECL outputs. If no
emitter resistors are connected to the LVPECL outputs, this power will be 0 watts. For example, in the
case of 1 LVDS (CLKout0) & 1 LVPECL (CLKout4) operating at 3.3 volts, we calculate 3.3 V × (86 + 9 + 9
+ 17.8 + 40) mA = 3.3 V × 161.8 mA = 533.9 mW. Because the LVPECL output (CLKout4) has the emitter
resistors hooked up and the power dissipated by these resistors is 60 mW, the total device power
dissipation is 533.9 mW - 60 mW = 473.9 mW.
When the LVPECL output is active, ~1.9 V is the average voltage on each output as calculated from the
LVPECL Voh & Vol typical specification. Therefore the power dissipated in each emitter resistor is
approximately (1.9 V)2 / 120 Ω = 30 mW. When the LVPECL output is disabled, the emitter resistor
voltage is ~1.07 V. Therefore the power dissipated in each emitter resistor is approximately (1.07 V)2 / 120
Ω = 9.5 mW.
30
Application Information
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
8.6
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
THERMAL MANAGEMENT
Power consumption of the LMK03000 family of devices can be high enough to require attention to thermal
management. For reliability and performance reasons the die temperature should be limited to a maximum
of 125 °C. That is, as an estimate, TA (ambient temperature) plus device power consumption times θJA
should not exceed 125 °C.
The package of the device has an exposed pad that provides the primary heat removal path as well as
excellent electrical grounding to the printed circuit board. To maximize the removal of heat from the
package a thermal land pattern including multiple vias to a ground plane must be incorporated on the PCB
within the footprint of the package. The exposed pad must be soldered down to ensure adequate heat
conduction out of the package. A recommended land and via pattern is shown in Figure 8-3. More
information on soldering WQFN packages can be obtained at www.ti.com.
5.0 mm, min
0.33 mm, typ
1.2 mm, typ
Figure 8-3. Recommended Land and Via Pattern
To minimize junction temperature it is recommended that a simple heat sink be built into the PCB (if the
ground plane layer is not exposed). This is done by including a copper area of about 2 square inches on
the opposite side of the PCB from the device. This copper area may be plated or solder coated to prevent
corrosion but should not have conformal coating (if possible), which could provide thermal insulation. The
vias shown in Figure 8-3 should connect these top and bottom copper layers and to the ground layer.
These vias act as “heat pipes” to carry the thermal energy away from the device side of the board to
where it can be more effectively dissipated.
Application Information
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
31
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
8.7
www.ti.com
TERMINATION AND USE OF CLOCK OUTPUTS (DRIVERS)
When terminating clock drivers keep in mind these guidelines for optimum phase noise and jitter
performance:
• Transmission line theory should be followed for good impedance matching to prevent reflections.
• Clock drivers should be presented with the proper loads. For example:
– LVDS drivers are current drivers and require a closed current loop.
– LVPECL drivers are open emitter and require a DC path to ground.
• Receivers should be presented with a signal biased to their specified DC bias level (common mode
voltage) for proper operation. Some receivers have self-biasing inputs that automatically bias to the
proper voltage level. In this case, the signal should normally be AC coupled.
It is possible to drive a non-LVPECL or non-LVDS receiver with a LVDS or LVPECL driver as long as the
above guidelines are followed. Check the datasheet of the receiver or input being driven to determine the
best termination and coupling method to be sure that the receiver is biased at its optimum DC voltage
(common mode voltage). For example, when driving the OSCin/OSCin* input of the LMK03000 family,
OSCin/OSCin* should be AC coupled because OSCin/OSCin* biases the signal to the proper DC level,
see Figure 8-1. This is only slightly different from the AC coupled cases described in 3.7.2 because the
DC blocking capacitors are placed between the termination and the OSCin/OSCin* pins, but the concept
remains the same, which is the receiver (OSCin/OSCin*) set the input to the optimum DC bias voltage
(common mode voltage), not the driver.
8.7.1
Termination for DC Coupled Differential Operation
For DC coupled operation of an LVDS driver, terminate with 100 Ω as close as possible to the LVDS
receiver as shown in Figure 8-4. To ensure proper LVDS operation when DC coupling it is recommend to
use LVDS receivers without fail-safe or internal input bias such as DS90LV110T. The LVDS driver will
provide the DC bias level for the LVDS receiver. For operation with LMK03000 family LVDS drivers it is
recommend to use AC coupling with LVDS receivers that have an internal DC bias voltage. Some fail-safe
circuitry will present a DC bias (common mode voltage) which will prevent the LVDS driver from working
correctly. This precaution does not apply to the LVPECL drivers.
100: Trace
(Differential)
LVDS
Driver
100:
CLKoutX
LVDS
Receiver
CLKoutX*
Figure 8-4. Differential LVDS Operation, DC Coupling
32
Application Information
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
For DC coupled operation of an LVPECL driver, terminate with 50 Ω to Vcc - 2 V as shown in Figure 8-5.
Alternatively terminate with a Thevenin equivalent circuit (120 Ω resistor connected to Vcc and an 82 Ω
resistor connected to ground with the driver connected to the junction of the 120 Ω and 82 Ω resistors) as
shown in Figure 8-6 for Vcc = 3.3 V.
50:
Vcc - 2 V
CLKoutX
100: Trace
(Differential)
LVPECL
Driver
LVPECL
Receiver
50:
CLKoutX*
Vcc - 2 V
Figure 8-5. Differential LVPECL Operation, DC Coupling
82:
120:
Vcc
CLKoutX
100: Trace
(Differential)
LVPECL
Driver
LVPECL
Receiver
82:
120:
CLKoutX*
Vcc
Figure 8-6. Differential LVPECL Operation, DC Coupling, Thevenin Equivalent
Application Information
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
33
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
8.7.2
www.ti.com
Termination for AC Coupled Differential Operation
AC coupling allows for shifting the DC bias level (common mode voltage) when driving different receiver
standards. Since AC coupling prevents the driver from providing a DC bias voltage at the receiver it is
important to ensure the receiver is biased to its ideal DC level.
When driving LVDS receivers with an LVDS driver, the signal may be AC coupled by adding DC blocking
capacitors, however the proper DC bias point needs to be established at the receiver. If the receiver does
not automatically bias its input, one way to do this is with the termination circuitry in Figure 8-7.
0.1 PF
CLKoutX
LVDS
Driver
100: Trace
(Differential)
50:
When using AC coupling with LVDS outputs, there may be a startup delay observed in the clock output
due to capacitor charging. Figure 8-7 employs 0.1 µF capacitors. This value may need to be adjusted to
meet the startup requirements for a particular application.
LVDS
Receiver
50:
Vbias
CLKoutX*
0.1 PF
Figure 8-7. Differential LVDS Operation, AC Coupling
LVPECL drivers require a DC path to ground. When AC coupling an LVPECL signal use 120 Ω emitter
resistors close to the LVPECL driver to provide a DC path to ground as shown in Figure 8-8. For proper
receiver operation, the signal should be biased to the DC bias level (common mode voltage) specified by
the receiver. The typical DC bias voltage (common mode voltage) for LVPECL receivers is 2 V. A
Thevenin equivalent circuit (82 Ω resistor connected to Vcc and a 120 Ω resistor connected to ground with
the driver connected to the junction of the 82 Ω and 120 Ω resistors) is a valid termination as shown in
Figure 8-8 for Vcc = 3.3 V. Note this Thevenin circuit is different from the DC coupled example in Figure 86.
82:
120:
CLKoutX*
120:
0.1 PF
100: Trace
(Differential)
LVPECL
Reciever
120:
0.1 PF
LVPECL
Driver
82:
CLKoutX
120:
Vcc
Vcc
Figure 8-8. Differential LVPECL Operation, AC Coupling, Thevenin Equivalent
34
Application Information
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
8.7.3
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
Termination for Single-Ended Operation
A balun can be used with either LVDS or LVPECL drivers to convert the balanced, differential signal into
an unbalanced, single-ended signal.
It is possible to use an LVPECL driver as one or two separate 800 mV p-p signals. When DC coupling one
of the LMK03000 family clock LVPECL drivers, the termination should still be 50 ohms to Vcc - 2 V as
shown in Figure 8-9. Again the Thevenin equivalent circuit (120 Ω resistor connected to Vcc and an 82 Ω
resistor connected to ground with the driver connected to the junction of the 120 Ω and 82 Ω resistors) is a
valid termination as shown in Figure 8-10 for Vcc = 3.3 V.
50:
Vcc - 2V
CLKoutX
50: Trace
LVPECL
Driver
Vcc - 2V
CLKoutX*
Load
50:
Figure 8-9. Single-Ended LVPECL Operation, DC Coupling
CLKoutX
Vcc
50: Trace
120:
LVPECL
Driver
Load
82:
CLKoutX*
82:
120:
Vcc
Figure 8-10. Single-Ended LVPECL Operation, DC Coupling, Thevenin Equivalent
120:
CLKoutX*
50: Trace
0.1 PF
50:
0.1 PF
LVPECL
Driver
50:
CLKoutX
120:
When AC coupling an LVPECL driver use a 120 Ω emitter resistor to provide a DC path to ground and
ensure a 50 ohm termination with the proper DC bias level for the receiver. The typical DC bias voltage for
LVPECL receivers is 2 V (See Section 8.7.2). If the other driver is not used it should be terminated with
either a proper AC or DC termination. This latter example of AC coupling a single-ended LVPECL signal
can be used to measure single-ended LVPECL performance using a spectrum analyzer or phase noise
analyzer. When using most RF test equipment no DC bias (0 V DC) is expected for safe and proper
operation. The internal 50 ohm termination the test equipment provides correctly terminates the LVPECL
driver being measured as shown Figure 8-11. When using only one LVPECL driver of a
CLKoutX/CLKoutX* pair, be sure to properly terminate the unused driver.
Load
Figure 8-11. Single-Ended LVPECL Operation, AC Coupling
Application Information
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
35
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
8.7.4
www.ti.com
Conversion to LVCMOS Outputs
To drive an LVCMOS input with an LMK03000 family LVDS or LVPECL output, an LVPECL/LVDS to
LVCMOS converter such as TI's DS90LV018A, DS90LV028A, DS90LV048A, etc. is required. For best
noise performance, LVPECL provides a higher voltage swing into input of the converter.
8.8
OSCin INPUT
In addition to LVDS and LVPECL inputs, OSCin can also be driven with a sine wave. The OSCin input can
be driven single-ended or differentially with sine waves. The configurations for these are shown in
Figure 8-12 and Figure 8-13. Figure 8-14 shows the recommended power level for sine wave operation for
both differential and single-ended sources over frequency. The part will operate at power levels below the
recommended power level, but as power decreases the PLL noise performance will degrade. The VCO
noise performance will remain constant. At the recommended power level the PLL phase noise
degradation from full power operation (8 dBm) is less than 2 dB.
0.1 PF
50:
50: Trace
Clock Source
LMK
Input
0.1 PF
100: Trace
(Differential)
100:
Figure 8-12. Single-Ended Sine Wave Input
0.1 PF
0.1 PF
LMK
Input
Clock Source
Figure 8-13. Differential Sine Wave Input
10
5
Minimum Recommended
Power for Single-Ended
Operation
POWER (dBm)
0
-5
Minimum Recommended
Power for Differential
Operation
-10
-15
-20
20
10
30
40
50
60
70
80
90
100
FREQUENCY (MHz)
Figure 8-14. Recommended OSCin Power for Operation with a Sine Wave Input
36
Application Information
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
www.ti.com
8.9
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
MORE THAN EIGHT OUTPUTS WITH AN LMK03000 FAMILY DEVICE
The LMK03000 family devices include eight or less outputs. When more than 8 outputs are required the
footprint compatible LMK01000 family may be used for clock distribution. By using an LMK03000 device
with eight LMK01000 family devices up to 64 clocks may be distributed in many different LVDS / LVPECL
combinations. It's possible to distribute more than 64 clocks by adding more LMK01000 family devices.
Refer to AN-1864 (literature number SNAA060) for more details on how to do this.
Application Information
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
Copyright © 2006–2013, Texas Instruments Incorporated
37
LMK03000, LMK03000C, LMK03000D, LMK03001
LMK03001C, LMK03001D, LMK03033, LMK03033C
SNAS381O – NOVEMBER 2006 – REVISED MARCH 2013
www.ti.com
Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision N (March 2013) to Revision O
•
38
Changed layout of National Data Sheet to TI format
Application Information
Page
..........................................................................
37
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMK03000 LMK03000C LMK03000D LMK03001 LMK03001C LMK03001D LMK03033
LMK03033C
PACKAGE OPTION ADDENDUM
www.ti.com
11-Apr-2013
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
(2)
MSL Peak Temp
Op Temp (°C)
Top-Side Markings
(3)
(4)
LMK03000CISQ/NOPB
ACTIVE
WQFN
RHS
48
250
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03000CI
LMK03000CISQX/NOPB
ACTIVE
WQFN
RHS
48
2500
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03000CI
LMK03000DISQ/NOPB
ACTIVE
WQFN
RHS
48
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03000DI
LMK03000DISQE/NOPB
ACTIVE
WQFN
RHS
48
250
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03000DI
LMK03000DISQX/NOPB
ACTIVE
WQFN
RHS
48
2500
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03000DI
LMK03000ISQ/NOPB
ACTIVE
WQFN
RHS
48
250
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03000 I
LMK03000ISQX/NOPB
ACTIVE
WQFN
RHS
48
2500
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03000 I
LMK03001CISQ/NOPB
ACTIVE
WQFN
RHS
48
250
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03001CI
LMK03001CISQX/NOPB
ACTIVE
WQFN
RHS
48
2500
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03001CI
LMK03001DISQ/NOPB
ACTIVE
WQFN
RHS
48
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03001DI
LMK03001DISQE/NOPB
ACTIVE
WQFN
RHS
48
250
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03001DI
LMK03001DISQX/NOPB
ACTIVE
WQFN
RHS
48
2500
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03001DI
LMK03001ISQ/NOPB
ACTIVE
WQFN
RHS
48
250
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03001 I
LMK03001ISQX/NOPB
ACTIVE
WQFN
RHS
48
2500
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03001 I
LMK03033CISQ/NOPB
ACTIVE
WQFN
RHS
48
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03033CI
LMK03033CISQE/NOPB
ACTIVE
WQFN
RHS
48
250
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03033CI
LMK03033CISQX/NOPB
ACTIVE
WQFN
RHS
48
2500
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03033CI
Addendum-Page 1
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
Orderable Device
11-Apr-2013
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
(2)
MSL Peak Temp
Op Temp (°C)
Top-Side Markings
(3)
(4)
LMK03033ISQ/NOPB
ACTIVE
WQFN
RHS
48
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03033 I
LMK03033ISQE/NOPB
ACTIVE
WQFN
RHS
48
250
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03033 I
LMK03033ISQX/NOPB
ACTIVE
WQFN
RHS
48
2500
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
K03033 I
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a
continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
Samples
PACKAGE MATERIALS INFORMATION
www.ti.com
26-Mar-2013
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
LMK03000CISQ/NOPB
WQFN
RHS
48
250
178.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03000CISQX/NOPB
WQFN
RHS
48
2500
330.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03000DISQ/NOPB
WQFN
RHS
48
1000
330.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03000DISQE/NOPB
WQFN
RHS
48
250
178.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03000DISQX/NOPB
WQFN
RHS
48
2500
330.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03000ISQ/NOPB
WQFN
RHS
48
250
178.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03000ISQX/NOPB
WQFN
RHS
48
2500
330.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03001CISQ/NOPB
WQFN
RHS
48
250
178.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03001CISQX/NOPB
WQFN
RHS
48
2500
330.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03001DISQ/NOPB
WQFN
RHS
48
1000
330.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03001DISQE/NOPB
WQFN
RHS
48
250
178.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03001DISQX/NOPB
WQFN
RHS
48
2500
330.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03001ISQ/NOPB
WQFN
RHS
48
250
178.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03001ISQX/NOPB
WQFN
RHS
48
2500
330.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03033CISQ/NOPB
WQFN
RHS
48
1000
330.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03033CISQE/NOPB
WQFN
RHS
48
250
178.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03033CISQX/NOPB
WQFN
RHS
48
2500
330.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03033ISQ/NOPB
WQFN
RHS
48
1000
330.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
26-Mar-2013
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
LMK03033ISQE/NOPB
WQFN
RHS
48
250
178.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
LMK03033ISQX/NOPB
WQFN
RHS
48
2500
330.0
16.4
7.3
7.3
1.3
12.0
16.0
Q1
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
LMK03000CISQ/NOPB
WQFN
RHS
48
250
213.0
191.0
55.0
LMK03000CISQX/NOPB
WQFN
RHS
48
2500
367.0
367.0
38.0
LMK03000DISQ/NOPB
WQFN
RHS
48
1000
367.0
367.0
38.0
LMK03000DISQE/NOPB
WQFN
RHS
48
250
213.0
191.0
55.0
LMK03000DISQX/NOPB
WQFN
RHS
48
2500
367.0
367.0
38.0
LMK03000ISQ/NOPB
WQFN
RHS
48
250
213.0
191.0
55.0
LMK03000ISQX/NOPB
WQFN
RHS
48
2500
367.0
367.0
38.0
LMK03001CISQ/NOPB
WQFN
RHS
48
250
213.0
191.0
55.0
LMK03001CISQX/NOPB
WQFN
RHS
48
2500
367.0
367.0
38.0
LMK03001DISQ/NOPB
WQFN
RHS
48
1000
367.0
367.0
38.0
LMK03001DISQE/NOPB
WQFN
RHS
48
250
213.0
191.0
55.0
LMK03001DISQX/NOPB
WQFN
RHS
48
2500
367.0
367.0
38.0
LMK03001ISQ/NOPB
WQFN
RHS
48
250
213.0
191.0
55.0
LMK03001ISQX/NOPB
WQFN
RHS
48
2500
367.0
367.0
38.0
LMK03033CISQ/NOPB
WQFN
RHS
48
1000
367.0
367.0
38.0
Pack Materials-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
26-Mar-2013
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
LMK03033CISQE/NOPB
WQFN
RHS
48
250
213.0
191.0
55.0
LMK03033CISQX/NOPB
WQFN
RHS
48
2500
367.0
367.0
38.0
LMK03033ISQ/NOPB
WQFN
RHS
48
1000
367.0
367.0
38.0
LMK03033ISQE/NOPB
WQFN
RHS
48
250
213.0
191.0
55.0
LMK03033ISQX/NOPB
WQFN
RHS
48
2500
367.0
367.0
38.0
Pack Materials-Page 3
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation
www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom
www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Applications Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2014, Texas Instruments Incorporated
Similar pages