NSC LMV342MMNOPB Single with shutdown/dual/quad general purpose, 2.7v,rail-to-rail output, 125â°c, operational amplifier Datasheet

LMV341-N, LMV342-N, LMV344-N
www.ti.com
SNOS990G – APRIL 2002 – REVISED MARCH 2013
LMV341-N/LMV342-N/LMV344-N Single with Shutdown/Dual/Quad General Purpose, 2.7V,
Rail-to-Rail Output, 125°C, Operational Amplifiers
Check for Samples: LMV341-N, LMV342-N, LMV344-N
FEATURES
DESCRIPTION
1
(Typical 2.7V Supply Values; Unless Otherwise
Noted)
2
•
•
•
•
•
•
•
•
Ensured 2.7V and 5V Specifications
Input Referred Voltage Noise (@ 10kHz)
29nV/√Hz
Supply Current (per Amplifier) 100μA
Gain Bandwidth Product 1.0MHz
Slew Rate 1.0V/μs
Shutdown Current (LMV341-N) 45pA
Turn-On Time from Shutdown (LMV341-N) 5μs
Input Bias Current 20fA
APPLICATIONS
•
•
•
•
•
•
•
•
•
•
Cordless/Cellular Phones
Laptops
PDAs
PCMCIA/Audio
Portable/Battery-Powered Electronic
Equipment
Supply Current Monitoring
Battery Monitoring
Buffer
Filter
Driver
The LMV341-N/LMV342-N/LMV344-N are single,
dual, and quad low voltage, low power Operational
Amplifiers. They are designed specifically for low
voltage portable applications. Other important product
characteristics are low input bias current, rail-to-rail
output, and wide temperature range.
The patented class AB turnaround stage significantly
reduces the noise at higher frequencies, power
consumption, and offset voltage. The PMOS input
stage provides the user with ultra-low input bias
current of 20fA (typical) and high input impedance.
The industrial-plus temperature range of −40°C to
125°C allows the LMV341-N/LMV342-N/LMV344-N to
accommodate a broad range of extended
environment applications. LMV341-N expands Texas
Instrument's Silicon Dust amplifier portfolio offering
enhancements in size, speed, and power savings.
The LMV341-N/LMV342-N/LMV344-N are specified
to operate over the voltage range of 2.7V to 5.5V and
all have rail-to-rail output.
The LMV341-N offers a shutdown pin that can be
used to disable the device. Once in shutdown mode,
the supply current is reduced to 45pA (typical). The
LMV341-N/LMV342-N/LMV344-N have 29nV Voltage
Noise at 10KHz, 1MHz GBW, 1.0V/μs Slew Rate,
0.25mVos, and 0.1μA shutdown current (LMV341-N.)
The LMV341-N is offered in the tiny 6-Pin SC70
package, the LMV342-N in space saving 8-Pin
VSSOP and SOIC, and the LMV344-N in 14-Pin
TSSOP and SOIC. These small package amplifiers
offer an ideal solution for applications requiring
minimum PC board footprint. Applications with area
constrained PC board requirements include portable
electronics such as cellular handsets and PDAs.
Sample and Hold Circuit
V
+
V
+
-
VIN
+
+
VOUT
C = 200pF
SAMPLE
CLOCK
1
2
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
All trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2002–2013, Texas Instruments Incorporated
LMV341-N, LMV342-N, LMV344-N
SNOS990G – APRIL 2002 – REVISED MARCH 2013
www.ti.com
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
Absolute Maximum Ratings (1) (2)
ESD Tolerance (3)
Machine Model
200V
Human Body Model
2000V
Differential Input Voltage
+
± Supply Voltage
−
Supply Voltage (V -V )
6.0V
Output Short Circuit to V +
See (4)
Output Short Circuit to V −
See (5)
−65°C to 150°C
Storage Temperature Range
Junction Temperature (6)
Mounting Temperature
(1)
(2)
(3)
(4)
(5)
(6)
150°C
Infrared or Convection Reflow (20 sec.)
235°C
Wave Soldering Lead Temperature (10 sec.)
260°C
Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for
which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test
conditions, see the Electrical Characteristics.
If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and
specifications.
Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of
JEDEC)Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).
Shorting output to V+ will adversely affect reliability.
Shorting output to V-will adversely affect reliability.
The maximum power dissipation is a function of TJ(MAX), θJA. The maximum allowable power dissipation at any ambient temperature is
PD = (TJ(MAX) – TA)/ θJA. All numbers apply for packages soldered directly onto a PC Board.
Operating Ratings (1)
Supply Voltage
2.7V to 5.5V
−40°C to 125°C
Temperature Range
Thermal Resistance (θ JA)
(1)
2
6-Pin SC70
414°C/W
8-Pin SOIC
190°C/W
8-Pin VSSOP
235°C/W
14-Pin TSSOP
155°C/W
14-Pin SOIC
145°C/W
Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for
which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test
conditions, see the Electrical Characteristics.
Submit Documentation Feedback
Copyright © 2002–2013, Texas Instruments Incorporated
Product Folder Links: LMV341-N LMV342-N LMV344-N
LMV341-N, LMV342-N, LMV344-N
www.ti.com
SNOS990G – APRIL 2002 – REVISED MARCH 2013
2.7V DC Electrical Characteristics (1)
Unless otherwise specified, all limits specified for TJ = 25°C, V+ = 2.7V, V− = 0V, VCM = V+/2, VO = V+/2 and RL > 1MΩ.
Boldface limits apply at the temperature extremes.
Symbol
VOS
Parameter
Conditions
Input Offset Voltage
Min
Typ
Max
LMV341-N
0.25
4
4.5
LMV342-N/LMV344-N
0.55
5
5.5
(2)
(3)
TCVOS
Input Offset Voltage Average
Drift
1.7
IB
Input Bias Current
0.02
IOS
Input Offset Current
IS
Supply Current
(2)
Shutdown Mode, VSD = 0V
(LMV341-N)
mV
µV/°C
120
250
pA
100
170
230
μA
45pA
1μA
1.5μA
6.6
Per Amplifier
Units
fA
CMRR
Common Mode Rejection Ratio
0V ≤ VCM ≤ 1.7V
0V ≤ VCM ≤ 1.6V
56
50
80
dB
PSRR
Power Supply Rejection Ratio
2.7V ≤ V+ ≤ 5V
65
60
82
dB
VCM
Input Common Mode Voltage
For CMRR ≥ 50dB
0
−0.2 to 1.9
(Range)
AV
Large Signal Voltage Gain
RL = 10kΩ to 1.35V
78
70
113
RL = 2kΩ to 1.35V
72
64
103
VO
Output Swing
RL = 2kΩ to 1.35V
24
60
95
Output Short Circuit Current
5.0
30
40
5.3
Sourcing
LMV341-N/LMV342-N
20
32
Sourcing
LMV344-N
18
24
Sinking
15
24
ton
Turn-on Time from Shutdown
(LMV341-N)
VSD
Shutdown Pin Voltage Range
ON Mode (LMV341-N)
(2)
(3)
dB
60
95
30
40
mV
mA
μs
5
1.7 to 2.7
2.4 to 2.7
0 to 1
0 to 0.8
Shutdown Mode (LMV341-N)
(1)
V
26
RL = 10kΩ to 1.35V
IO
1.7
V
Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very
limited self-heating of the device such that TJ = TA. No specification of parametric performance is indicated in the electrical tables under
conditions of internal self heating where TJ > TA.
All limits are specified by testing or statistical analysis.
Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary
over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped
production material.
Copyright © 2002–2013, Texas Instruments Incorporated
Product Folder Links: LMV341-N LMV342-N LMV344-N
Submit Documentation Feedback
3
LMV341-N, LMV342-N, LMV344-N
SNOS990G – APRIL 2002 – REVISED MARCH 2013
www.ti.com
2.7V AC Electrical Characteristics (1)
Unless otherwise specified, all limits specified for TJ = 25°C, V+ = 2.7V, V− = 0V, VCM = V+/2, VO = V+/2 and RL > 1MΩ.
Boldface limits apply at the temperature extremes.
Symbol
Parameter
Conditions
Min
Typ
(2)
(3)
Max
Units
(2)
SR
Slew Rate
RL = 10kΩ (4)
1.0
V/μs
GBW
Gain Bandwidth Product
RL = 100kΩ, CL = 200pF
1.0
MHz
Φm
Phase Margin
RL = 100kΩ
72
deg
Gm
Gain Margin
RL = 100kΩ
20
dB
en
Input-Referred Voltage Noise
f = 1kHz
40
nV/√Hz
in
Input-Referred Current Noise
f = 1kHz
0.001
pA/√Hz
THD
Total Harmonic Distortion
f = 1kHz, AV = +1
RL = 600Ω, VIN = 1VPP
0.017
%
(1)
(2)
(3)
(4)
Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very
limited self-heating of the device such that TJ = TA. No specification of parametric performance is indicated in the electrical tables under
conditions of internal self heating where TJ > TA.
All limits are specified by testing or statistical analysis.
Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary
over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped
production material.
Connected as voltage follower with 2VPP step input. Number specified is the slower of the positive and negative slew rates.
5V DC Electrical Characteristics (1)
Unless otherwise specified, all limits specified for TJ = 25°C, V+ = 5V, V− = 0V, VCM = V+/2, VO = V+/2 and R L > 1MΩ.
Boldface limits apply at the temperature extremes.
Symbol
VOS
Parameter
Conditions
Input Offset Voltage
Min
Typ
Max
LMV341-N
0.025
4
4.5
LMV342-N/LMV344-N
0.70
5
5.5
(2)
(3)
TCVOS
Input Offset Voltage Average
Drift
1.9
IB
Input Bias Current
0.02
IOS
Input Offset Current
IS
Supply Current
(2)
Shutdown Mode, VSD = 0V
(LMV341-N)
mV
µV/°C
200
375
pA
107
200
260
μA
0.033
1
1.5
μA
6.6
Per Amplifier
Units
fA
CMRR
Common Mode Rejection Ratio
0V ≤ VCM ≤ 4.0V
0V ≤ VCM ≤ 3.9V
56
50
86
dB
PSRR
Power Supply Rejection Ratio
2.7V ≤ V+ ≤ 5V
65
60
82
dB
VCM
Input Common Mode Voltage
For CMRR ≥ 50dB
0
−0.2 to 4.2
(Range)
AV
Large Signal Voltage Gain (4)
RL = 10kΩ to 2.5V
78
70
116
RL = 2kΩ to 2.5V
72
64
107
(1)
(2)
(3)
(4)
4
4
V
dB
Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very
limited self-heating of the device such that TJ = TA. No specification of parametric performance is indicated in the electrical tables under
conditions of internal self heating where TJ > TA.
All limits are specified by testing or statistical analysis.
Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary
over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped
production material.
RL is connected to mid-supply. The output voltage is GND + 0.2V ≤ VO ≤ V+ −0.2V
Submit Documentation Feedback
Copyright © 2002–2013, Texas Instruments Incorporated
Product Folder Links: LMV341-N LMV342-N LMV344-N
LMV341-N, LMV342-N, LMV344-N
www.ti.com
SNOS990G – APRIL 2002 – REVISED MARCH 2013
5V DC Electrical Characteristics(1) (continued)
Unless otherwise specified, all limits specified for TJ = 25°C, V+ = 5V, V− = 0V, VCM = V+/2, VO = V+/2 and R L > 1MΩ.
Boldface limits apply at the temperature extremes.
Symbol
Parameter
VO
Conditions
Output Swing
Min
(2)
RL = 2kΩ to 2.5V
32
60
95
7
30
40
7
Sourcing
85
113
Sinking
50
75
ton
Turn-on Time from Shutdown
(LMV341-N)
VSD
Shutdown Pin Voltage Range
ON Mode (LMV341-N)
Units
(2)
mV
34
RL = 10kΩ to 2.5V
Output Short Circuit Current
Max
(3)
60
95
IO
Typ
30
40
mV
mA
5
Shutdown Mode (LMV341-N)
µs
3.1 to 5
4.5 to 5.0
0 to 1
0 to 0.8
V
5V AC Electrical Characteristics (1)
Unless otherwise specified, all limits specified for TJ = 25°C, V+ = 5V, V− = 0V, VCM = V+/2, VO = V+/2 and R L > 1MΩ.
Boldface limits apply at the temperature extremes.
Symbol
Parameter
Conditions
Min
Typ
(2)
(3)
Max
(2)
Units
SR
Slew Rate
RL = 10kΩ (4)
1.0
V/µs
GBW
Gain-Bandwidth Product
RL = 10kΩ, CL = 200pF
1.0
MHz
Φm
Phase Margin
RL = 100kΩ
70
deg
Gm
Gain Margin
RL = 100kΩ
20
dB
en
Input-Referred Voltage Noise
f = 1kHz
39
nV/√Hz
in
Input-Referred Current Noise
f = 1kHz
0.001
pA/√Hz
THD
Total Harmonic Distortion
f = 1kHz, AV = +1
RL = 600Ω, VIN = 1VPP
0.012
%
(1)
(2)
(3)
(4)
Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very
limited self-heating of the device such that TJ = TA. No specification of parametric performance is indicated in the electrical tables under
conditions of internal self heating where TJ > TA.
All limits are specified by testing or statistical analysis.
Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary
over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped
production material.
Connected as voltage follower with 2VPP step input. Number specified is the slower of the positive and negative slew rates.
Connection Diagram
1
6
+IN
3
-IN
TOP MARK
2
GND
+
V
5
SHDN
4
OUT
Figure 1. 6-Pin SC70
Top View
Figure 2. 8-Pin VSSOP/SOIC
Package Number DGK/D
Top View
Figure 3. 14-Pin TSSOP/SOIC
Package Number PW/D
Top View
Copyright © 2002–2013, Texas Instruments Incorporated
Product Folder Links: LMV341-N LMV342-N LMV344-N
Submit Documentation Feedback
5
LMV341-N, LMV342-N, LMV344-N
SNOS990G – APRIL 2002 – REVISED MARCH 2013
www.ti.com
Typical Performance Characteristics
Supply Current vs. Supply Voltage (LMV341-N)
Input Current vs. Temperature
150
1000
VS = 5V
100
130
125°C
INPUT CURRENT (pA)
SUPPLY CURRENT (PA)
140
85°C
120
110
100
90
80
25°C
70
10
1
.1
.01
-40°C
60
50
2.5
3
3.5
4.5
4
SUPPLY VOLTAGE (V)
.001
-40 -20
5
0
20 40 60 80 100 120 140
TEMPERATURE (°)
Figure 4.
Figure 5.
Output Voltage Swing vs. Supply Voltage
Output Voltage Swing vs. Supply Voltage
34
7.0
RL = 10k:
RL = 2k:
6.5
OUTPUT VOLTAGE FROM
SUPPLY VOLTAGE (mV)
OUTPUT VOLTAGE FROM
SUPPLY VOLTAGE (mV)
32
30
28
NEGATIVE SWING
26
24
POSITIVE SWING
22
6.0
POSITIVE SWING
5.5
5.0
4.5
NEGATIVE SWING
4.0
3.5
20
2.5
3.0
3
3.5
4
4.5
SUPPLY VOLTAGE (V)
2.5
5
3.5
3
Figure 6.
10
0
Figure 7.
ISOURCE vs. VOUT
VS = 2.7V
25°C
VS = 5V
-40°C
10
125°C
1
85°C
0.1
ISOURCE (mA)
ISOURCE (mA)
ISOURCE vs. VOUT
100
1
0
-40°C
85°C
125°C
1
25°C
0.1
0.0
1
0.00
10.00
0.
0.01
1
10
1
1
+
OUTPUT VOLTAGE REFERENCED TO V (V)
0.01
0.001
0.01
Submit Documentation Feedback
0.1
10
1
+
OUTPUT VOLTAGE REFERENCED TO V (V)
Figure 8.
6
5
4.5
4
SUPPLY VOLTAGE (V)
Figure 9.
Copyright © 2002–2013, Texas Instruments Incorporated
Product Folder Links: LMV341-N LMV342-N LMV344-N
LMV341-N, LMV342-N, LMV344-N
www.ti.com
SNOS990G – APRIL 2002 – REVISED MARCH 2013
Typical Performance Characteristics (continued)
ISINK vs. VOUT
-40°C
VS = 5V
-40°C
VS = 2.7V
ISINK vs. VOUT
100
100
10
10
25°C
ISINK (mA)
25°C
ISINK (mA)
1
0.1
125°C
125°C
1
85°C
0.1
0.01
85°C
0.001
0.001
0.01
0.1
1
0.01
0.001
10
0.01
0.1
OUTPUT VOLTAGE REFERENCED TO V (V)
Figure 10.
Figure 11.
VOS vs. VCM
VOS vs. VCM
3
3
VS = 2.7V
VS = 5V
-40°C
2.5
-40°C
2.5
25°C
25°C
2
2
VOS (mV)
VOS (mV)
10
1
-
-
OUTPUT VOLTAGE REFERENCED TO V (V)
85°C
1.5
125°C
85°C
1.5
1
1
0.5
0.5
125°C
0
-0.2
0.3
0.8
1.3
1.8
0
-0.2
2.3
0.5
1
VCM (V)
1.5
2.5
2
3
3.5 4
4.5
VCM (V)
Figure 12.
Figure 13.
VIN vs. VOUT
VIN vs. VOUT
300
300
VS = ±1.35V
200
INPUT VOLTAGE (PV)
INPUT VOLTAGE (PV)
200
100
0
RL = 10 k:
-100
-200
RL = 10 k:
100
0
RL = 2 k:
-100
-200
VS = ±2.5V
RL = 2 k:
-300
-1.5
-300
-1
-0.5
0.5
0
1
1.5
-3
-2
OUTPUT VOLTAGE (V)
Figure 14.
Copyright © 2002–2013, Texas Instruments Incorporated
Product Folder Links: LMV341-N LMV342-N LMV344-N
-1
0
1
2
3
OUTPUT VOLTAGE (V)
Figure 15.
Submit Documentation Feedback
7
LMV341-N, LMV342-N, LMV344-N
SNOS990G – APRIL 2002 – REVISED MARCH 2013
www.ti.com
Typical Performance Characteristics (continued)
CMRR vs. Frequency
80
VS =
5V
70
PSRR vs. Frequency
100 V = 5V, S
90 PSRR
VIN = VS/2
RL = 5k:
80
VS = 2.7V,
+PSRR
70
PSRR (dB)
CMRR (dB)
60
50
VS = 2.7V
40
30
RL = 5k:
60
50
VS = 5V,
+PSRR
40
30
20
20
10
10
VS = 2.7V, PSRR
10k
1k
0
0
100
10k
1k
100k
100
1M
FREQUENCY (Hz)
Figure 17.
Input Voltage Noise vs. frequency
Slew Rate vs.
VSUPPLY
AV = +1
1.4
RL = 10k:
120
100
80
60
40
VS = 2.7V
SLEW RATE (V/Ps)
1.3
180
160
140
VIN = 2VPP
1.2
1.1
RISING EDGE
1
0.9
FALLING EDGE
0.8
0.7
20
0
0.6
VS = 5V
0.5
10
1k
100
FREQUENCY (Hz)
10k
2.5
3
3.5
4
4.5
SUPPLY VOLTAGE (V)
Figure 18.
Slew Rate vs. Temperature
Slew Rate vs. Temperature
1.2
RISING EDGE
RISING EDGE
1
0.8
FALLING EDGE
0.6
AV = +1
SLEW RATE (V/Ps)
SLEW RATE (V/Ps)
1
0.8
FALLING EDGE
0.6
0.4
RL = 10k:
AV = +1
RL = 10k:
VIN = 2VPP
0.2
VS = 2.7V
VIN = 2VPP
VS = 5V
0
0
-40 -20
8
5
Figure 19.
1.2
0.2
10M
1.5
VCM = VS/2
240
220
200
0.4
1M
Figure 16.
260
INPUT VOLTAGE NOISE (nV/ Hz)
100k
FREQUENCY (Hz)
0
20 40
80 100 120 140
60
-40 -20
0
20 40
60
80 100 120 140
TEMPERATURE (°)
TEMPERATURE (°)
Figure 20.
Figure 21.
Submit Documentation Feedback
Copyright © 2002–2013, Texas Instruments Incorporated
Product Folder Links: LMV341-N LMV342-N LMV344-N
LMV341-N, LMV342-N, LMV344-N
www.ti.com
SNOS990G – APRIL 2002 – REVISED MARCH 2013
Typical Performance Characteristics (continued)
THD+N vs. Frequency
THD+N vs. VOUT
10
10
f = 10KHz
AV = +10
1
RL = 600:
VS = 2.7V, AV = +10
VS = 2.7V, VO = 1VPP
THD+N (%)
THD+N (%)
1
VS = 5V, VO = 2.5VPP
0.1
AV = +1
VS = 5V, AV = +10
0.1
0.01
VS = 5V, AV =
+1
VS = 2.7V, AV = +1
VS = 5V, VO = 1VPP
VS = 2.7V, VO = 1VPP
0.001
10
1
10k
100
1k
FREQUENCY (Hz)
0.01
0.00
1
100k
0.0
1
0.1
Figure 22.
Figure 23.
Open Loop Frequency Over Temperature
Open Loop Frequency Response
100
100
100
100
RL = 2k:
125°C
PHASE
80
10
1
VO (VPP)
PHASE
80
80
80
RL = 600:
60
RL = 100k:
GAIN
20
20
-40°C
0
0
GAIN (dB)
40
40
PHASE
(°)
40
40
GAIN
RL = 100k: 20
20
0
-20
-20
-40
RL = 2k:
-40
VS = 2.7V
-60
10k
-40
-40
RL = 2k:
1k
-20
-20
25°C
VS = 5V
100k
1M
FREQUENCY (Hz)
-60
10M
10k
1k
100k
1M
FREQUENCY (Hz)
Figure 25.
Open Loop Frequency Response
100
Gain and Phase vs. CL
100
100
80
80
RL = 2k:
PHASE
80
60
CL = 0
60
60
80
CL = 1000pF
60
CL = 500pF
GAIN
RL = 100k:
20
20
0
0
PHASE
(°)
40
40
GAIN (dB)
RL = 100k:
GAIN (dB)
10
0
PHASE
RL = 600:
40
40
CL = 100pF
GAIN
20
20
0
0
RL = 600:
CL = 1000pF
-20
-20
-20
RL = 2k:
-40
-40
-40
-60
100k
1M
FREQUENCY (Hz)
-60
10M
-20
CL = 500pF
VS = 5V
CL = 100pF
RL = 600:
VS = 5V
10k
-60
10M
-60
Figure 24.
1k
0
RL = 600:
125°C
PHASE
(°)
GAIN (dB)
60
60
25°C
-40°C
PHASE
(°)
60
-60
1k
10k
100k
1M
FREQUENCY (Hz)
Figure 26.
Copyright © 2002–2013, Texas Instruments Incorporated
Product Folder Links: LMV341-N LMV342-N LMV344-N
-40
CL = 0
-60
10M
Figure 27.
Submit Documentation Feedback
9
LMV341-N, LMV342-N, LMV344-N
SNOS990G – APRIL 2002 – REVISED MARCH 2013
www.ti.com
Typical Performance Characteristics (continued)
Gain and Phase vs. CL
Stability vs. Capacitive Load
PHASE
VS = ±2.5V
CL = 0
3.5
CL = 1000pF
60
CL = 500pF
CL = 100pF
40
40
GAIN
20
20
CL = 0
0
0
CL = 1000pF
CL = 500pF
-20
-20
CL = 100pF
VS = 5V
-40
PHASE
(°)
60
-40
CAPACITIVE LOAD (nF)
80
80
GAIN (dB)
4
100
10k
1k
VO = 100mVPP
2.5
2
1.5
1
0.5
-1.5
-1
-0.5 0
VO (V)
0.5
1
1.5
Figure 29.
Stability vs. Capacitive Load
Non-Inverting Small Signal Pulse Response
INPUT SIGNAL
VS = ±2.5
AV = +1
160
RL = 1M:
140
VO = 100mVPP
120
100
OUTPUT SIGNAL
CAPACITIVE LOAD (pF)
-2
Figure 28.
200
180
0
-2.5
-60
10M
100k
1M
FREQUENCY (Hz)
RL = 2k:
3
RL = 100k:
-60
AV = +1
80
60
40
20
0
-2.5 -2
-1.5
-1
-0.5
0
0.5
1
(50 mV/div)
100
TA = 25°C
RL = 2k:
VS = ±2.5V
TIME (4 Ps/div)
1.5
VO (V)
Non-Inverting Large Signal Pulse Response
Non-Inverting Small Signal Pulse Response
RL = 2k:
VS = ±2.5V
OUTPUT SIGNAL
(50 mV/div)
TA = 25°C
(1 V/div)
OUTPUT SIGNAL
INPUT SIGNAL
Figure 31.
INPUT SIGNAL
Figure 30.
TA = 125°C
RL = 2k:
VS = ±2.5V
TIME (4 Ps/div)
TIME (4 Ps/div)
Figure 32.
10
Submit Documentation Feedback
Figure 33.
Copyright © 2002–2013, Texas Instruments Incorporated
Product Folder Links: LMV341-N LMV342-N LMV344-N
LMV341-N, LMV342-N, LMV344-N
www.ti.com
SNOS990G – APRIL 2002 – REVISED MARCH 2013
Typical Performance Characteristics (continued)
INPUT SIGNAL
Non-Inverting Small Signal Pulse Response
RL = 2k:
VS = ±2.5V
OUTPUT SIGNAL
(50 mV/div)
TA = 125°C
(1 V/div)
OUTPUT SIGNAL
INPUT SIGNAL
Non-Inverting Large Signal Pulse Response
TA = -40°C
RL = 2k:
VS = ±2.5V
TIME (4 Ps/div)
Non-Inverting Large Signal Pulse Response
Inverting Small Signal Pulse Response
INPUT SIGNAL
OUTPUT SIGNAL
(50 mV/
div)
Figure 35.
INPUT SIGNAL
TA = -40°C
RL = 2k:
VS = ±2.5V
(1 V/div)
OUTPUT SIGNAL
TIME (4 Ps/div)
Figure 34.
TIME (4 Ps/div)
RL = 2k:
VS = ±2.5V
TIME (4 Ps/div)
Figure 36.
Figure 37.
Inverting Large Signal Pulse Response
Inverting Small Signal Pulse Response
(1 V/div)
INPUT SIGNAL
OUTPUT SIGNAL
(50 mV/
div)
INPUT SIGNAL
OUTPUT SIGNAL
TA = 25°C
TA = 25°C
RL = 2k:
VS = ±2.5V
TIME (4 Ps/div)
Figure 38.
Copyright © 2002–2013, Texas Instruments Incorporated
Product Folder Links: LMV341-N LMV342-N LMV344-N
TA = 125°C
RL = 2k:
VS = ±2.5V
TIME (4 Ps/div)
Figure 39.
Submit Documentation Feedback
11
LMV341-N, LMV342-N, LMV344-N
SNOS990G – APRIL 2002 – REVISED MARCH 2013
www.ti.com
Typical Performance Characteristics (continued)
Inverting Small Signal Pulse Response
INPUT SIGNAL
OUTPUT SIGNAL
(50 mV/
div)
(1 V/div)
OUTPUT SIGNAL
INPUT SIGNAL
Inverting Large Signal Pulse Response
TA =
125°C
RL = 2k:
VS = ±2.5V
TA = -40°C
RL = 2k:
VS = ±2.5V
TIME (4 Ps/div)
Figure 41.
Inverting Large Signal Pulse Response
Crosstalk Rejection
vs.
Frequency
INPUT SIGNAL
200
VS = ±2.5V
CROSSTALK REJECTION (dB)
180
(1 V/div)
OUTPUT SIGNAL
TIME (4 Ps/div)
Figure 40.
TA = -40°C
RL = 2k:
VS = ±2.5V
160
140
120
100
80
60
40
20
TIME (4 Ps/div)
0
100
1k
10k
100k
FREQUENCY (Hz)
Figure 42.
12
Submit Documentation Feedback
1M
Figure 43.
Copyright © 2002–2013, Texas Instruments Incorporated
Product Folder Links: LMV341-N LMV342-N LMV344-N
LMV341-N, LMV342-N, LMV344-N
www.ti.com
SNOS990G – APRIL 2002 – REVISED MARCH 2013
APPLICATION SECTION
LMV341-N/LMV342-N/LMV344-N
The LMV341-N/LMV342-N/LMV344-N family of amplifiers features low voltage, low power, and rail-to-rail output
operational amplifiers designed for low voltage portable applications. The family is designed using all CMOS
technology. This results in an ultra low input bias current. The LMV341-N has a shutdown option, which can be
used in portable devices to increase battery life.
A simplified schematic of the LMV341-N/LMV342-N/LMV344-N family of amplifiers is shown in Figure 44. The
PMOS input differential pair allows the input to include ground. The output of this differential pair is connected to
the Class AB turnaround stage. This Class AB turnaround has a lower quiescent current, compared to regular
turnaround stages. This results in lower offset, noise, and power dissipation, while slew rate equals that of a
conventional turnaround stage. The output of the Class AB turnaround stage provides gate voltage to the
complementary common-source transistors at the output stage. These transistors enable the device to have railto-rail output.
VDD
OUT
CLASS AB CONTROL
InP
InM
VEE
Figure 44. Simplified Schematic
Class AB Turnaround Stage Amplifier
This patented folded cascode stage has a combined class AB amplifier stage, which replaces the conventional
folded cascode stage. Therefore, the class AB folded cascode stage runs at a much lower quiescent current
compared to conventional folded cascode stages. This results in significantly smaller offset and noise
contributions. The reduced offset and noise contributions in turn reduce the offset voltage level and the voltage
noise level at the input of the LMV341-N/LMV342-N/LMV344-N. Also the lower quiescent current results in a high
open-loop gain for the amplifier. The lower quiescent current does not affect the slew rate of the amplifier nor its
ability to handle the total current swing coming from the input stage.
The input voltage noise of the device at low frequencies, below 1kHz, is slightly higher than devices with a BJT
input stage; However the PMOS input stage results in a much lower input bias current and the input voltage
noise drops at frequencies above 1kHz.
Sample and Hold Circuit
The lower input bias current of the LMV341-N results in a very high input impedance. The output impedance
when the device is in shutdown mode is quite high. These high impedances, along with the ability of the
shutdown pin to be derived from a separate power source, make LMV341-N a good choice for sample and hold
circuits. The sample clock should be connected to the shutdown pin of the amplifier to rapidly turn the device on
or off.
Copyright © 2002–2013, Texas Instruments Incorporated
Product Folder Links: LMV341-N LMV342-N LMV344-N
Submit Documentation Feedback
13
LMV341-N, LMV342-N, LMV344-N
SNOS990G – APRIL 2002 – REVISED MARCH 2013
www.ti.com
Figure 45 shows the schematic of a simple sample and hold circuit. When the sample clock is high the first
amplifier is in normal operation mode and the second amplifier acts as a buffer. The capacitor, which appears as
a load on the first amplifier, will be charging at this time. The voltage across the capacitor is that of the noninverting input of the first amplifier since it is connected as a voltage-follower. When the sample clock is low the
first amplifier is shut off, bringing the output impedance to a high value. The high impedance of this output, along
with the very high impedance on the input of the second amplifier, prevents the capacitor from discharging. There
is very little voltage droop while the first amplifier is in shutdown mode. The second amplifier, which is still in
normal operation mode and is connected as a voltage follower, also provides the voltage sampled on the
capacitor at its output.
V
+
V
+
-
-
VOUT
+
+
VIN
C = 200pF
SAMPLE
CLOCK
Figure 45. Sample and Hold Circuit
Shutdown Feature
The LMV341-N is capable of being turned off in order to conserve power and increase battery life in portable
devices. Once in shutdown mode the supply current is drastically reduced, 1µA maximum, and the output will be
"tri-stated."
The device will be disabled when the shutdown pin voltage is pulled low. The shutdown pin should never be left
unconnected. Leaving the pin floating will result in an undefined operation mode and the device may oscillate
between shutdown and active modes.
VOUT
(1 V/div)
VSHDN
The LMV341-N typically turns on 2.8µs after the shutdown voltage is pulled high. The device turns off in less
than 400ns after shutdown voltage is pulled low. Figure 46 and Figure 47 show the turn-on and turn-off time of
the LMV341-N, respectively. In order to reduce the effect of the capacitance added to the circuit by the scope
probe, in the turn-off time circuit a resistive load of 600Ω is added. Figure 48 and Figure 49 show the test circuits
used to obtain the two plots.
VS = 5V
TIME (400 ns/div)
Figure 46. Turn-on Time
14
Submit Documentation Feedback
Copyright © 2002–2013, Texas Instruments Incorporated
Product Folder Links: LMV341-N LMV342-N LMV344-N
LMV341-N, LMV342-N, LMV344-N
www.ti.com
SNOS990G – APRIL 2002 – REVISED MARCH 2013
RL = 600:
VOUT
(1 V/div)
VSHDN
VS = 5V
TIME (1 Ps/div)
Figure 47. Turn-off Time
+
V
+
VOUT
SHDN
+
-
VIN = VS/2
Figure 48. Turn-on Time
V
+
+
VOUT
SHDN
VIN = VS/2
+
-
RL = 600:
Figure 49. Turn-off Time
Low Input Bias Current
The LMV341-N/LMV342-N/LMV344-N Amplifiers have a PMOS input stage. As a result, they will have a much
lower input bias current than devices with BJT input stages. This feature makes these devices ideal for sensor
circuits. A typical curve of the input bias current of the LMV341-N is shown in Figure 50.
Copyright © 2002–2013, Texas Instruments Incorporated
Product Folder Links: LMV341-N LMV342-N LMV344-N
Submit Documentation Feedback
15
LMV341-N, LMV342-N, LMV344-N
SNOS990G – APRIL 2002 – REVISED MARCH 2013
www.ti.com
200
VS = 5V
TA = 25°C
INPUT BIAS (fA)
100
0
-100
-200
-0.5
0.5
1.5
2.5
3.5
4.5
5.5
VCM (V)
Figure 50. Input Bias Current vs. VCM
16
Submit Documentation Feedback
Copyright © 2002–2013, Texas Instruments Incorporated
Product Folder Links: LMV341-N LMV342-N LMV344-N
LMV341-N, LMV342-N, LMV344-N
www.ti.com
SNOS990G – APRIL 2002 – REVISED MARCH 2013
REVISION HISTORY
Changes from Revision F (March 2013) to Revision G
•
Page
Changed layout of National Data Sheet to TI format .......................................................................................................... 16
Copyright © 2002–2013, Texas Instruments Incorporated
Product Folder Links: LMV341-N LMV342-N LMV344-N
Submit Documentation Feedback
17
PACKAGE OPTION ADDENDUM
www.ti.com
5-Feb-2014
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
MSL Peak Temp
(2)
(6)
(3)
Op Temp (°C)
Device Marking
(4/5)
LMV341MG/NOPB
ACTIVE
SC70
DCK
6
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
A78
LMV341MGX/NOPB
ACTIVE
SC70
DCK
6
3000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
A78
LMV342MA/NOPB
ACTIVE
SOIC
D
8
95
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LMV34
2MA
LMV342MAX
NRND
SOIC
D
8
2500
TBD
Call TI
Call TI
-40 to 125
LMV34
2MA
LMV342MAX/NOPB
ACTIVE
SOIC
D
8
2500
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LMV34
2MA
LMV342MM/NOPB
ACTIVE
VSSOP
DGK
8
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
A82A
LMV342MMX/NOPB
ACTIVE
VSSOP
DGK
8
3500
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
A82A
LMV344MA/NOPB
ACTIVE
SOIC
D
14
55
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LMV344MA
LMV344MAX/NOPB
ACTIVE
SOIC
D
14
2500
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LMV344MA
LMV344MT/NOPB
ACTIVE
TSSOP
PW
14
94
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LMV34
4MT
LMV344MTX
NRND
TSSOP
PW
14
2500
TBD
Call TI
Call TI
-40 to 125
LMV34
4MT
LMV344MTX/NOPB
ACTIVE
TSSOP
PW
14
2500
Green (RoHS
& no Sb/Br)
CU NIPDAU | CU SN
Level-1-260C-UNLIM
-40 to 125
LMV34
4MT
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Addendum-Page 1
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
5-Feb-2014
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
15-Apr-2014
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
LMV341MG/NOPB
SC70
DCK
6
1000
178.0
LMV341MGX/NOPB
SC70
DCK
6
3000
LMV342MAX
SOIC
D
8
2500
LMV342MAX/NOPB
SOIC
D
8
LMV342MM/NOPB
VSSOP
DGK
LMV342MMX/NOPB
VSSOP
LMV344MAX/NOPB
SOIC
LMV344MTX
LMV344MTX/NOPB
B0
(mm)
K0
(mm)
P1
(mm)
8.4
2.25
2.45
1.2
4.0
178.0
8.4
2.25
2.45
1.2
330.0
12.4
6.5
5.4
2.0
2500
330.0
12.4
6.5
5.4
8
1000
178.0
12.4
5.3
DGK
8
3500
330.0
12.4
D
14
2500
330.0
16.4
TSSOP
PW
14
2500
330.0
TSSOP
PW
14
2500
330.0
W
Pin1
(mm) Quadrant
8.0
Q3
4.0
8.0
Q3
8.0
12.0
Q1
2.0
8.0
12.0
Q1
3.4
1.4
8.0
12.0
Q1
5.3
3.4
1.4
8.0
12.0
Q1
6.5
9.35
2.3
8.0
16.0
Q1
12.4
6.95
8.3
1.6
8.0
12.0
Q1
12.4
6.95
8.3
1.6
8.0
12.0
Q1
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
15-Apr-2014
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
LMV341MG/NOPB
SC70
DCK
6
1000
210.0
185.0
35.0
LMV341MGX/NOPB
SC70
DCK
6
3000
210.0
185.0
35.0
LMV342MAX
SOIC
D
8
2500
367.0
367.0
35.0
LMV342MAX/NOPB
SOIC
D
8
2500
367.0
367.0
35.0
LMV342MM/NOPB
VSSOP
DGK
8
1000
210.0
185.0
35.0
LMV342MMX/NOPB
VSSOP
DGK
8
3500
367.0
367.0
35.0
LMV344MAX/NOPB
SOIC
D
14
2500
367.0
367.0
35.0
LMV344MTX
TSSOP
PW
14
2500
367.0
367.0
35.0
LMV344MTX/NOPB
TSSOP
PW
14
2500
367.0
367.0
35.0
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation
www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom
www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Applications Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2014, Texas Instruments Incorporated
Similar pages