TI1 BQ40Z50-R2 1-series, 2-series, 3-series, and 4-series li-ion battery pack manager Datasheet

Product
Folder
Order
Now
Support &
Community
Tools &
Software
Technical
Documents
bq40z50-R2
SLUSCS4 – JUNE 2017
bq40z50-R2 1-Series, 2-Series, 3-Series, and 4-Series Li-Ion Battery Pack Manager
1 Features
3 Description
•
The bq40z50-R2 device, incorporating patented
Impedance Track™ technology, is a fully integrated,
single-chip, pack-based solution that provides a rich
array of features for gas gauging, protection, and
authentication for 1-series, 2-series, 3-series, and 4series cell Li-Ion and Li-Polymer battery packs.
•
•
•
•
•
•
•
•
PART NUMBER
bq40z50-R2
PACKAGE
BODY SIZE (NOM)
VQFN (32)
4.00 mm × 4.00 mm
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
Simplified Schematic
VC4
DSG
PACK
BAT
VCC
PACK +
CHG
•
Device Information(1)
PCHG
•
PTC
•
Using its integrated high-performance analog
peripherals, the bq40z50-R2 device measures and
maintains an accurate record of available capacity,
voltage, current, temperature, and other critical
parameters in Li-Ion or Li-Polymer batteries, and
reports this information to the system host controller
over an SMBus v1.1 compatible interface.
FUSE
•
•
LEDCNTLA
LEDCNTLB
LEDCNTLC
VC3
OUT
VDD
GND
VC3
nd
•
Fully Integrated 1-Series, 2-Series, 3-Series, and
4-Series Li-Ion or Li-Polymer Cell Battery Pack
Manager and Protection
Next-Generation Patented Impedance Track™
Technology Accurately Measures Available
Charge in Li-Ion and Li-Polymer Batteries
High Side N-CH Protection FET Drive
Integrated Cell Balancing While Charging or At
Rest
Suitable for Batteries Between 100 mAh and
29 Ah
Full Array of Programmable Protection Features
– Voltage
– Current
– Temperature
– Charge Timeout
– CHG/DSG FETs
– AFE
Sophisticated Charge Algorithms
– JEITA
– Enhanced Charging
– Adaptive Charging
– Cell Balancing
Supports TURBO Mode 2.0
Supports Battery Trip Point (BTP)
Diagnostic Lifetime Data Monitor and Black Box
Recorder
LED Display
Supports Two-Wire SMBus v1.1 Interface
SHA-1 Authentication
IATA Support
Compact Package: 32-Lead QFN (RSM)
2 level
protector
1
VC2
Cell 3
VC2
DISP
Cell 2
VC1
SMBD
SMBC
PBI
VSS SRP SRN TS1 TS2 TS3 TS4 BTP PRES
VC1
Cell 1
SMBD
SMBC
PRES
BTP
PACK–
Copyright © 2017, Texas Instruments Incorporated
2 Applications
•
•
•
•
Tablets
Drones
UPS/Battery Backup Systems
Medical Equipment
1
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
Table of Contents
1
2
3
4
5
6
7
Features ..................................................................
Applications ...........................................................
Description .............................................................
Revision History.....................................................
Description (continued).........................................
Pin Configuration and Functions .........................
Specifications.........................................................
7.1
7.2
7.3
7.4
7.5
7.6
7.7
7.8
7.9
7.10
7.11
7.12
7.13
7.14
7.15
7.16
7.17
7.18
7.19
7.20
7.21
7.22
7.23
7.24
7.25
7.26
7.27
7.28
7.29
7.30
7.31
Low-Frequency Oscillator .....................................
Voltage Reference 1 .............................................
Voltage Reference 2 .............................................
Instruction Flash....................................................
Data Flash.............................................................
OCD, SCC, SCD1, SCD2 Current Protection
Thresholds ...............................................................
7.32 Timing Requirements: OCD, SCC, SCD1, SCD2
Current Protection Timing ........................................
7.33 Timing Requirements: SMBus ..............................
7.34 Timing Requirements: SMBus XL.........................
7.35 Typical Characteristics ..........................................
1
1
1
2
3
3
7
Absolute Maximum Ratings ...................................... 7
ESD Ratings.............................................................. 7
Recommended Operating Conditions....................... 8
Thermal Information .................................................. 8
Supply Current .......................................................... 8
Power Supply Control ............................................... 9
AFE Power-On Reset ............................................... 9
AFE Watchdog Reset and Wake Timer.................... 9
Current Wake Comparator........................................ 9
VC1, VC2, VC3, VC4, BAT, PACK ....................... 10
SMBD, SMBC ....................................................... 10
PRES, BTP_INT, DISP ........................................ 10
LEDCNTLA, LEDCNTLB, LEDCNTLC ................ 11
Coulomb Counter .................................................. 11
CC Digital Filter..................................................... 11
ADC....................................................................... 11
ADC Digital Filter .................................................. 12
CHG, DSG FET Drive ........................................... 12
PCHG FET Drive .................................................. 13
FUSE Drive ........................................................... 13
Internal Temperature Sensor ................................ 13
TS1, TS2, TS3, TS4.............................................. 13
PTC, PTCEN......................................................... 14
Internal 1.8-V LDO ................................................ 14
High-Frequency Oscillator..................................... 14
8
16
16
17
17
19
Detailed Description ............................................ 22
8.1
8.2
8.3
8.4
9
14
15
15
15
15
Overview .................................................................
Functional Block Diagram ......................................
Feature Description.................................................
Device Functional Modes........................................
22
22
23
26
Applications and Implementation ...................... 27
9.1 Application Information .......................................... 27
9.2 Typical Applications ................................................ 28
10 Power Supply Recommendations ..................... 39
11 Layout................................................................... 39
11.1 Layout Guidelines ................................................. 39
11.2 Layout Example .................................................... 41
12 Device and Documentation Support ................. 43
12.1
12.2
12.3
12.4
12.5
12.6
Documentation Support ........................................
Receiving Notification of Documentation Updates
Community Resources..........................................
Trademarks ...........................................................
Electrostatic Discharge Caution ............................
Glossary ................................................................
43
43
43
43
43
43
13 Mechanical, Packaging, and Orderable
Information ........................................................... 43
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
2
Date
Revision
Notes
June 2017
*
Initial Release
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
5 Description (continued)
The bq40z50-R2 device supports TURBO Mode 2.0 by providing the available max power and max current to the
host system. The device also supports Battery Trip Point to send a BTP interrupt signal to the host system at the
preset state of charge thresholds.
The bq40z50-R2 provides software-based 1st- and 2nd-level safety protection against overvoltage, undervoltage,
overcurrent, short-circuit current, overload, and overtemperature conditions, as well as other pack- and cellrelated faults.
SHA-1 authentication, with secure memory for authentication keys, enables identification of genuine battery
packs.
The compact 32-lead QFN package minimizes solution cost and size for smart batteries while providing
maximum functionality and safety for battery gauging applications.
6 Pin Configuration and Functions
BAT
CHG
PCHG
NC
DSG
PACK
VCC
FUSE
32
31
30
29
28
27
26
25
RSM Package
32-Pin VQFN with Exposed Thermal Pad
Top View
PBI
1
24
PTCEN
VC4
2
23
PTC
VC3
3
22
LEDCNTLC
VC2
4
21
LEDCNTLB
VC1
5
20
LEDCNTLA
SRN
6
19
SMBC
NC
7
18
SMBD
SRP
8
17
DISP
Thermal
16
PRES or SHUTDN
13
TS4
15
12
TS3
14
11
TS2
NC
10
TS1
BTP_INT
9
VSS
Pad
Not to scale
Pin Functions
PIN NUMBER
(1)
PIN NAME
TYPE
P
(1)
DESCRIPTION
1
PBI
Power supply backup input pin
2
VC4
IA
Sense voltage input pin for the most positive cell, and balance current input
for the most positive cell
3
VC3
IA
Sense voltage input pin for the second-most positive cell, balance current
input for the second-most positive cell, and return balance current for the
most positive cell
4
VC2
IA
Sense voltage input pin for the third-most positive cell, balance current input
for the third-most positive cell, and return balance current for the secondmost positive cell
5
VC1
IA
Sense voltage input pin for the least positive cell, balance current input for
the least positive cell, and return balance current for the third-most positive
cell
P = Power Connection, O = Digital Output, AI = Analog Input, I = Digital Input, I/OD = Digital Input/Output
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
3
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
Pin Functions (continued)
PIN NUMBER
4
PIN NAME
TYPE
I
DESCRIPTION
Analog input pin connected to the internal coulomb counter peripheral for
integrating a small voltage between SRP and SRN where SRP is the top of
the sense resistor.
6
SRN
7
NC
8
SRP
I
Analog input pin connected to the internal coulomb counter peripheral for
integrating a small voltage between SRP and SRN where SRP is the top of
the sense resistor.
9
VSS
P
Device ground
10
TS1
IA
Temperature sensor 1 thermistor input pin
11
TS2
IA
Temperature sensor 2 thermistor input pin
12
TS3
IA
Temperature sensor 3 thermistor input pin
13
TS4
IA
Temperature sensor 4 thermistor input pin
14
NC
—
Not internally connected
15
BTP_INT
O
Battery Trip Point (BTP) interrupt output
16
PRES or SHUTDN
I
Host system present input for removable battery pack or emergency system
shutdown input for embedded pack. A pullup is not required for this pin.
17
DISP
—
18
SMBD
I/OD
SMBus data pin
19
SMBC
I/OD
SMBus clock pin
20
LEDCNTLA
—
LED display segment that drives the external LEDs depending on the
firmware configuration
21
LEDCNTLB
—
LED display segment that drives the external LEDs depending on the
firmware configuration
22
LEDCNTLC
—
LED display segment that drives the external LEDs depending on the
firmware configuration
23
PTC
IA
Safety PTC thermistor input pin. To disable, connect both PTC and PTCEN
to VSS.
24
PTCEN
IA
Safety PTC thermistor enable input pin. Connect to BAT. To disable, connect
both PTC and PTCEN to VSS.
25
FUSE
O
Fuse drive output pin. Connect to VSS if not used.
26
VCC
P
Secondary power supply input
27
PACK
IA
Pack sense input pin
28
DSG
O
NMOS Discharge FET drive output pin
29
NC
—
Not internally connected
30
PCHG
O
PMOS Precharge FET drive output pin
31
CHG
O
NMOS Charge FET drive output pin
32
BAT
P
Primary power supply input pin
—
Not internally connected
Display control for LEDs
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
VC4
BAT
VCC
CDEN4
PACK
VC3
+
–
3.1 V
BATDET
ENVCC
CDEN3
PACK
Detector
VC2
PACKDET
PBI
Reference
System
Shutdown
Latch
1.8 V
Domain
VC1
BAT
Control
Power Supply Control
ADC
CDEN2
SHOUT
ENBAT
ADC Mux
SHUTDOWN
CDEN1
Cell Balancing
VCC
CHGEN
BAT
2 kΩ
CHG
Pump
CHG
8 kΩ
2 kΩ
PCHG
CHGOFF
PCHGEN
Pre-Charge Drive
PACK
BAT
DSGEN
BAT
DSG
Pump
ZVCD
2 kΩ
DSG
CHGEN
BAT
DSGOFF
CHG
Pump
VCC
ZVCHGEN
CHG, DSG Drive
Zero-Volt Charge
Figure 1. Pin Equivalent Diagram 1
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
5
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
1.8 V
ADTHx
BAT
FUSEWKPUP
18 kΩ
2 kΩ
ADC Mux
TS1,2,3,4
ADC
FUSEEN
150 nA
2 kΩ
FUSE
1.8 V
1.8 V
100 kΩ
FUSEDIG
RCWKPUP
RCPUP
FUSE Drive
1 kΩ
RCIN
RCOUT
SMBCIN
100 kΩ
SMBC
Thermistor Inputs
SMBCOUT
SMBCEN
1 MΩ
PBI
100 kΩ
SMBDIN
RHOEN
SMBDOUT
10 kΩ
PRES
SMBD
SMBDEN
1 MΩ
SMBus Interface
RHOUT
100 kΩ
RHIN
High-Voltage GPIO
PTCEN
BAT
30 kΩ
PTC
RLOEN
PTC
Comparator
PTC
Counter
PTC
Latch
PTCDIG
290 nA
LED1, 2, 3
22.5 mA
RLOUT
100 kΩ
RLIN
LED Drive
PTC Detection
Figure 2. Pin Equivalent Diagram 2
6
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
10 Ω
VC4
CHANx
Φ2
3.8 kΩ
1.9 MΩ
SRP
ADC Mux
Φ1
ADC
Φ2
3.8 kΩ
0.1 MΩ
SRN
Comparator
Array
Φ1
Φ2
10 Ω
100 Ω
PACK
Φ1
Coulomb
Counter
Φ2
CHANx
100 Ω
Φ1
1.9 MΩ
ADC Mux
ADC
0.1 MΩ
OCD, SCC, SCD Comparators and Coulomb Counter
VC4 and PACK Dividers
Figure 3. Pin Equivalent Diagram 3
7 Specifications
7.1 Absolute Maximum Ratings
Over-operating free-air temperature range (unless otherwise noted) (1)
Supply voltage range,
VCC
Input voltage range,
VIN
Output voltage range,
VO
MIN
MAX
UNIT
BAT, VCC, PBI
–0.3
30
V
PACK, SMBC, SMBD, PRES or SHUTDN, BTP_INT, DISP
–0.3
30
V
TS1, TS2, TS3, TS4
–0.3
VREG + 0.3
V
PTC, PTCEN, LEDCNTLA, LEDCNTLB, LEDCNTLC
–0.3
VBAT + 0.3
V
SRP, SRN
–0.3
0.3
V
VC4
VC3 – 0.3
VC3 + 8.5, or
VSS + 30
V
VC3
VC2 – 0.3
VC2 + 8.5, or
VSS + 30
V
VC2
VC1 – 0.3
VC1 + 8.5, or
VSS + 30
V
VC1
VSS – 0.3
VSS + 8.5, or
VSS + 30
V
CHG, DSG
–0.3
32
PCHG, FUSE
–0.3
30
V
50
mA
150
°C
300
°C
Maximum VSS current, ISS
Storage temperature, TSTG
–65
Lead temperature (soldering, 10 s), TSOLDER
(1)
Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating
conditions is not implied. Exposure to absolute–maximum–rated conditions for extended periods may affect device reliability.
7.2 ESD Ratings
VALUE
V(ESD)
(1)
(2)
Electrostatic
discharge
Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)
±2000
Charged-device model (CDM), per JEDEC specification JESD22-C101 (2)
±500
UNIT
V
JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
7
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
7.3 Recommended Operating Conditions
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
MIN
VCC
Supply voltage
BAT, VCC, PBI
VSHUTDOWN–
Shutdown voltage
VPACK < VSHUTDOWN–
VSHUTDOWN+
Start-up voltage
VPACK > VSHUTDOWN– + VHYS
VHYS
Shutdown voltage
hysteresis
VSHUTDOWN+ – VSHUTDOWN–
NOM
MAX
2.2
Input voltage range
V
1.8
2.0
2.2
V
2.05
2.25
2.45
V
250
mV
PACK, SMBC, SMBD, PRES, BTP_IN, DISP
VIN
UNIT
26
26
TS1, TS2, TS3, TS4
VREG
PTC, PTCEN, LEDCNTLA, LEDCNTLB, LEDCNTLC
VBAT
SRP, SRN
–0.2
0.2
VC4
VVC3
VVC3 + 5
VC3
VVC2
VVC2 + 5
VC2
VVC1
VVC1 + 5
VC1
VVSS
VVSS + 5
VO
Output voltage
range
CPBI
External PBI
capacitor
2.2
TOPR
Operating
temperature
–40
CHG, DSG, PCHG, FUSE
26
V
V
µF
85
°C
7.4 Thermal Information
bq40z50-R2
THERMAL METRIC
(1)
RSM (QFN)
UNIT
32 PINS
RθJA, High K
Junction-to-ambient thermal resistance
47.4
°C/W
RθJC(top)
Junction-to-case(top) thermal resistance
40.3
°C/W
RθJB
Junction-to-board thermal resistance
14.7
°C/W
ψJT
Junction-to-top characterization parameter
0.8
°C/W
ψJB
Junction-to-board characterization parameter
14.4
°C/W
RθJC(bottom)
Junction-to-case(bottom) thermal resistance
3.8
°C/W
(1)
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
7.5 Supply Current
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 20 V (unless otherwise noted)
PARAMETER
INORMAL
NORMAL mode
ISLEEP
SLEEP mode
ISHUTDOWN
SHUTDOWN mode
8
TEST CONDITIONS
CHG on. DSG on, no Flash write
MIN
TYP
336
CHG off, DSG on, no SBS communication
75
CHG off, DSG off, no SBS communication
52
1.6
Submit Documentation Feedback
MAX
UNIT
µA
µA
µA
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
7.6 Power Supply Control
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
VSWITCHOVER–
BAT to VCC
switchover
voltage
VBAT < VSWITCHOVER–
VSWITCHOVER+
VCC to BAT
switchover
voltage
VBAT > VSWITCHOVER– + VHYS
VHYS
Switchover
VSWITCHOVER+ – VSWITCHOVER–
voltage hysteresis
Input Leakage
current
ILKG
MIN
TYP
MAX
1.95
2.1
2.2
V
2.9
3.1
3.25
V
1000
UNIT
mV
BAT pin, BAT = 0 V, VCC = 25 V, PACK = 25 V
1
PACK pin, BAT = 25 V, VCC = 0 V, PACK = 0 V
1
BAT and PACK terminals, BAT = 0 V, VCC = 0 V, PACK
= 0 V, PBI = 25 V
1
µA
7.7 AFE Power-On Reset
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
VREGIT–
Negative-going
voltage input
VREG
VHYS
Power-on reset
hysteresis
VREGIT+ – VREGIT–
tRST
Power-on reset
time
MIN
TYP
MAX
UNIT
1.51
1.55
1.59
V
70
100
130
mV
200
300
400
µs
7.8 AFE Watchdog Reset and Wake Timer
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
372
500
628
tWDT = 1000
744
1000
1256
tWDT = 2000
1488
2000
2512
tWDT = 4000
2976
4000
5024
tWAKE = 250
186
250
314
tWAKE = 500
372
500
628
tWAKE = 1000
744
1000
1256
tWAKE = 512
1488
2000
2512
409
512
614
tWDT = 500
AFE watchdog
timeout
tWDT
tWAKE
AFE wake timer
tFETOFF
FET off delay after
reset
tFETOFF = 512
UNIT
ms
ms
ms
7.9 Current Wake Comparator
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
VWAKE
Wake voltage
threshold
VWAKE(DRIFT)
Temperature drift
of VWAKE accuracy
MIN
TYP
MAX
VWAKE = ±0.625 mV
TEST CONDITIONS
±0.3
±0.625
±0.9
VWAKE = ±1.25 mV
±0.6
±1.25
±1.8
VWAKE = ±2.5 mV
±1.2
±2.5
±3.6
VWAKE = ±5 mV
±2.4
±5.0
±7.2
0.5%
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
UNIT
mV
°C
9
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
Current Wake Comparator (continued)
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
tWAKE
Time from
application of
current to wake
interrupt
tWAKE(SU)
Wake comparator
startup time
TEST CONDITIONS
MIN
TYP
500
MAX
UNIT
700
µs
1000
µs
7.10 VC1, VC2, VC3, VC4, BAT, PACK
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
0.1980
0.2000
0.2020
BAT–VSS, PACK–VSS
0.049
0.050
0.051
VREF2
0.490
0.500
0.510
VC1–VSS, VC2–VC1, VC3–VC2, VC4–VC3
K
Scaling factor
VC1–VSS, VC2–VC1, VC3–VC2, VC4–VC3
–0.2
5
BAT–VSS, PACK–VSS
–0.2
20
VIN
Input voltage range
ILKG
Input leakage current
VC1, VC2, VC3, VC4, cell balancing off, cell detach
detection off, ADC multiplexer off
RCB
Internal cell balance
resistance
RDS(ON) for internal FET switch at 2 V < VDS < 4 V
ICD
Internal cell detach
check current
VCx > VSS + 0.8 V
30
50
UNIT
—
V
1
µA
200
Ω
70
µA
7.11 SMBD, SMBC
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
1.3
UNIT
VIH
Input voltage high
SMBC, SMBD, VREG = 1.8 V
VIL
Input voltage low
SMBC, SMBD, VREG = 1.8 V
0.8
V
V
VOL
Output low voltage
SMBC, SMBD, VREG = 1.8 V, IOL = 1.5 mA
0.4
V
CIN
Input capacitance
ILKG
Input leakage current
1
µA
RPD
Pulldown resistance
1.3
MΩ
5
0.7
1.0
pF
7.12 PRES, BTP_INT, DISP
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
VIH
High-level input
VIL
Low-level input
VOH
Output voltage high
VOL
Output voltage low
CIN
Input capacitance
ILKG
Input leakage current
RO
Output reverse
resistance
10
TEST CONDITIONS
MIN
TYP
MAX
1.3
V
0.55
VBAT > 5.5 V, IOH = –0 µA
3.5
VBAT > 5.5 V, IOH = –10 µA
1.8
0.4
5
Submit Documentation Feedback
V
pF
1
8
V
V
IOL = 1.5 mA
Between PRES or BTP_INT or DISP and PBI
UNIT
µA
kΩ
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
7.13 LEDCNTLA, LEDCNTLB, LEDCNTLC
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
VIH
High-level input
VIL
Low-level input
MIN
TYP
MAX
UNIT
1.45
V
0.55
VOH
Output voltage high
VBAT > 3.0 V, IOH = –22.5 mA
VOL
Output voltage low
IOL = 1.5 mA
ISC
High level output
current protection
IOL
Low level output
current
VBAT > 3.0 V, VOH = 0.4 V
ILEDCNTLx
Current matching
between LEDCNTLx
VBAT = VLEDCNTLx + 2.5 V
CIN
Input capacitance
ILKG
Input leakage current
fLEDCNTLx
Frequency of LED
pattern
V
VBAT –
1.6
V
0.4
V
–30
–45
–6 0
mA
15.75
22.5
29.25
mA
±1%
20
pF
1
µA
124
Hz
7.14 Coulomb Counter
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
Input voltage range
Full scale range
Integral nonlinearity (1)
16-bit, best fit over input voltage range
Offset error
Offset error drift
Gain error
15-bit + sign, over input voltage range
Gain error drift
15-bit + sign, over input voltage range
TYP
MAX
0.1
–VREF1/10
VREF1/10
UNIT
V
V
±5.2
±22.3
16-bit, Post-calibration
±5
±10
µV
15-bit + sign, Post-calibration
0.2
0.3
µV/°C
±0.2%
±0.8%
Effective input resistance
(1)
MIN
–0.1
150
LSB
FSR
PPM/°C
2.5
N
MΩ
15
1 LSB = VREF1/(10 × 2 ) = 1.215/(10 × 2 ) = 3.71 µV
7.15 CC Digital Filter
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
Conversion time
Single conversion
Effective resolution
Single conversion
MIN
TYP
MAX
UNIT
250
ms
15
Bits
7.16 ADC
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
Input voltage range
Full scale range
Integral nonlinearity (1)
(1)
TEST CONDITIONS
MIN
TYP
MAX
Internal reference (VREF1)
–0.2
1
External reference (VREG)
–0.2
0.8 × VREG
VFS = VREF1 or VREG
–VFS
VFS
16-bit, best fit, –0.1 V to 0.8 × VREF1
16-bit, best fit, –0.2 V to –0.1 V
±6.6
±13.1
UNIT
V
V
LSB
1 LSB = VREF1/(2N) = 1.225/(215) = 37.4 µV (when tCONV = 31.25 ms)
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
11
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
ADC (continued)
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
Offset error (2)
16-bit, Post-calibration, VFS = VREF1
Offset error drift
16-bit, Post-calibration, VFS = VREF1
Gain error
16-bit, –0.1 V to 0.8 × VFS
Gain error drift
16-bit, –0.1 V to 0.8 × VFS
Effective input resistance
(2)
MIN
TYP
MAX
UNIT
±67
±157
µV
0.6
3
±0.2%
±0.8%
150
8
µV/°C
FSR
PPM/°C
MΩ
For VC1–VSS, VC2–VC1, VC3–VC2, VC4–VC3, VC4–VSS, PACK–VSS, and VREF1/2, the offset error is multiplied by (1/ADC
multiplexer scaling factor (K)).
7.17 ADC Digital Filter
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
Conversion time
TEST CONDITIONS
MIN
Single conversion
31.25
Single conversion
15.63
Single conversion
7.81
Single conversion
Resolution
Effective resolution
TYP
MAX
UNIT
ms
1.95
No missing codes
16
With sign, tCONV = 31.25 ms
14
15
Bits
With sign, tCONV = 15.63 ms
13
14
With sign, tCONV = 7.81 ms
11
12
With sign, tCONV = 1.95 ms
9
10
Bits
7.18 CHG, DSG FET Drive
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
Output voltage
ratio
V(FETON)
V(FETOFF)
tR
tF
12
TEST CONDITIONS
MIN
TYP
MAX
RatioDSG = (VDSG – VBAT)/VBAT, 2.2 V < VBAT < 4.92 V,
10 MΩ between PACK and DSG
2.133
2.333
2.433
RatioCHG = (VCHG – VBAT)/VBAT, 2.2 V < VBAT < 4.92 V,
10 MΩ between BAT and CHG
2.133
2.333
2.433
10.5
11.5
12
10.5
11.5
12
VDSG(ON) = VDSG – VBAT, VBAT ≥ 4.92 V, 10 MΩ between
PACK and DSG, VBAT = 18 V
Output voltage,
CHG and DSG on VCHG(ON) = VCHG – VBAT, VBAT ≥ 4.92 V, 10 MΩ between
BAT and CHG, VBAT = 18 V
VDSG(OFF) = VDSG – VPACK, 10 MΩ between PACK and
Output voltage,
DSG
CHG and DSG off
VCHG(OFF) = VCHG – VBAT, 10 MΩ between BAT and CHG
Rise time
Fall time
—
V
–0.4
0.4
–0.4
0.4
VDSG from 0% to 35% VDSG(ON)(TYP), VBAT ≥ 2.2 V, CL =
4.7 nF between DSG and PACK, 5.1 kΩ between DSG
and CL, 10 MΩ between PACK and DSG
200
VCHG from 0% to 35% VCHG(ON)(TYP), VBAT ≥ 2.2 V, CL =
4.7 nF between CHG and BAT, 5.1 kΩ between CHG
and CL, 10 MΩ between BAT and CHG
200
500
VDSG from VDSG(ON)(TYP) to 1 V, VBAT ≥ 2.2 V, CL = 4.7 nF
between DSG and PACK, 5.1 kΩ between DSG and CL,
10 MΩ between PACK and DSG
40
300
VCHG from VCHG(ON)(TYP) to 1 V, VBAT ≥ 2.2 V, CL = 4.7
nF between CHG and BAT, 5.1 kΩ between CHG and
CL, 10 MΩ between BAT and CHG
40
200
Submit Documentation Feedback
UNIT
V
500
µs
µs
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
7.19 PCHG FET Drive
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
V(FETON)
Output voltage,
PCHG on
VPCHG(ON) = VVCC – VPCHG, 10 MΩ between VCC and
PCHG
V(FETOFF)
Output voltage,
PCHG off
VPCHG(OFF) = VVCC – VPCHG, 10 MΩ between VCC and
PCHG
tR
Rise time
VPCHG from 10% to 90% VPCHG(ON)(TYP), VVCC ≥ 8 V, CL =
4.7 nF between PCHG and VCC, 5.1 kΩ between PCHG
and CL, 10 MΩ between VCC and CHG
tF
Fall time
VPCHG from 90% to 10% VPCHG(ON)(TYP), VCC ≥ 8 V, CL =
4.7 nF between PCHG and VCC, 5.1 kΩ between PCHG
and CL, 10 MΩ between VCC and CHG
MIN
TYP
MAX
6
7
8
V
0.4
V
40
200
µs
40
200
µs
–0.4
UNIT
7.20 FUSE Drive
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
VOH
Output voltage
high
VIH
High-level input
IAFEFUSE(PU)
Internal pullup
current
RAFEFUSE
Output impedance
CIN
Input capacitance
tDELAY
Fuse trip detection
delay
tRISE
Fuse output rise
time
MIN
TYP
MAX
VBAT ≥ 8 V, CL = 1 nF, IAFEFUSE = 0 µA
6
7
8.65
VBAT < 8 V, CL = 1 nF, IAFEFUSE = 0 µA
VBAT – 0.1
1.5
VBAT ≥ 8 V, VAFEFUSE = VSS
2
UNIT
V
VBAT
2.0
2.5
V
150
330
nA
2.6
3.2
kΩ
5
128
VBAT ≥ 8 V, CL = 1 nF, VOH = 0 V to 5 V
5
pF
256
µs
20
µs
7.21 Internal Temperature Sensor
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
VTEMP
TEST CONDITIONS
MIN
TYP
MAX
Internal
VTEMPP
temperature
sensor voltage drift VTEMPP – VTEMPN, assured by design
–1.9
–2.0
–2.1
0.177
0.178
0.179
UNIT
mV/°C
7.22 TS1, TS2, TS3, TS4
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
TS1, TS2, TS3, TS4, VBIAS = VREF1
–0.2
0.8 × VREF1
TS1, TS2, TS3, TS4, VBIAS = VREG
–0.2
0.8 × VREG
UNIT
VIN
Input voltage
range
RNTC(PU)
Internal pullup
resistance
TS1, TS2, TS3, TS4
14.4
18
21.6
kΩ
RNTC(DRIFT)
Resistance drift
over
temperature
TS1, TS2, TS3, TS4
–360
–280
–200
PPM/°C
V
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
13
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
7.23 PTC, PTCEN
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
1.2
2.5
3.95
MΩ
RPTC(TRIP)
PTC trip
resistance
VPTC(TRIP)
PTC trip voltage
VPTC(TRIP) = VPTCEN – VPTC
200
500
890
mV
IPTC
Internal PTC
current bias
TA = –40°C to 110°C
200
290
350
nA
tPTC(DELAY)
PTC delay time
TA = –40°C to 110°C
40
80
145
ms
7.24 Internal 1.8-V LDO
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
1.6
1.8
2.0
VREG
Regulator voltage
ΔVO(TEMP)
Regulator output
over temperature
ΔVREG/ΔTA, IREG = 10 mA
ΔVO(LINE)
Line regulation
ΔVREG/ΔVBAT, VBAT = 10 mA
–0 .6%
0.5%
ΔVO(LOAD)
Load regulation
ΔVREG/ΔIREG, IREG = 0 mA to 10 mA
–1.5%
1.5%
IREG
Regulator output
current limit
VREG = 0.9 × VREG(NOM), VIN > 2.2 V
20
ISC
Regulator shortcircuit current limit
VREG = 0 × VREG(NOM)
25
PSRRREG
Power supply
rejection ratio
ΔVBAT/ΔVREG, IREG = 10 mA ,VIN > 2.5 V, f = 10 Hz
VSLEW
Slew rate
enhancement
voltage threshold
VREG
UNIT
V
±0.25%
1.58
mA
40
55
mA
40
dB
1.65
V
7.25 High-Frequency Oscillator
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
fHFO
TEST CONDITIONS
MIN
TYP
TA = –20°C to 70°C, includes frequency drift
–2.5%
±0.25%
2.5%
TA = –40°C to 85°C, includes frequency drift
–3.5%
±0.25%
3.5%
Operating frequency
fHFO(ERR)
tHFO(SU)
Frequency error
Start-up time
MAX
16.78
TA = –20°C to 85°C, oscillator frequency within
+/–3% of nominal
oscillator frequency within +/–3% of nominal
UNIT
MHz
4
ms
100
µs
7.26 Low-Frequency Oscillator
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
fLFO
MIN
Operating frequency
fLFO(ERR)
Frequency error
fLFO(FAIL)
Failure detection
frequency
14
TEST CONDITIONS
TYP
MAX
262.144
kHz
TA = –20°C to 70°C, includes frequency drift
–1.5%
±0.25%
1.5%
TA = –40°C to 85°C, includes frequency drift
–2.5
±0.25
2.5
30
80
100
Submit Documentation Feedback
UNIT
kHz
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
7.27 Voltage Reference 1
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
VREF1
Internal reference
voltage
VREF1(DRIFT)
Internal reference
voltage drift
TEST CONDITIONS
TA = 25°C, after trim
MIN
TYP
MAX
UNIT
1.21
1.215
1.22
V
TA = 0°C to 60°C, after trim
±50
TA = –40°C to 85°C, after trim
±80
PPM/°C
7.28 Voltage Reference 2
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
VREF2
Internal reference
voltage
VREF2(DRIFT)
Internal reference
voltage drift
TEST CONDITIONS
TA = 25°C, after trim
MIN
TYP
MAX
UNIT
1.22
1.225
1.23
V
TA = 0°C to 60°C, after trim
±50
TA = –40°C to 85°C, after trim
±80
PPM/°C
7.29 Instruction Flash
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
Data retention
Flash programming
write cycles
MIN
TYP
MAX
UNIT
10
Years
1000
Cycles
tPROGWORD
Word programming
time
TA = –40°C to 85°C
40
µs
tMASSERASE
Mass-erase time
TA = –40°C to 85°C
40
ms
tPAGEERASE
Page-erase time
TA = –40°C to 85°C
40
ms
IFLASHREAD
Flash-read current
TA = –40°C to 85°C
2
mA
IFLASHWRITE
Flash-write current
TA = –40°C to 85°C
5
mA
IFLASHERASE
Flash-erase current
TA = –40°C to 85°C
15
mA
7.30 Data Flash
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
Data retention
Flash programming
write cycles
MIN
TYP
MAX
UNIT
10
Years
20000
Cycles
tPROGWORD
Word programming
time
TA = –40°C to 85°C
40
µs
tMASSERASE
Mass-erase time
TA = –40°C to 85°C
40
ms
tPAGEERASE
Page-erase time
TA = –40°C to 85°C
40
ms
IFLASHREAD
Flash-read current
TA = –40°C to 85°C
1
mA
IFLASHWRITE
Flash-write current
TA = –40°C to 85°C
5
mA
IFLASHERASE
Flash-erase current
TA = –40°C to 85°C
15
mA
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
15
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
7.31 OCD, SCC, SCD1, SCD2 Current Protection Thresholds
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
VOCD = VSRP – VSRN, AFE PROTECTION
CONTROL[RSNS] = 1
OCD detection
threshold voltage range VOCD = VSRP – VSRN, AFE PROTECTION
CONTROL[RSNS] = 0
VOCD
OCD detection
threshold voltage
program step
ΔVOCD
SCC detection
threshold voltage
program step
ΔVSCC
SCD1 detection
threshold voltage
program step
ΔVSCD1
VSCD2
SCD2 detection
threshold voltage
program step
ΔVSCD2
VOFFSET
OCD, SCC, and SCDx
offset error
VSCALE
OCD, SCC, and SCDx
scale error
–100
–8.3
–50
–2.78
mV
44.4
200
22.2
100
mV
VSCC = VSRP – VSRN, AFE PROTECTION
CONTROL[RSNS] = 1
22.2
VSCC = VSRP – VSRN, AFE PROTECTION
CONTROL[RSNS] = 0
11.1
mV
–44.4
–200
–22.2
–100
mV
VSCD1 = VSRP – VSRN, AFE PROTECTION
CONTROL[RSNS] = 1
–22.2
VSCD1 = VSRP – VSRN, AFE PROTECTION
CONTROL[RSNS] = 0
–11.1
mV
–44.4
–200
–22.2
–100
mV
VSCD2 = VSRP – VSRN, AFE PROTECTION
CONTROL[RSNS] = 1
–22.2
VSCD2 = VSRP – VSRN, AFE PROTECTION
CONTROL[RSNS] = 0
–11.1
Post-trim
No trim
Post-trim
UNIT
mV
VOCD = VSRP – VSRN, AFE PROTECTION
CONTROL[RSNS] = 0
VSCD2 = VSRP – VSRN, AFE PROTECTION
CONTROL[RSNS] = 1
SCD2 detection
threshold voltage range VSCD2 = VSRP – VSRN, AFE PROTECTION
CONTROL[RSNS] = 0
MAX
–16.6
–5.56
VSCD1 = VSRP – VSRN, AFE PROTECTION
CONTROL[RSNS] = 1
SCD1 detection
threshold voltage range VSCD1 = VSRP – VSRN, AFE PROTECTION
CONTROL[RSNS] = 0
VSCD1
TYP
VOCD = VSRP – VSRN, AFE PROTECTION
CONTROL[RSNS] = 1
VSCC = VSRP – VSRN, AFE PROTECTION
CONTROL[RSNS] = 1
SCC detection
threshold voltage range VSCC = VSRP – VSRN, AFE PROTECTION
CONTROL[RSNS] = 0
VSCC
MIN
mV
–2.5
2.5
–10%
10%
–5%
5%
mV
—
7.32 Timing Requirements: OCD, SCC, SCD1, SCD2 Current Protection Timing
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
MIN
tOCD
OCD detection
delay time
ΔtOCD
OCD detection
delay time
program step
tSCC
SCC detection
delay time
ΔtSCC
SCC detection
delay time
program step
tSCD1
SCD1 detection
delay time
16
NOM
1
MAX
31
2
0
ms
ms
915
61
µs
µs
AFE PROTECTION CONTROL[SCDDx2] = 0
0
915
AFE PROTECTION CONTROL[SCDDx2] = 1
0
1850
Submit Documentation Feedback
UNIT
µs
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
Timing Requirements: OCD, SCC, SCD1, SCD2 Current Protection Timing (continued)
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
MIN
NOM
MAX
AFE PROTECTION CONTROL[SCDDx2] = 0
61
ΔtSCD1
SCD1 detection
delay time
program step
AFE PROTECTION CONTROL[SCDDx2] = 1
121
tSCD2
SCD2 detection
delay time
AFE PROTECTION CONTROL[SCDDx2] = 0
0
458
AFE PROTECTION CONTROL[SCDDx2] = 1
0
915
SCD2 detection
delay time
program step
AFE PROTECTION CONTROL[SCDDx2] = 0
30.5
ΔtSCD2
AFE PROTECTION CONTROL[SCDDx2] = 1
61
tDETECT
Current fault
detect time
VSRP – VSRN = VT – 3 mV for OCD, SCD1, and SC2,
VSRP – VSRN = VT + 3 mV for SCC
tACC
Current fault
delay time
accuracy
Max delay setting
UNIT
µs
µs
µs
160
–10%
µs
10%
7.33 Timing Requirements: SMBus
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
MIN
NOM
MAX
UNIT
100
kHz
fSMB
SMBus operating
frequency
SLAVE mode, SMBC 50% duty cycle
fMAS
SMBus master clock
frequency
MASTER mode, no clock low slave extend
tBUF
Bus free time between start
and stop
4.7
µs
tHD(START)
Hold time after (repeated)
start
4.0
µs
tSU(START)
Repeated start setup time
4.7
µs
tSU(STOP)
Stop setup time
4.0
µs
tHD(DATA)
Data hold time
300
ns
tSU(DATA)
Data setup time
250
ns
tTIMEOUT
Error signal detect time
25
tLOW
Clock low period
4.7
tHIGH
Clock high period
4.0
tR
Clock rise time
tF
Clock fall time
10
51.2
kHz
35
ms
µs
50
µs
10% to 90%
1000
ns
90% to 10%
300
ns
tLOW(SEXT)
Cumulative clock low slave
extend time
25
ms
tLOW(MEXT)
Cumulative clock low
master extend time
10
ms
7.34 Timing Requirements: SMBus XL
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
MIN
SLAVE mode
NOM
MAX
UNIT
400
kHz
fSMBXL
SMBus XL operating
frequency
tBUF
Bus free time between start
and stop
4.7
µs
tHD(START)
Hold time after (repeated)
start
4.0
µs
40
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
17
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
Timing Requirements: SMBus XL (continued)
Typical values stated where TA = 25°C and VCC = 14.4 V, Min/Max values stated where TA = –40°C to 85°C and VCC =
2.2 V to 26 V (unless otherwise noted)
MIN
tSU(START)
Repeated start setup time
4.7
tSU(STOP)
Stop setup time
4.0
tTIMEOUT
Error signal detect time
tLOW
tHIGH
NOM
MAX
UNIT
µs
µs
5
20
ms
Clock low period
20
µs
Clock high period
20
µs
TtR
tSU(STOP)p
TtF
TtF
TtBUFT
SMBC
SMBC
SMBD
SMBD
P
TtR
TtHIGHT
tHD(START)
TtLOWT
S
tHD(DATA)T
Start and Stop Condition
TtSU(DATA)
Wait and Hold Condition
tSU(START)T
TtTIMEOUT
SMBC
SMBC
SMBD
SMBD
S
Timeout Condition
Repeated Start Condition
Figure 4. SMBus Timing Diagram
18
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
7.35 Typical Characteristics
0.15
8.0
Max CC Offset Error
Min CC Offset Error
6.0
ADC Offset Error (µV)
CC Offset Error ( V)
0.10
0.05
0.00
±0.05
±0.10
4.0
2.0
0.0
±2.0
±4.0
±6.0
±0.15
Max ADC Offset Error
Min ADC Offset Error
±8.0
±40
±20
0
20
40
60
80
100
Temperature (ƒC)
120
±40
Figure 5. CC Offset Error vs. Temperature
20
40
60
80
100
120
C003
Figure 6. ADC Offset Error vs. Temperature
264
Low-Frequency Oscillator (kHz)
Reference Voltage (V)
0
Temperature (°C)
1.24
1.23
1.22
1.21
1.20
262
260
258
256
254
252
250
±40
0
±20
20
40
60
80
Temperature (ƒC)
100
±40
0
±20
20
40
60
80
Temperature (ƒC)
C006
Figure 7. Reference Voltage vs. Temperature
100
C007
Figure 8. Low-Frequency Oscillator vs. Temperature
16.9
±24.6
OCD Protection Threshold (mV)
High-Frequency Oscillator (MHz)
±20
C001
16.8
16.7
16.6
±24.8
±25.0
±25.2
±25.4
±25.6
±25.8
±40
±20
0
20
40
60
Temperature (ƒC)
80
100
120
±40
±20
0
20
40
60
80
100
Temperature (ƒC)
C008
120
C009
Threshold setting is –25 mV.
Figure 9. High-Frequency Oscillator vs. Temperature
Figure 10. Overcurrent Discharge Protection Threshold vs.
Temperature
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
19
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
Typical Characteristics (continued)
±86.0
SCD 1 Protection Threshold (mV)
SCC Protection Threshold (mV)
87.4
87.2
87.0
86.8
86.6
86.4
86.2
±86.2
±86.4
±86.6
±86.8
±87.0
±87.2
±40
±20
0
20
40
60
80
100
Temperature (ƒC)
120
±40
±20
0
C010
Threshold setting is 88.85 mV.
20
40
60
80
100
Temperature (ƒC)
120
C011
Threshold setting is –88.85 mV.
Figure 11. Short Circuit Charge Protection Threshold vs.
Temperature
Figure 12. Short Circuit Discharge 1 Protection Threshold
vs. Temperature
±172.9
Over-Current Delay Time (mS)
SCD 2 Protection Threshold (mV)
11.00
±173.0
±173.1
±173.2
±173.3
±173.4
±173.5
10.95
10.90
10.85
10.80
10.75
10.70
±173.6
±40
±20
0
20
40
60
80
100
Temperature (ƒC)
120
±40
Threshold setting is –177.7 mV.
20
40
60
80
100
120
C013
Threshold setting is 11 ms.
Figure 14. Overcurrent Delay Time vs. Temperature
480
452
450
SC Discharge 1 Delay Time ( S)
SC Charge Current Delay Time ( S)
0
Temperature (ƒC)
Figure 13. Short Circuit Discharge 2 Protection Threshold
vs. Temperature
448
446
444
442
440
438
436
434
432
460
440
420
400
±40
±20
0
20
40
60
Temperature (ƒC)
80
100
120
±40
±20
0
20
40
60
80
Temperature (ƒC)
C014
Threshold setting is 465 µs.
100
120
C015
Threshold setting is 465 µs (including internal delay).
Figure 15. Short Circuit Charge Current Delay Time vs.
Temperature
20
±20
C012
Figure 16. Short Circuit Discharge 1 Delay Time vs.
Temperature
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
Typical Characteristics (continued)
3.49825
2.4984
2.49835
3.4982
Cell Voltage (V)
Cell Voltage (V)
2.4983
2.49825
2.4982
2.49815
2.4981
3.49815
3.4981
3.49805
2.49805
3.498
2.498
±40
±20
0
20
40
60
80
100
Temperature (ƒC)
120
±40
±20
0
20
40
60
80
100
Temperature (ƒC)
C016
120
C017
This is the VCELL average for single cell.
Figure 17. VCELL Measurement at 2.5-V vs. Temperature
Figure 18. VCELL Measurement at 3.5-V vs. Temperature
4.24805
Measurement Current (mA)
99.25
Cell Voltage (V)
4.248
4.24795
4.2479
4.24785
4.2478
99.20
99.15
99.10
99.05
99.00
±40
±20
0
20
40
60
Temperature (ƒC)
80
100
120
±40
0
20
40
60
80
100
Temperature (ƒC)
C018
This is the VCELL average for single cell.
±20
120
C019
ISET = 100 mA
Figure 19. VCELL Measurement at 4.25-V vs. Temperature
Figure 20. I measured vs. Temperature
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
21
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
8 Detailed Description
8.1 Overview
The bq40z50-R2 device, incorporating patented Impedance Track™ technology, provides cell balancing while
charging or at rest. This fully integrated, single-chip, pack-based solution provides a rich array of features for gas
gauging, protection, and authentication for 1-series, 2-series, 3-series, and 4-series cell Li-Ion and Li-Polymer
battery packs, including a diagnostic lifetime data monitor and black box recorder.
Cell Detach
Detection
Wake
Comparator
PCHG
DSG
CHG
PBI
VCC
BAT
VSS
Cell, Stack,
Pack
Voltage
PACK
VC2
VC1
VC4
Cell
Balancing
VC3
8.2 Functional Block Diagram
Power Mode
Control
High Side
N-CH FET
Drive
P-CH
FET Drive
Power On
Reset
Zero Volt
Charge
Control
PTC
Overtemp
Short Circuit
Comparator
FUSE
Control
PTCEN
PTC
FUSE
SRP
SRN
Over
Current
Comparator
Voltage
Reference2
High
Voltage
I/O
NTC Bias
Random
Number
Generator
Watchdog
Timer
Internal
Temp
Sensor
LED Display
Drive I/O
TS1
TS2
TS3
ADC/CC
FRONTEND
ADC MUX
/PRES or /SHUTDN
/DISP
LEDCNTLC
LEDCNTLB
LEDCNTLA
TS4
Voltage
Reference1
BTP_INT
AFE Control
Low
Frequency
Oscillator
1.8V LDO
Regulator
AFE COM
Engine
SBS High
Voltage
Translation
I/O &
Interrupt
Controller
AFE COM
Engine
SBS COM
Engine
SMBD
SMBC
High
Frequency
Oscillator
Low Voltage
I/O
I/O
ADC/CC
Digital Filter
Data (8bit)
bqBMP
CPU
PMInstr
(8bit)
Timers &
PWM
DMAddr (16bit)
PMAddr
(16bit)
Program
Flash
EEPROM
Data Flash
EEPROM
Data
SRAM
Copyright © 2017, Texas Instruments Incorporated
22
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
8.3 Feature Description
8.3.1 Primary (1st Level) Safety Features
The bq40z50-R2 supports a wide range of battery and system protection features that can easily be configured.
See the bq40z50-R2 Technical Reference Manual (SLUUBK0) for detailed descriptions of each protection
function.
The primary safety features include:
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
Cell Overvoltage Protection
Cell Undervoltage Protection
Cell Undervoltage Protection Compensated
Overcurrent in Charge Protection
Overcurrent in Discharge Protection
Overload in Discharge Protection
Short Circuit in Charge Protection
Short Circuit in Discharge Protection
Overtemperature in Charge Protection
Overtemperature in Discharge Protection
Undertemperature in Charge Protection
Undertemperature in Discharge Protection
Overtemperature FET protection
Precharge Timeout Protection
Host Watchdog Timeout Protection
Fast Charge Timeout Protection
Overcharge Protection
Overcharging Voltage Protection
Overcharging Current Protection
Over Precharge Current Protection
8.3.2 Secondary (2nd Level) Safety Features
The secondary safety features of the bq40z50-R2 can be used to indicate more serious faults via the FUSE pin.
This pin can be used to blow an in-line fuse to permanently disable the battery pack from charging or
discharging. See the bq40z50-R2 Technical Reference Manual (SLUUBK0) for detailed descriptions of each
protection function.
The secondary safety features provide protection against:
• Safety Overvoltage Permanent Failure
• Safety Undervoltage Permanent Failure
• Safety Overtemperature Permanent Failure
• Safety FET Overtemperature Permanent Failure
• Qmax Imbalance Permanent Failure
• Impedance Imbalance Permanent Failure
• Capacity Degradation Permanent Failure
• Cell Balancing Permanent Failure
• Fuse Failure Permanent Failure
• PTC Permanent Failure
• Voltage Imbalance At Rest Permanent Failure
• Voltage Imbalance Active Permanent Failure
• Charge FET Permanent Failure
• Discharge FET Permanent Failure
• AFE Register Permanent Failure
• AFE Communication Permanent Failure
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
23
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
Feature Description (continued)
•
•
•
•
•
Second Level Protector Permanent Failure
Instruction Flash Checksum Permanent Failure
Open Cell Connection Permanent Failure
Data Flash Permanent Failure
Open Thermistor Permanent Failure
8.3.3 Charge Control Features
The bq40z50-R2 charge control features include:
•
•
•
•
•
•
•
Supports JEITA temperature ranges. Reports charging voltage and charging current according to the active
temperature range
Handles more complex charging profiles. Allows for splitting the standard temperature range into two subranges and allows for varying the charging current according to the cell voltage
Reports the appropriate charging current needed for constant current charging and the appropriate charging
voltage needed for constant voltage charging to a smart charger using SMBus broadcasts
Reduces the charge difference of the battery cells in a fully charged state of the battery pack gradually using
a voltage-based cell balancing algorithm during charging. A voltage threshold can be set up for cell balancing
to be active. This prevents fully charged cells from overcharging and causing excessive degradation and also
increases the usable pack energy by preventing premature charge termination.
Supports pre-charging/zero-volt charging
Supports charge inhibit and charge suspend if battery pack temperature is out of temperature range
Reports charging fault and also indicates charge status via charge and discharge alarms
8.3.4 Gas Gauging
The bq40z50-R2 uses the Impedance Track algorithm to measure and calculate the available capacity in battery
cells. The bq40z50-R2 accumulates a measure of charge and discharge currents and compensates the charge
current measurement for the temperature and state-of-charge of the battery. The bq40z50-R2 estimates selfdischarge of the battery and also adjusts the self-discharge estimation based on temperature. The device also
has TURBO Mode 2.0 support, which enables the bq40z50-R2 to provide the necessary data for the MCU to
determine what level of peak power consumption can be applied without causing a system reset or transient
battery voltage level spike to trigger termination flags. See the bq40z50-R2 Technical Reference Manual
(SLUUBK0) for further details.
8.3.5 Configuration
8.3.5.1 Oscillator Function
The bq40z50-R2 fully integrates the system oscillators and does not require any external components to support
this feature.
8.3.5.2 System Present Operation
The bq40z50-R2 checks the PRES pin periodically (1 s). If PRES input is pulled to ground by the external
system, the bq40z50-R2 detects this as system present.
8.3.5.3 Emergency Shutdown
For battery maintenance, the emergency shutdown feature enables a push button action connecting the
SHUTDN pin to shut down an embedded battery pack system before removing the battery. A high-to-low
transition of the SHUTDN pin signals the bq40z50-R2 to turn off the CHG and DSG FETs, disconnecting the
power from the system to safely remove the battery pack. The CHG and DSG FETs can be turned on again by
another high-to-low transition detected by the SHUTDN pin or when a data flash configurable timeout is reached.
8.3.5.4 1-Series, 2-Series, 3-Series, or 4-Series Cell Configuration
In a 1-series cell configuration, VC4 is shorted to VC, VC2, and VC1. In a 2-series cell configuration, VC4 is
shorted to VC3 and VC2. In a 3-series cell configuration, VC4 is shorted to VC3.
24
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
Feature Description (continued)
8.3.5.5 Cell Balancing
The device supports cell balancing by bypassing the current of each cell during charging or at rest. If the device's
internal bypass is used, up to 10 mA can be bypassed and multiple cells can be bypassed at the same time.
Higher cell balance current can be achieved by using an external cell balancing circuit. In external cell balancing
mode, only one cell at a time can be balanced.
The cell balancing algorithm determines the amount of charge needed to be bypassed to balance the capacity of
all cells.
8.3.6 Battery Parameter Measurements
8.3.6.1 Charge and Discharge Counting
The bq40z50-R2 uses an integrating delta-sigma analog-to-digital converter (ADC) for current measurement, and
a second delta-sigma ADC for individual cell and battery voltage and temperature measurement.
The integrating delta-sigma ADC measures the charge/discharge flow of the battery by measuring the voltage
drop across a small-value sense resistor between the SRP and SRN terminals. The integrating ADC measures
bipolar signals from –0.1 V to 0.1 V. The bq40z50-R2 detects charge activity when VSR = V(SRP) – V(SRN) is
positive, and discharge activity when VSR = V(SRP) – V(SRN) is negative. The bq40z50-R2 continuously integrates
the signal over time, using an internal counter. The fundamental rate of the counter is 0.26 nVh.
8.3.7 Battery Trip Point (BTP)
Required for WIN8 OS, the battery trip point (BTP) feature indicates when the RSOC of a battery pack has
depleted to a certain value set in a DF register. This feature enables a host to program two capacity-based
thresholds that govern the triggering of a BTP interrupt on the BTP_INT pin, and the setting or clearing of the
OperationStatus[BTP_INT] on the basis of RemainingCapacity().
An internal weak pullup is applied when the BTP feature is active. Depending on the system design, an external
pullup may be required to put on the BTP_INT pin. See PRES, BTP_INT, DISP for details.
8.3.8 Lifetime Data Logging Features
The bq40z50-R2 offers lifetime data logging for several critical battery parameters. The following parameters are
updated every 10 hours if a difference is detected between values in RAM and data flash:
• Maximum and Minimum Cell Voltages
• Maximum Delta Cell Voltage
• Maximum Charge Current
• Maximum Discharge Current
• Maximum Average Discharge Current
• Maximum Average Discharge Power
• Maximum and Minimum Cell Temperature
• Maximum Delta Cell Temperature
• Maximum and Minimum Internal Sensor Temperature
• Maximum FET Temperature
• Number of Safety Events Occurrences and the Last Cycle of the Occurrence
• Number of Valid Charge Termination and the Last Cycle of the Valid Charge Termination
• Number of Qmax and Ra Updates and the Last Cycle of the Qmax and Ra Updates
• Number of Shutdown Events
• Cell Balancing Time for Each Cell
(This data is updated every 2 hours if a difference is detected.)
• Total FW Runtime and Time Spent in Each Temperature Range
(This data is updated every 2 hours if a difference is detected.)
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
25
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
Feature Description (continued)
8.3.9 Authentication
The bq40z50-R2 supports authentication by the host using SHA-1.
8.3.10 LED Display
The bq40z50-R2 can drive a 3-, 4-, or 5- segment LED display for remaining capacity indication and/or a
permanent fail (PF) error code indication.
8.3.11 IATA Support
The bq40z50-R2 supports IATA with several new commands and procedures. See the bq40z50-R2 Technical
Reference Manual (SLUUBK0) for further details.
8.3.12 Voltage
The bq40z50-R2 updates the individual series cell voltages at 0.25-s intervals. The internal ADC of the bq40z50R2 measures the voltage, and scales and calibrates it appropriately. This data is also used to calculate the
impedance of the cell for the Impedance Track gas gauging.
8.3.13 Current
The bq40z50-R2 uses the SRP and SRN inputs to measure and calculate the battery charge and discharge
current using a 1-mΩ to 3-mΩ typ. sense resistor.
8.3.14 Temperature
The bq40z50-R2 has an internal temperature sensor and inputs for four external temperature sensors. All five
temperature sensor options can be individually enabled and configured for cell or FET temperature usage. Two
configurable thermistor models are provided to allow the monitoring of cell temperature in addition to FET
temperature, which use a different thermistor profile.
8.3.15 Communications
The bq40z50-R2 uses SMBus v1.1 with MASTER mode and packet error checking (PEC) options per the SBS
specification.
8.3.15.1 SMBus On and Off State
The bq40z50-R2 detects an SMBus off state when SMBC and SMBD are low for two or more seconds. Clearing
this state requires that either SMBC or SMBD transition high. The communication bus will resume activity within
1 ms.
8.3.15.2 SBS Commands
See the bq40z50-R2 Technical Reference Manual (SLUUBK0) for further details.
8.4 Device Functional Modes
The bq40z50-R2 supports three power modes to reduce power consumption:
• In NORMAL mode, the bq40z50-R2 performs measurements, calculations, protection decisions, and data
updates in 250-ms intervals. Between these intervals, the bq40z50-R2 is in a reduced power stage.
• In SLEEP mode, the bq40z50-R2 performs measurements, calculations, protection decisions, and data
updates in adjustable time intervals. Between these intervals, the bq40z50-R2 is in a reduced power stage.
The bq40z50-R2 has a wake function that enables exit from SLEEP mode when current flow or failure is
detected.
• In SHUTDOWN mode, the bq40z50-R2 is completely disabled.
26
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
9 Applications and Implementation
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
9.1 Application Information
The bq40z50-R2 is a gas gauge with primary protection support, and can be used with 1-series to 4-series LiIon/Li Polymer battery packs. To implement and design a comprehensive set of parameters for a specific battery
pack, users need the Battery Management Studio (bqStudio) graphical user-interface tool installed on a PC
during development. The firmware installed on the bqStudio tool has default values for this product, which are
summarized in the bq40z50-R2 Technical Reference Manual (SLUUBK0). Using the bqStudio tool, these default
values can be changed to cater to specific application requirements during development once the system
parameters, such as fault trigger thresholds for protection, enable/disable of certain features for operation,
configuration of cells, chemistry that best matches the cell used, and more are known. This data is referred to as
the "golden image."
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
27
bq40z50-R2
4P
3P
2P
1P
1N
1
2
3
4
5
1
100
C5
0.1uF
0.1uF
0.1uF
1
2
3
4
VDD
OUT
U1
CD
V1
VSS
V4
V3
V2
GND
8
7
6
5
C8
0.1uF
C9
0.1uF
1
AGND
F1
3
Q5
5,6,8
1,2,
4,7
R2
1.0k
1.0k
C10
0.1uF
0.1uF
C11
0.1uF
C6
C14
0.1uF
3
R10
51k
3
GND
R1
Q2
7,8
5,6,
R11
5.1k
3
1
Q1
GND
10
11
12
13
6
8
15
16
2
3
4
5
1
26
1
7
14
29
-30V
2
R6
10Meg
R12
5.1k
U3
VCC
PBI
VC4
VC3
VC2
VC1
C1
0.1uF
C2
Q3
1,2,3
R14
5.1k
BAT
PTC
PTCEN
CHG
FUSE
PCHG
DSG
PACK
VSS
PAD
SMBC
SMBD
DISP
LEDCNTLC
LEDCNTLB
LEDCNTLA
7,8
5,6,
0.1uF
3
R13
100
BTP_INT
PRES/SHUTDN
SRP
SRN
TS1
TS2
TS3
TS4
NC
NC
NC
24
32
23
25
30
31
28
22
21
20
27
17
18
19
9
33
R4
10Meg
GND
2
3
300
1,2,3
R3
10Meg
5.1k
R19
C7
0.1uF
5.1k
D1
C13
R18
30V
2.2uF
GND
RT5
BTP_INT 1
PRES / SHUTDOWN
RT4
GND
1
2
Q4
1
R5
10k
4
3
CHGND
L
R15
10k
GND
1
3
2
t°
IC ground should be connected to the 1N cell tab.
Place RT1 close to Q2 and Q3.
D5
LED2
D6
R8
LED1
U5
200
LED5
D4
4
3
SHUTDOWN
1
2
U2
C3
0.1uF
SMBD
SMBC
PACK-
CHGND
C4
0.1uF
J3
GND
4
3
2
1
5
4
3
2
1
J1
Replace D1 and R13 with a 10 ohm res
istor for single cell applications
PRES / SHUTDOWN
2
C12
0.1uF
RT1
LED4
D3
100
100
D2
R24
LED3
R25
U4
CHGND
PACK+
P
Sys Pres
PACKPACK- ACK+ ED DISPLAY
Product Folder Links: bq40z50-R2
1
2
R7
R9
1.0k
C15
0.1uF
RT3
GND
t°
R16
100
C16
4
t°
1.0k
R20
100
C17
RT2
GND
t°
R17
R21
100
100
R27
100
10.0k ohm
R22
R23
GND
C18
0.1uF
R28
10.0k ohm
J2
NT1
GND
R26
100
10.0k ohm
4
Copyright © 2017, Texas Instruments Incorporated
1
2
1
2
t°
PAD
9
2
4
0.001
10.0k ohm
Copyright © 2017, Texas Instruments Incorporated
Submit Documentation Feedback
28
www.ti.com
SLUSCS4 – JUNE 2017
9.2 Typical Applications
Figure 21. Application Schematic
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
Typical Applications (continued)
9.2.1 Design Requirements
Table 1 shows the default settings for the main parameters. Use the bqStudio tool to update the settings to meet
the specific application or battery pack configuration requirements.
The device should be calibrated before any gauging test. Follow the procedures on the bqStudio Calibration
page to calibrate the device, and use the information on the bqStudio Chemistry page to update the match
chemistry profile to the device.
Table 1. Design Parameters
(1)
DESIGN PARAMETER
EXAMPLE
Cell Configuration
3s1p (3-series with 1 Parallel) (1)
Design Capacity
4400 mAh
Device Chemistry
1210 (LiCoO2/graphitized carbon)
Cell Overvoltage at Standard Temperature
4300 mV
Cell Undervoltage
2500 mV
Shutdown Voltage
2300 mV
Overcurrent in CHARGE Mode
6000 mA
Overcurrent in DISCHARGE Mode
–6000 mA
Short Circuit in CHARGE Mode
0.1 V/Rsense across SRP, SRN
Short Circuit in DISCHARGE Mode
0.1 V/Rsense across SRP, SRN
Safety Overvoltage
4500 mV
Cell Balancing
Disabled
Internal and External Temperature Sensor
External Temperature Sensor is used.
Undertemperature Charging
0°C
Undertemperature Discharging
0°C
BROADCAST Mode
Disabled
Battery Trip Point (BTP) with active high interrupt
Disabled
When using the device the first time and if a 1-s or 2-s battery pack is used, then a charger or power supply should be connected to the
PACK+ terminal to prevent device shutdown. Then update the cell configuration (see the bq40z50-R2 Technical Reference Manual
[SLUUBK0] for details) before removing the charger connection.
9.2.2 Detailed Design Procedure
9.2.2.1 High-Current Path
The high-current path begins at the PACK+ terminal of the battery pack. As charge current travels through the
pack, it finds its way through protection FETs, a chemical fuse, the Li-Ion cells and cell connections, and the
sense resistor, and then returns to the PACK– terminal (see Figure 22). In addition, some components are
placed across the PACK+ and PACK– terminals to reduce effects from electrostatic discharge.
9.2.2.1.1 Protection FETs
Select the N-channel charge and discharge FETs for a given application. Most portable battery applications are a
good match for the CSD17308Q3. The TI CSD17308Q3 is a 47A, 30-V device with Rds(on) of 8.2 mΩ when the
gate drive voltage is 8 V.
If a precharge FET is used, R1 is calculated to limit the precharge current to the desired rate. Be sure to account
for the power dissipation of the series resistor. The precharge current is limited to (VCHARGER – VBAT)/R1 and
maximum power dissipation is (Vcharger – Vbat)2/R1.
The gates of all protection FETs are pulled to the source with a high-value resistor between the gate and source
to ensure they are turned off if the gate drive is open.
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
29
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
Capacitors C1 and C2 help protect the FETs during an ESD event. Using two devices ensures normal operation
if one becomes shorted. To have good ESD protection, the copper trace inductance of the capacitor leads must
be designed to be as short and wide as possible. Ensure that the voltage rating of both C1 and C2 are adequate
to hold off the applied voltage if one of the capacitors becomes shorted.
Figure 22. bq40z50-R2 Protection FETs
9.2.2.1.2 Chemical Fuse
The chemical fuse (Dexerials, Uchihashi, and so forth) is ignited under command from either the bq294700
secondary voltage protection IC or from the FUSE pin of the gas gauge. Either of these events applies a positive
voltage to the gate of Q5, shown in Figure 23, which then sinks current from the third terminal of the fuse,
causing it to ignite and open permanently.
It is important to carefully review the fuse specifications and match the required ignition current to that available
from the N-channel FET. Ensure that the proper voltage, current, and Rds(on) ratings are used for this device.
The fuse control circuit is discussed in detail in FUSE Circuitry.
4P
to 2nd Level Protector
to FUSE Pin
Figure 23. FUSE Circuit
9.2.2.1.3 Li-Ion Cell Connections
For cell connections, it is important to remember that high current flows through the top and bottom connections;
therefore, the voltage sense leads at these points must be made with a Kelvin connection to avoid any errors due
to a drop in the high-current copper trace. The location marked 4P in Figure 24 indicates the Kelvin connection of
the most positive battery node. The connection marked 1N is equally important. The VC5 pin (a ground reference
for cell voltage measurement), which is in the older generation devices, is not in the bq40z50-R2 device.
Therefore, the single-point connection at 1N to the low-current ground is needed to avoid an unwanted voltage
drop through long traces while the gas gauge is measuring the bottom cell voltage.
30
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
Figure 24. Li-Ion Cell Connections
9.2.2.1.4 Sense Resistor
As with the cell connections, the quality of the Kelvin connections at the sense resistor is critical. The sense
resistor must have a temperature coefficient no greater than 50 ppm in order to minimize current measurement
drift with temperature. Choose the value of the sense resistor to correspond to the available overcurrent and
short-circuit ranges of the bq40z50-R2 device. Select the smallest value possible to minimize the negative
voltage generated on the bq40z50-R2 VSS node(s) during a short circuit. This pin has an absolute minimum of
–0.3 V. Parallel resistors can be used as long as good Kelvin sensing is ensured. The device is designed to
support a 1-mΩ to 3-mΩ sense resistor.
The bq40z50-R2 ground scheme is different from that of the older generation devices. In previous devices, the
device ground (or low current ground) is connected to the SRN side of the RSENSE resistor pad. In the bq40z50R2 device, however, connects the low-current ground on the SRP side of the RSENSE resistor pad, close to the
battery 1N terminal (see Li-Ion Cell Connections). This is because the bq40z50-R2 device has one less VC pin
(a ground reference pin VC5) compared to the previous devices. The pin was removed and was internally
combined to SRP.
Figure 25. Sense Resistor
9.2.2.1.5 ESD Mitigation
A pair of series 0.1-μF ceramic capacitors is placed across the PACK+ and PACK– terminals to help in the
mitigation of external electrostatic discharges. The two devices in series ensure continued operation of the pack
if one of the capacitors becomes shorted.
Optionally, a tranzorb such as the SMBJ2A can be placed across the terminals to further improve ESD immunity.
9.2.2.2 Gas Gauge Circuit
The gas gauge circuit includes the bq40z50-R2 and its peripheral components. These components are divided
into the following groups: differential low-pass filter, PBI, system present, SMBus communication, fuse circuit,
and LED.
9.2.2.2.1 Coulomb-Counting Interface
The bq40z50-R2 uses an integrating delta-sigma ADC for current measurements. Add a 100-Ω resistor from the
sense resistor to the SRP and SRN inputs of the device. Place a 0.1-µF (C18) filter capacitor across the SRP
and SRN inputs.
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
31
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
Figure 26. Differential Filter
9.2.2.2.2 Power Supply Decoupling and PBI
The bq40z50-R2 device has an internal LDO that is internally compensated and does not require an external
decoupling capacitor.
25
FUSE
27
VCC 26
PACK
29
NC
DSG 28
PCHG 30
CHG 31
PWPD
BAT
32
33
The PBI pin is used as a power supply backup input pin providing power during brief transient power outages. A
standard 2.2-µF ceramic capacitor is connected from the PBI pin to ground, as shown in Figure 27.
1 PBI
VC4
3
VC3
23
PTC
LEDCNTLC 22
4
VC2
LEDCNTLB 21
5
VC1
LEDCNTLA 20
6 SRN
SMBC
7
SMBD
NC
NC
1 5 BTP_INT
14
TS4
13
TS3
12
TS1
TS2
11
10
9
vss
8 SRP
PRES or SHUTDN
2.2 μF
24
19
18
DISP 17
16
C13
PTCEN
2
Copyright © 2017 , Texas Instruments Incorporated
Figure 27. Power Supply Decoupling
9.2.2.2.3 System Present
The System Present signal informs the gas gauge whether the pack is installed into or removed from the system.
In the host system, this pin is grounded. The PRES pin of the bq40z50-R2 device is occasionally sampled to test
for system present. To save power, an internal pullup is provided by the gas gauge during a brief 4-μs sampling
pulse once per second. A resistor can be used to pull the signal low and the resistance must be 20 kΩ or lower
to ensure that the test pulse is lower than the VIL limit. The pullup current source is typically 10 µA to 20 µA.
32
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
16
PRES
BTP_INT
15
14
13
NC
SLUSCS4 – JUNE 2017
TS4
www.ti.com
VIL
<20 K
Figure 28. System Present Pull-Down Resistor
Because the System Present signal is part of the pack connector interface to the outside world, it must be
protected from external electrostatic discharge events. The PRES pin has integrated ESD protection to 2 kV.
External protection can be added to support higher ESD protection requirements. The TPD1E10B06 singlechannel ESD protection diode (U2) can protect the input up to 30 kV, and the R8 reduces the holding current to
release the internal SCR in the event that it triggers.
to Discharge FET
Figure 29. System Present ESD and Short Protection
9.2.2.2.4 SMBus Communication
The SMBus clock and data pins have integrated high-voltage ESD protection circuits; however, adding
TPD1E10B06 ESD protection diodes (U4 and U5) and series resistors (R24 and R25) provides more robust ESD
performance.
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
33
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
The SMBus clock and data lines have internal pulldown. When the gas gauge senses that both lines are low
(such as during removal of the pack), the device performs auto-offset calibration and then goes into SLEEP
mode to conserve power.
Figure 30. ESD Protection for SMBus Communication
9.2.2.2.5 FUSE Circuitry
The FUSE pin of the bq40z50-R2 device is designed to ignite the chemical fuse if one of the various safety
criteria is violated. The FUSE pin also monitors the state of the secondary-voltage protection IC. Q5 ignites the
chemical fuse when its gate is high. The 7-V output of the bq294700 is divided by R18 and R19, which provides
adequate gate drive for Q5 while guarding against excessive back current into the bq294700 if the FUSE signal
is high.
Using C7 is generally a good practice, especially for RFI immunity. C7 may be removed, if desired, because the
chemical fuse is a comparatively slow device and is not affected by any sub-microsecond glitches that come from
the FUSE output during the cell connection process.
If the AFEFUSE output is not used, it should be connected to VSS.
4P
to 2nd Level Protector
to FUSE Pin
Figure 31. FUSE Circuit
When the bq40z50-R2 device is commanded to ignite the chemical fuse, the FUSE pin activates to give a typical
8-V output. The new design makes it possible to use a higher Vgs FET for Q5. This improves the robustness of
the system, as well as widens the choices for Q5.
9.2.2.3 Secondary-Current Protection
The bq40z50-R2 device provides secondary overcurrent and short-circuit protection, cell balancing, cell voltage
multiplexing, and voltage translation. The following section examines cell and battery inputs, pack and FET
control, temperature output, and cell balancing.
34
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
9.2.2.3.1 Cell and Battery Inputs
Each cell input is conditioned with a simple RC filter, which provides ESD protection during cell connect and acts
to filter unwanted voltage transients. The resistor value allows some trade-off for cell balancing versus safety
protection.
The integrated cell balancing FETs enable the AFE to bypass cell current around a given cell or numerous cells,
effectively balancing the entire battery stack. External series resistors placed between the cell connections and
the VCx I/O pins set the balancing current magnitude. The internal FETs provide a 200-Ω resistance (2 V < VDS
< 4 V). Series input resistors between 100 Ω and 300 Ω are recommended for effective cell balancing.
The BAT input uses a diode (D1) to isolate and decouple it from the cells in the event of a transient dip in voltage
caused by a short-circuit event.
Also, as described in High-Current Path, the top and bottom nodes of the cells must be sensed at the battery
connections with a Kelvin connection to prevent voltage sensing errors caused by a drop in the high-current PCB
copper.
Figure 32. Cell and BAT Inputs
9.2.2.3.2 External Cell Balancing
Internal cell balancing can only support up to 10 mA. External cell balancing provide as another option for faster
cell balancing. For details, refer to the application note, Fast Cell Balancing Using External MOSFET (SLUA420).
9.2.2.3.3 PACK and FET Control
The PACK and VCC inputs provide power to the bq40z50-R2 device from the charger. The PACK input also
provides a method to measure and detect the presence of a charger. The PACK input uses a 10-kΩ resistor;
whereas, the VCC input uses an internal diode to guard against input transients and prevent a mis-operation of
the gate driver during short-circuit events.
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
35
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
Figure 33. bq40z50-R2 PACK and FET Control
The N-channel charge and discharge FETs are controlled with 5.1-kΩ series gate resistors, which provide a
switching time constant of a few microseconds. The 10-MΩ resistors ensure that the FETs are off in the event of
an open connection to the FET drivers. Q4 is provided to protect the discharge FET (Q3) in the event of a
reverse-connected charger. Without Q4, Q3 can be driven into its linear region and suffer severe damage if the
PACK+ input becomes slightly negative.
Q4 turns on in that case to protect Q3 by shorting its gate to source. To use the simple ground gate circuit, the
FET must have a low gate turn-on threshold. If it is desired to use a more standard device, such as the 2N7002
as the reference schematic, the gate should be biased up to 3.3 V with a high-value resistor. The bq40z50-R2
device has the capability to provide a current-limited charging path typically used for low battery voltage or low
temperature charging. The bq40z50-R2 device uses an external P-channel, pre-charge FET controlled by PCHG.
9.2.2.3.4 Temperature Output
For the bq40z50-R2 device, TS1, TS2, TS3, and TS4 provide thermistor drive-under program control. Each pin
can be enabled with an integrated 18-kΩ (typical) linearization pullup resistor to support the use of a 10-kΩ at
25°C (103) NTC external thermistor such as a Mitsubishi BN35-3H103. The reference design includes four 10-kΩ
thermistors: RT2, RT3, RT4, and RT5. The bq40z50-R2 device supports up to four external thermistors. Connect
unused thermistor pins to VSS.
36
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
Figure 34. Thermistor Drive
9.2.2.3.5 LEDs
Three LED control outputs provide constant current sinks for the driving external LEDs. These outputs are
configured to provide voltage and control for up to 5 LEDs. No external bias voltage is required. Unused
LEDCNTL pins can remain open or they can be connected to VSS. The DISP pin should be connected to VSS, if
the LED feature is not used.
Figure 35. LEDs
9.2.2.3.6 Safety PTC Thermistor
The bq40z50-R2 device provides support for a safety PTC thermistor. The PTC thermistor is connected between
the PTC and BAT pins. It can be placed close to the CHG/DSG FETs to monitor the temperature. The PTC pin
monitors the voltage at the pin and will trip if the thermistor resistance exceeds the defined threshold. A PTC fault
is one of the permanent failure modes. It can only be cleared by a POR.
To disable, connect PTC and PTCEN to VSS.
Figure 36. PTC Thermistor
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
37
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
9.2.3 Application Curves
87.4
SCC Protection Threshold (mV)
OCD Protection Threshold (mV)
±24.6
±24.8
±25.0
±25.2
±25.4
±25.6
87.2
87.0
86.8
86.6
86.4
86.2
±25.8
±40
±20
0
20
40
60
80
100
Temperature (ƒC)
120
±40
±20
0
20
40
60
80
100
Temperature (ƒC)
C009
Threshold setting is –25 mV.
120
C010
Threshold setting is 88.85 mV.
Figure 37. Overcurrent Discharge Protection Threshold vs.
Temperature
Figure 38. Short Circuit Charge Protection Threshold vs.
Temperature
SCD 2 Protection Threshold (mV)
SCD 1 Protection Threshold (mV)
±86.0
±86.2
±86.4
±86.6
±86.8
±87.0
±172.9
±173.0
±173.1
±173.2
±173.3
±173.4
±173.5
±173.6
±87.2
±40
±20
0
20
40
60
80
100
Temperature (ƒC)
±40
120
C011
20
40
60
80
100
120
C012
Threshold setting is –177.7 mV.
Figure 39. Short Circuit Discharge 1 Protection Threshold
vs. Temperature
Figure 40. Short Circuit Discharge 2 Protection Threshold
vs. Temperature
452
SC Charge Current Delay Time ( S)
11.00
Over-Current Delay Time (mS)
0
Temperature (ƒC)
Threshold setting is –88.85 mV.
10.95
10.90
10.85
10.80
10.75
10.70
450
448
446
444
442
440
438
436
434
432
±40
±20
0
20
40
60
Temperature (ƒC)
80
100
120
±40
±20
0
20
40
60
Temperature (ƒC)
C013
Threshold setting is 11 ms.
80
100
120
C014
Threshold setting is 465 µs.
Figure 41. Overcurrent Delay Time vs. Temperature
38
±20
Figure 42. Short Circuit Charge Current Delay Time vs.
Temperature
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
10 Power Supply Recommendations
The device manages its supply voltage dynamically according to the operation conditions. Normally, the BAT
input is the primary power source to the device. The BAT pin should be connected to the positive termination of
the battery stack. The input voltage for the BAT pin ranges from 2.2 V to 26 V.
The VCC pin is the secondary power input, which activates when the BAT voltage falls below minimum VCC. This
enables the device to source power from a charger (if present) connected to the PACK pin. The VCC pin should
be connected to the common drain of the CHG and DSG FETs. The charger input should be connected to the
PACK pin.
11 Layout
11.1 Layout Guidelines
A battery fuel gauge circuit board is a challenging environment due to the fundamental incompatibility of highcurrent traces and ultra-low current semiconductor devices. The best way to protect against unwanted trace-totrace coupling is with a component placement, such as that shown in Figure 43, where the high-current section is
on the opposite side of the board from the electronic devices. Clearly this is not possible in many situations due
to mechanical constraints. Still, every attempt should be made to route high-current traces away from signal
traces, which enter the bq40z50-R2 directly. IC references and registers can be disturbed and in rare cases
damaged due to magnetic and capacitive coupling from the high-current path. .
NOTE
During surge current and ESD events, the high-current traces appear inductive and can
couple unwanted noise into sensitive nodes of the gas gauge electronics, as illustrated in
Figure 44
BAT +
C2
C3
Q2
Low Level Circuits
Q1
F1
BAT –
C1
R1
PACK–
PACK+
J1
Copyright © 2016 , Texas Instruments Incorporated
Figure 43. Separating High- and Low-Current Sections Provides an Advantage in Noise Immunity
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
39
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
Layout Guidelines (continued)
PACK +
COMM
BMU
PACK –
Copyright © 2016 , Texas Instruments Incorporated
Figure 44. Avoid Close Spacing Between High-Current and Low-Level Signal Lines
Kelvin voltage sensing is extremely important in order to accurately measure current and top and bottom cell
voltages. Place all filter components as close as possible to the device. Route the traces from the sense resistor
in parallel to the filter circuit. Adding a ground plane around the filter network can add additional noise immunity.
Figure 45 and Figure 46 demonstrates correct Kelvin current sensing.
Current Direction
R SNS
Current Sensing Direction
To SRP – SRN pin or HSRP – HSRN pin
Figure 45. Sensing Resistor PCB Layout
Sense Resistor
Ground Shield
Filter Circuit
Figure 46. Sense Resistor, Ground Shield, and Filter Circuit Layout
40
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
Layout Guidelines (continued)
11.1.1 Protector FET Bypass and Pack Terminal Bypass Capacitors
Use wide copper traces to lower the inductance of the bypass capacitor circuit. Figure 47 shows an example
layout, demonstrating this technique.
C2
BAT+
C3
F1
Pack+
C3
C2
Q1
Q2
Low Level Circuits
F1
C1
BAT±
C1
J1
Pack±
Pack+
Pack±
R1
Copyright © 2016, Texas Instruments Incorporated
Figure 47. Use Wide Copper Traces to Lower the Inductance of Bypass Capacitors C1, C2, and C3
11.1.2 ESD Spark Gap
Protect SMBus clock, data, and other communication lines from ESD with a spark gap at the connector. The
pattern in Figure 48 is recommended, with 0.2-mm spacing between the points.
Figure 48. Recommended Spark-Gap Pattern Helps Protect Communication Lines from ESD
11.2 Layout Example
THERMISTORS
CHARGE
AND
DISCHARGE
PATH
2ND LEVEL
PROTECTOR
CURRENT
FILTER
LEDS
SENSE
RESISTOR
Figure 49. Top Layer
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
41
bq40z50-R2
SLUSCS4 – JUNE 2017
www.ti.com
Layout Example (continued)
Figure 50. Internal Layer 1
Figure 51. Internal Layer 2
CHARGE
AND
DISCHARGE
PATH
FILTER
COMPONENTS
Figure 52. Bottom Layer
42
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
bq40z50-R2
www.ti.com
SLUSCS4 – JUNE 2017
12 Device and Documentation Support
12.1 Documentation Support
12.1.1 Related Documentation
For related documentation, see the bq40z50-R2 Technical Reference Manual (SLUUBK0).
12.2 Receiving Notification of Documentation Updates
To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper
right corner, click on Alert me to register and receive a weekly digest of any product information that has
changed. For change details, review the revision history included in any revised document.
12.3 Community Resources
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective
contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of
Use.
TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration
among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help
solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and
contact information for technical support.
12.4 Trademarks
Impedance Track, E2E are trademarks of Texas Instruments.
All other trademarks are the property of their respective owners.
12.5 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
12.6 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
13 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
Submit Documentation Feedback
Copyright © 2017, Texas Instruments Incorporated
Product Folder Links: bq40z50-R2
43
PACKAGE OPTION ADDENDUM
www.ti.com
21-Jun-2017
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
MSL Peak Temp
(2)
(6)
(3)
Op Temp (°C)
Device Marking
(4/5)
BQ40Z50RSMR-R2
ACTIVE
VQFN
RSM
32
3000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
-40 to 85
BQ40Z50
BQ40Z50RSMT-R2
ACTIVE
VQFN
RSM
32
250
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
-40 to 85
BQ40Z50
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
21-Jun-2017
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
22-Jun-2017
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
BQ40Z50RSMR-R2
VQFN
RSM
32
3000
330.0
12.4
4.25
4.25
1.15
8.0
12.0
Q2
BQ40Z50RSMT-R2
VQFN
RSM
32
250
180.0
12.4
4.25
4.25
1.15
8.0
12.0
Q2
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
22-Jun-2017
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
BQ40Z50RSMR-R2
VQFN
RSM
32
3000
367.0
367.0
35.0
BQ40Z50RSMT-R2
VQFN
RSM
32
250
210.0
185.0
35.0
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its
semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers
should obtain the latest relevant information before placing orders and should verify that such information is current and complete.
TI’s published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated
circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and
services.
Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced
documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements
different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the
associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyers and others who are developing systems that incorporate TI products (collectively, “Designers”) understand and agree that Designers
remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have
full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products
used in or for Designers’ applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with
respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous
consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and
take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will
thoroughly test such applications and the functionality of such TI products as used in such applications.
TI’s provision of technical, application or other design advice, quality characterization, reliability data or other services or information,
including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to
assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any
way, Designer (individually or, if Designer is acting on behalf of a company, Designer’s company) agrees to use any particular TI Resource
solely for this purpose and subject to the terms of this Notice.
TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI
products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections,
enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically
described in the published documentation for a particular TI Resource.
Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that
include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE
TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY
RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or
endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR
REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO
ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF
MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL
PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM,
INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF
PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL,
DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN
CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN
ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949
and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.
Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such
products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards
and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must
ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in
life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use.
Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life
support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all
medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.
TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product).
Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications
and that proper product selection is at Designers’ own risk. Designers are solely responsible for compliance with all legal and regulatory
requirements in connection with such selection.
Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer’s noncompliance with the terms and provisions of this Notice.
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2017, Texas Instruments Incorporated
Similar pages