TI1 LMH6555SQNOPB Lmh6555 low distortion 1.2 ghz differential driver Datasheet

LMH6555
www.ti.com
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
LMH6555 Low Distortion 1.2 GHz Differential Driver
Check for Samples: LMH6555
FEATURES
DESCRIPTION
•
•
•
The LMH6555 is an ultra high speed differential line
driver with 53 dB SFDR at 750 MHz. The LMH6555
features a fixed gain of 13.7 dB. An input to the
device allows the output common mode voltage to be
set independent of the input common mode voltage in
order to simplify the interface to high speed
differential input ADCs. A unique architecture allows
the device to operate as a fully differential driver or as
a single-ended to differential converter.
1
2
•
•
•
•
•
•
Typical Values unless Otherwise Specified.
−3 dB Bandwidth (VOUT = 0.80 VPP) 1.2 GHz
±0.5 dB Gain Flatness (VOUT = 0.80 VPP) 330
MHz
Slew Rate 1300 V/μs
2nd/3rd Harmonics (750 MHz) −53/−54 dBc
Fixed Gain 13.7 dB
Supply Current 120 mA
Single Supply Operation 3.3V ±10%
Adjustable Common-Mode Output Voltage
The outstanding linearity and drive capability (100Ω
differential load) of this device are a perfect match for
driving high speed analog-to-digital converters. When
combined with the ADC081000/ ADC081500 (single
or dual ADC), the LMH6555 forms an excellent 8-bit
data acquisition system with analog bandwidths
exceeding 750 MHz.
APPLICATIONS
•
•
•
•
•
•
Differential ADC Driver
Texas Instruments ADC081500/ ADC081000
– (Single or Dual) Driver
Single Ended to Differential Converter
Intermediate Frequency (IF) Amplifier
Communication Receivers
Oscilloscope Front End
The LMH6555 is offered in a space saving 16-pin
WQFN package.
TYPICAL APPLICATION
RF1
RS1
340 mVPP
50:
RT2
VIN+ RG1
VOUT = 0.8 VPP
50:
+
VIN
a
VIN- R
G2
-
RT1
50:
RS2
50:
LMH6555
VOUT+
ADC081000/
ADC081500
VCMO
SPI
RF2
VCM_REF
3.3V
+
OPT
LMV321
-
OPT
Figure 1. Single Ended to Differential Conversion
1
2
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
All trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2006–2011, Texas Instruments Incorporated
LMH6555
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
www.ti.com
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
ABSOLUTE MAXIMUM RATINGS
ESD Tolerance
(3)
(1) (2)
Human Body Model
Machine Model
VS
Infinite
−0.4V to 3V
Common Mode Input Voltage
Maximum Junction Temperature
+150°C
−65°C to +150°C
Storage Temperature Range
Soldering Information
(2)
(3)
Infrared or Convection (20 sec.)
235°C
Wave Soldering (10 sec.)
260°C
Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for
which the device is intended to be functional, but specific performance is not ensured. For specifications, see the Electrical
Characteristics tables.
If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and
specifications.
Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of
JEDEC)Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).
OPERATING RATINGS
Temperature Range
(1)
(2)
−40°C to +85°C
Supply Voltage Range
Package Thermal Resistance (θJA)
(1)
(2)
2
200V
4.2V
Output Short Circuit Duration(one pin to ground)
(1)
2000V
+3.3V ±10%
(2)
16-Pin WQFN
65°C/W
Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for
which the device is intended to be functional, but specific performance is not ensured. For specifications, see the Electrical
Characteristics tables.
The maximum power dissipation is a function of TJ(MAX), θJA and TA. The maximum allowable power dissipation at any ambient
temperature is PD= (TJ(MAX) — TA)/ θJA. All numbers apply for package soldered directly into a 2 layer PC board with zero air flow.
Package should be soldered unto a 6.8 mm2 copper area as shown in the “recommended land pattern” shown in the package drawing.
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
LMH6555
www.ti.com
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
3.3V ELECTRICAL CHARACTERISTICS
(1)
Unless otherwise specified, all limits are specified for TA= 25°C, VCM_REF = 1.2V, both inputs tied to 0.3V through 50Ω(RS1 &
RS2) each (2), VS = 3.3V, RL = 100Ω differential, VOUT = 0.8 VPP. See DEFINITION OF TERMS AND SPECIFICATIONS
(ALPHABETICAL ORDER) for definition of terms used throughout the datasheet. Boldface limits apply at the temperature
extremes.
Symbol
Parameter
Conditions
Min (3)
Typ (4)
Max (3)
Units
AC/DC Performance
SSBW
−3 dB Bandwidth
LSBW
VOUT = 0.25 VPP
1200
VOUT = 0.8 VPP
1200
Peak
Peaking
VOUT = 0.8 VPP
1.4
GF_0.1 dB
Gain Flatness
±0.1 dB
180
±0.5 dB
330
GF_0.5 dB
MHz
dB
MHz
Ph_Delta
Phase Delta
Output Differential Phase Difference
f ≤ 1.2 GHz
< ±0.8
deg
Lin_Ph
Linear Phase Deviation
Each Output
f ≤ 2 GHz
< ±30
deg
GD
Group Delay
Each Output
f ≤ 2 GHz
0.75
ns
P_1 dB
1 dB Compression
1 GHz
1
VPP
TRS/TRL
Rise/ Fall Time
VOUT = 0.2 VPP Each Output
320
pS
OS
Overshoot
VOUT = 0.2 VPP Each Output
14
%
SR
Slew Rate
0.8V Step, 10% to 90%, (5)
1300
V/µs
ts
Settling Time
±1%
2.2
ns
AV_DIFF
Insertion Gain (|S21|)
DC,
'VOUT
13.2
13.1
13.7
14.0
14.1
dB
'VIN
−0.9
TC AV_DIFF
Temperature Coefficient of
Insertion Gain
ΔAV_DIFF1
Insertion Gain Variation with
VCM_REF
VCM_REF Input Varied from 0.95V to
1.45, VOUT = 0.8 VPP
−0.04
±0.50
±0.58
ΔAV_DIFF2
Insertion Gain Variation with VI_CM
−0.3 ≤ VI_CM ≤ 2.0V
±0.03
±0.48
±0.55
mdB/°C
dB
dB
Distortion And Noise Response
250 MHz
(6)
−60
HD2_M
500 MHz
(6)
−62
HD2_H
750 MHz
(6)
−53
250 MHz
(6)
−67
HD3_M
500 MHz
(6)
−61
HD3_H
750 MHz
(6)
−54
HD2_L
HD3_L
2nd Harmonic Distortion
3rd Harmonic Distortion
OIP3
Output 3rd Order Intermodulation
Intercept
OIM3
3rd Order Intermodulation Distortion f = 1 GHz
POUT (Each Tone) = −6 dBm (6) (7)
eno
Output Referred Voltage Noise
(1)
(2)
(3)
(4)
(5)
(6)
(7)
f = 1 GHz
POUT (Each Tone) ≤ –8.5 dBm (6) (7)
≥1 MHz
dBc
dBc
27.5
dBm
−67
dBc
19
nV/√Hz
Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very
limited self-heating of the device such that TJ = TA. No specification of parametric performance is indicated in the electrical tables under
conditions of internal self-heating where TJ > TA.
Quiescent device common mode input voltage is 0.3V.
Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using
Statistical Quality Control (SQC) methods.
Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary
over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped
production material.
Slew Rate is the average of the rising and falling edges.
Distortion data taken under single ended input condition.
0 dBm = 894 mVPP across 100Ω differential load
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
3
LMH6555
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
www.ti.com
3.3V ELECTRICAL CHARACTERISTICS (1) (continued)
Unless otherwise specified, all limits are specified for TA= 25°C, VCM_REF = 1.2V, both inputs tied to 0.3V through 50Ω(RS1 &
RS2) each (2), VS = 3.3V, RL = 100Ω differential, VOUT = 0.8 VPP. See DEFINITION OF TERMS AND SPECIFICATIONS
(ALPHABETICAL ORDER) for definition of terms used throughout the datasheet. Boldface limits apply at the temperature
extremes.
Symbol
NF
Parameter
Noise Figure
Min (3)
Conditions
Relative to a Differential Input
≥10 MHz
Typ (4)
Max (3)
Units
15.0
dB
Input Characteristics
RIN
CM Input Resistance
Each Input to Ground
45
50
55
RIN_DIFF
Differential Input Resistance
Differential
66
78
100
CIN
Input Capacitance
Each Input to GND
CMRR
Common Mode Rejection Ratio
−0.3 ≤ CMVR ≤ 2.0V
40
36
Ω
Ω
0.3
pF
68
dB
Output Characteristics
VOOS
Output Offset Voltage
TCVOOS
Output Offset Voltage
Average Drift
RO
Output Resistance
BAL_Error_DC
Output Gain Balance Error
Differential Mode
15
(8)
±50
±55
mV
μV/°C
±100
RT1 and RT2
43
50
53
−57
−38
Ω
'VO_CM
DC,
'VOUT
f = 750 MHz,
BAL_Error_AC_
Phase
dB
−48
BAL_Error_AC
Output Phase Balance Error
|ΔVO_CM/ΔVI_CM| Output Common Mode Gain
vO_CM
vOUT
f = 750 MHz,
VOUT+ - VOUT− Phase
±0.6
deg
DC
−26
−22
−21
dB
VOS_CM = VO_CM – VCM_REF
−4
±60
±85
mV
VCM_REF Characteristics
VOS_CM
Output CM Offset Voltage
TC_VOS_CM
CM Offset Voltage Temp
Coefficient
IB_CM
VCM_REF Bias Current
RIN_CM
VCM_REF Input Resistance
Gain_VCM_REF
VCM_REF Input Gain to Output
ΔVO_CM/ΔVCM_REF
IS
Supply Current
RS1 & RS2 Open
PSRR
Differential Power Supply Rejection DC, ΔVS = ±0.3V, ΔVOUT/ΔVS
Ratio
PSRR_CM
Common Mode PSRR
−0.2
0.95V ≤ VCM_REF ≤ 1.45V
(9)
−25
mV/°C
±390
±415
μA
3.5
5.8
0.97
0.99
1.00
V/V
kΩ
120
150
156
mA
Power Supply
(10)
DC, ΔVS = ±0.3V, ΔVO_CM/ΔVS
−27
−25
−44
−29
−27
−39
dB
dB
(8) Drift determined by dividing the change in parameter at temperature extremes by the total temperature change.
(9) Positive current is current flowing into the device.
(10) Total supply current is affected by the input voltages connected through RS1 and RS2. Supply current tested with input removed.
4
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
LMH6555
www.ti.com
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
CONNECTION DIAGRAM
1
16
15
14
13
VIN+
GND
GND
VOUT-
RG1
GND
RF1
VCC
12
VCC
11
RT2
2
+
GND
3
GND
4
GND
RT1
VCM_REF 10
RF2
RG2
VCC
VIN-
GND
GND
VOUT+
5
6
7
8
9
Figure 2. 16-Pin WQFN
DEFINITION OF TERMS AND SPECIFICATIONS (ALPHABETICAL ORDER)
Unless otherwise specified, VCM_REF = 1.2V
1.
AV_CM (dB)
Change in the differential output voltage (ΔVOUT ) with respect to the change in input common
mode voltage (ΔVI_CM)
2.
AV_DIFF (dB)
Insertion gain from a single ended 50Ω (or 100Ω differential) source to the differential output
(ΔVOUT)
3.
ΔAV_DIFF (dB)
Variation in insertion gain (AV_DIFF)
4.
BAL_ERR_DC & BAL_ERR_AC
§ 'VO_CM
¨
¨ 'VOUT
©
§
¨
¨
©
Balance Error. See
5.
CM
Common Mode
6.
CMRR (dB)
Common Mode rejection defined as: AV_DIFF (dB) - AV_CM (dB)
7.
CMVR (V)
Range of input common mode voltage (VI_CM)
8.
Gain_VCM_REF (V/V)
Variation in output common mode voltage (ΔVO_CM) with respect to change in VCM_REF input
(ΔVCM_REF) with maximum differential output
9.
PSRR (dB)
Differential output change (ΔVOUT) with respect to the power supply voltage change (ΔVS) with
nominal differential output
10.
PSRR_CM (dB)
Output common mode voltage change (ΔVO_CM) with respect to the change in the power supply
voltage (ΔVS)
11.
RIN (Ω)
Single ended input impedance to ground
12.
RIN_DIFF (Ω)
Differential input impedance
13.
RL (Ω)
Differential output load
14.
RO (Ω)
Device output impedance equivalent to RT1 & RT2
15.
RS1, RS2 (Ω)
Source impedance to VIN+ and VIN− respectively
16.
RT1, RT2 (Ω)
Output impedance looking into each output
17.
VCM_REF (V)
Device input pin which controls output common mode
18.
ΔVCM_REF (V)
Change in the VCM_REF input
19.
VI_CM (V)
DC average of the inputs (VIN+, VIN−) or the common mode signal at those same input pins
20.
ΔVI_CM (V)
Variation in input common mode voltage (VI_CM)
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
5
LMH6555
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
www.ti.com
21.
VIN+, VIN− (V)
Device input pin voltages
22.
ΔVIN (V)
Terminated (50Ω for single ended and 100Ω for differential) generator voltage
23.
VO_CM (V)
Output common mode voltage (DC average of VOUT+ and VOUT−)
24.
ΔVO_CM (V)
Variation in output common mode voltage (VO_CM)
25.
'VO_CM
(dB)
'VOUT
Balance Error. Measure of the output swing balance of VOUT+ and VOUT−, as reflected on the
output common mode voltage (VO_CM), relative to the differential output swing (VOUT). Calculated
as output common mode voltage change (ΔVO_CM) divided into the output differential voltage
change (ΔVOUT which is nominally around 800 mVPP)
26.
(dB)
§ 'VO_CM
AC version of the DC balance error ¨¨
©
'VOUT
§
¨
¨
©
vO_CM
vOUT
test
27.
VOOS (V)
DC Offset Voltage. Differential output voltage measured with both inputs grounded through 50Ω
28.
VOS_CM (V)
Difference between the output common mode voltage (VO_CM) and the voltage on the VCM_REF
input, for the allowable VCM_REF range
29.
VOUT (V)
Differential Output Voltage (VOUT+ - VOUT−) (Corrected for DC offset (VOOS))
30.
ΔVOUT (V)
31.
+
VOUT , VOUT (V)
Device output pin voltages
32.
VS (V)
Supply Voltage (V+ - V−)
33.
ΔVS (V)
Change in VCC supply voltage
6
Change in the differential output voltage (Corrected for DC offset (VOOS))
−
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
LMH6555
www.ti.com
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
TYPICAL PERFORMANCE CHARACTERISTICS
Unless otherwise specified, RS1 = RS2 = 50Ω, VS = 3.3V, RL = 100Ω differential, VOUT = 0.8 VPP. See DEFINITION OF TERMS
AND SPECIFICATIONS (ALPHABETICAL ORDER) for definition of terms used throughout the datasheet.
Frequency Response
-50
-2
-100
-150
PHASE
-6
-200
-8
-250
-10
-300
-12
-350
-14
-400
-16
-450
-18
-500
-550
-20
100
10
1
+0.5 dB
0.5
0
-0.5
-0.5 dB
-1
-1.5
10
1000
100
Figure 3.
Figure 4.
Linear Phase Deviation & Group Delay
Bal_Error
vs.
Frequency
15
0
0.9
10
0.8
0
0.6
-5
0.5
LINEAR PHASE DEVIATION
-10
0.4
-15
0.3
-20
0.2
-25
0.1
-30
10
100
-20
0.0
-30
-1.0
-40
-2.0
-50
-3.0
-60
-4.0
GAIN
-70
0
1
1.0
PHASE
DELTA_GAIN (dB)
0.7
GROUP DELAY (ns)
5
2.0
-10
GROUP DELAY
PHASE (°)
1000
FREQUENCY (MHz)
FREQUENCY (MHz)
1
1000
DELTA_PHASE (°)
-4
AV_DIFF NORMALIZED (dB)
0
0
NORMALIZED PHASE (°)
GAIN
2
NORMALIZED GAIN (dB)
±0.5 dB Gain Flatness
1.5
50
4
10
100
-5.0
10000
1000
FREQUENCY (MHz)
FREQUENCY (MHz)
Figure 5.
Figure 6.
−1 dB Compression
vs.
Frequency
Step Response (VOUT+)
6
OUTPUT
(100 mV/DIV)
4
VOLTAGE (V)
OUTPUT POWER (dBm)
5
3
2
INPUT
(50 mV/DIV)
1
0
0 dBm = 894 mVPP
-1
10
100
1000
0
1
2
3
4
5
6
7
8
9
10
TIME (ns)
FREQUENCY (MHz)
Figure 7.
Figure 8.
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
7
LMH6555
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
www.ti.com
TYPICAL PERFORMANCE CHARACTERISTICS (continued)
Unless otherwise specified, RS1 = RS2 = 50Ω, VS = 3.3V, RL = 100Ω differential, VOUT = 0.8 VPP. See DEFINITION OF TERMS
AND SPECIFICATIONS (ALPHABETICAL ORDER) for definition of terms used throughout the datasheet.
Harmonic Distortion
vs.
Frequency
-20
2
-30 VOUT = 800 mVPP (DIFFERENTIAL)
SINGLE ENDED INPUT
-40
+1%
HD (dBc)
±SETTLING (%)
Step Response Settling Time
4
0
-1%
RL = 100:
-50
HD2
-60
-70
-80
-2
HD3
-90
-4
1
0.5
1.5
2
2.5
3
-100
100
3.5
1000
FREQUENCY (MHz)
TIME (ns)
Figure 9.
rd
3
Figure 10.
AV_DIFF & RIN_DIFF
vs.
VI_CM
Order Intermodulation Distortion
0
AV_DIFF NORMALIZED (dB)
2-TONE SPURS (dBc)
f _CENTER = 1 GHz
-10 SINGLE-ENDED INPUT
-20 RL = 100: (DIFFERENTIAL)
0 dBm = 894 mVPP
-30
-40
-50
-60
-70
0.04
83
0.03
82
0.02
81
0.01
80
0
79
-0.01
78
RIN_DIFF (:)
0
-80
-90
-25
-20
-15
-10
-5
0
-0.02
-0.3
0.2
Figure 12.
Insertion Gain Distribution
Insertion Gain Variation
vs.
Input Amplitude
'VIN = 160 mV
0.2
PERCENTAGE (
25
20
15
10
5
8
13
77
2.2
0.3
VS = 3.3V
0
12.5
1.7
Figure 11.
NORMALIZED AV_DIFF (dB)
30
1.2
VI_CM (V)
SINGLE TONE POUT (dBm)
35
0.7
13.5
14
14.5
0.1
-40°C
25°C
0
-0.1
85°C
-0.2
-0.3
-0.4 AV_DIFF NORMALIZED
to VIN = 160 mV @ 25°C
-0.5
0 20 40 60 80 100 120 140 160 180 200
AV_DIFF (dB)
|VIN (mV)|
Figure 13.
Figure 14.
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
LMH6555
www.ti.com
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
TYPICAL PERFORMANCE CHARACTERISTICS (continued)
Unless otherwise specified, RS1 = RS2 = 50Ω, VS = 3.3V, RL = 100Ω differential, VOUT = 0.8 VPP. See DEFINITION OF TERMS
AND SPECIFICATIONS (ALPHABETICAL ORDER) for definition of terms used throughout the datasheet.
PSRR & PSRR_CM
vs.
Frequency
CMRR
vs.
VI_CM
70
0
25°C
-40°C
-10
CMRR (dB)
PSRR (dB)
85°C
60
-20
PSRR
-30
-40
50
PSRR_CM
-50
0.1
1
10
40
-0.4
100
0.1
0.6
FREQUENCY (MHz)
Figure 15.
1.6
2.1
Figure 16.
CMRR
vs.
Frequency
Noise Density & Noise Figure
160
80
120
40
SE = SINGLE-ENDED INPUT
DI = DIFFERENTIAL INPUT
35
RS = 50: (SE) or 100: (DI)
30
100
25
140
OUTPUT NOISE (nV/ Hz)
70
60
CMRR (dB)
1.1
VI_CM (mV)
50
40
30
80
20
NF, SE
60
NF (dB)
-60
0.01
15
NF, DI
40
10
20
5
OUTPUT NOISE
20
0.1
1
10
100
1000
0
0.01
Figure 17.
Figure 18.
S_Parameters
vs.
Frequency
Differential Output Offset Variation for
3 Representative Units
6
SINGLE-ENDED INPUT
TO EACH OUTPUT
UNIT 3
4
-20
S22
'VOOS (mV)
S_PARAMETER (dB)
-10
-30
-40
S11
S12
-50
2
UNIT 2
1
10
100
-2
-6
-50
1000
FREQUENCY (MHz)
UNIT 2
0
UNIT 1
-4
-60
-70
0
1000
100
FREQUENCY (MHz)
FREQUENCY (MHz)
0
10
1
0.1
-25
0
25
50
75
100
TEMPERATURE (°C)
Figure 19.
Figure 20.
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
9
LMH6555
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
www.ti.com
TYPICAL PERFORMANCE CHARACTERISTICS (continued)
Unless otherwise specified, RS1 = RS2 = 50Ω, VS = 3.3V, RL = 100Ω differential, VOUT = 0.8 VPP. See DEFINITION OF TERMS
AND SPECIFICATIONS (ALPHABETICAL ORDER) for definition of terms used throughout the datasheet.
Common Mode Offset Voltage Variation
vs.
VCM_REF
Supply Current
vs.
Temperature
20
126
-40qC
VS = 3.3V
SUPPLY CURRENT (mA)
15
'VOS_CM (mV)
10
5
25qC
0
-5
-10
-15
'VOS_CM RELATIVE TO
VCM_REF = 1.2V @ 25qC
-20
0.8 0.9 1.0 1.1 1.2 1.3
10
1.5
122
120
118
116
85qC
1.4
124
1.6
114
-50
-25
0
25
50
VCM_REF (V)
TEMPERATURE (°C)
Figure 21.
Figure 22.
Submit Documentation Feedback
75
100
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
LMH6555
www.ti.com
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
APPLICATION INFORMATION
See DEFINITION OF TERMS AND SPECIFICATIONS (ALPHABETICAL ORDER) for definition of terms used.
GENERAL
The LMH6555 consists of three individual amplifiers:
1. VOUT+ driver
2. VOUT− driver
3. The common mode amplifier
Being a differential amplifier, the LMH6555 will not respond to the common mode input (as long as it is within its
input common mode range) and instead the output common mode is forced by the built-in common mode
amplifier with VCM_REF as its input. As shown, in Figure 23 below, the VCMO output of most differential high speed
ADC’s is tied to the VCM_REF input of the LMH6555 for direct output common mode control. In some cases, the
output drive capability of the ADC VCMO output may need an external buffer, as shown, to increase its current
capability in order to drive the VCM_REF pin. The Electrical Characteristics Table shows the gain (Gain_VCM_REF)
and the offset (VOS_CM) from the VCM_REF to the device output common mode.
RF1
RS1
340 mVPP
50:
RT2
VIN+ RG1
VOUT = 0.8 VPP
50:
+
VIN
a
VIN- R
G2
-
RT1
50:
RS2
50:
LMH6555
VOUT+
ADC081000/
ADC081500
VCMO
SPI
RF2
VCM_REF
3.3V
+
OPT
LMV321
-
OPT
Figure 23. Single Ended to Differential Conversion
The single ended input and output impedances of the LMH6555 I/O pins are close to 50Ω as specified in
Electrical Characteristics Table (RIN and RO). With differential input drive, the differential input impedance
(RIN_DIFF) is close to 78Ω.
The device nominal input common mode voltage (VI_CM) is close to 0.3V when RS1 and
open. Thus, the input source will experience a DC current with 0V input. Because of this,
offset voltage is influenced by the matching between RS1 and RS2. So, in a single ended
signal source is AC coupled to one input, the undriven input needs to also be AC coupled
output offset voltage (VOOS).
RS2 of Figure 23 are
the differential output
input condition, if the
in order to cancel the
In applications where low output offset is required, it is possible to inject some current to the appropriate input
(VIN+ or VIN−) as an effective method of trimming the output offset voltage of the LMH6555. This is explained later
in this document. The nominal value of RS1 and RS2 will also affect the insertion gain (AV_DIFF). The LMH6555 can
also be used with the input AC coupled through equal valued DC blocking capacitors (C) in series with VIN+ and
VIN−. In this case, the coupling capacitors need to be large enough to not block the low frequency content. The
lower cutoff frequency will be 1/(πREQC)Hz with REQ= RS1+ RS2 + RIN_DIFF where RIN_DIFF ≈ 78Ω.
The single ended output impedance of the LMH6555 is 50Ω. The LMH6555 Electrical Characteristics shows the
device performance with 100Ω differential output load, as would be the case if a device such as the ADC081000/
ADC081500 (single/ dual ADC) were being driven.
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
11
LMH6555
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
www.ti.com
CIRCUIT ANALYSIS
Figure 24 shows the block diagram of the LMH6555.
VCM_REF
RC1
+
ACM
-
+
+
V
RT2
50:
VOUT
RC2
V
A1
A2
-A
-A
Q1
VIN
+
RT1
50:
+
Q2
D1
RG1
D2
RG2
Vy
Vx
RE1
VOUT
RF1
RF2
VIN
-
RE2
RG1 = RG2 = RG = 39Ω
RE1 = RE2 = RE = 25Ω
RF1 = RF2 = RF = 430Ω
ICQ1 = ICQ2 = 12.6 mA
Figure 24. Block Diagram
The differential input stage consists of cross-coupled common base bipolar NPN stages, Q1 and Q2. These
stages give the device its differential input characteristic. The internal loop gain from Vx and Vy internal nodes
(Q1 and Q2 emitters) to the output is large, such that these nodes act as a virtual ground. The cross-coupling will
ensure that these nodes are at the same voltage as long as the amplifier is operating within its normal range.
Output common mode voltage is enforced through the action of “ACM” which servos the output common mode to
the “VCM_REF” input voltage.
The discussion that follows, provides the formulas needed to analyze single ended and differential input
applications. For a more detailed explanation including derivations, please see Appendix at the end of
the datasheet.
12
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
LMH6555
www.ti.com
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
SINGLE-ENDED INPUT
The following is the procedure for determining the device operating conditions for single ended input applications.
This example will use the schematic shown in Figure 25.
RS1
50:
VIN
+
RS2
50:
VIN
LMH6555
VIN
0.3 VPP
-
VOUT
RL
100:
-
+
VOUT
Figure 25. Single-Ended Input Drive
1. Determine the driven input’s (VIN+ or VIN−) swing knowing that each input common mode impedance to
ground (RIN) is 50Ω:
VIN+ (or VIN−) = VIN · RIN/(RIN + RS)
(1)
whitespace
For Figure 25:
VIN+ = 0.3 VPP · 50/(50+50) = 0.15 VPP
(2)
whitespace
2. Calculate VOUT knowing the Insertion Gain (AV_DIFF):
VOUT = (VIN/2) · AV_DIFF
AV_DIFF = 2 · RF/ (2RS + RIN_DIFF)
where
•
•
RF = 430Ω
RIN_DIFF = 78Ω
(3)
whitespace
For Figure 25:
RS = 50Ω → AV_DIFF = 4.83 V/V
VOUT = (0.3 VPP/2) · 4.83 V/V= 724.5 mVPP
(4)
whitespace
3. Determine the peak-to-peak differential current (IIN_DIFF) through the device’s differential input impedance
(RIN_DIFF) which would result in the VOUT calculated in step 2:
IIN_DIFF = VOUT/ RF
(5)
whitespace
For Figure 25:
IIN_DIFF = 724.5 mVPP/ 430Ω = 1.685 mAPP
(6)
whitespace
4. Determine the swing across the input terminals (VIN_DIFF) which would give rise to the IIN_DIFF calculated in
step 3 above.
VIN_DIFF = IIN_DIFF · RIN_DIFF
(7)
whitespace
For Figure 25:
VIN_DIFF = 1.685 mAPP · 78Ω = 131.4 mVPP
(8)
whitespace
5. Calculate the undriven input’s swing, based on VIN_DIFF determined in step 4 and VIN+ calculated in step 1:
VIN− = VIN+ - VIN_DIFF
(9)
whitespace
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
13
LMH6555
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
www.ti.com
For Figure 25:
VIN− = 150 mVPP - 131.4 mVPP = 18.6 mVPP
(10)
whitespace
6. Determine the DC average of the two inputs (VI_CM) by using the following expression:
VI_CM = 12.6 mA · RE · RS / (RS + RG + RE)
where
•
•
RE = 25Ω
RG = 39Ω (both internal to the LMH6555)
For Figure 25
(11)
RS = 50Ω → VI_CM = 15.75 / (RS + 64)
VI_CM = 15.75/ (50+64) = 138.2 mV
(12)
whitespace
The values determined with the procedure outlined here are shown in Figure 26.
0.3
150 mVPP @
138 mV DC
VIN+
0.2
VOLTAGE (V)
VIN0.1
18.6 mVPP @
138 mV DC
VIN
0
-0.1
-0.2
-0.3
TIME
Figure 26. Input Voltage for Single-Ended Input Drive Schematic
DIFFERENTIAL INPUT
The following is the procedure for determining the device operating conditions for differential input applications
using the Figure 27 schematic as an example.
V1
RS1
50:
VIN
+
VIN
V2
-
VOUT
LMH6555
RS2
50:
-
RL
100:
VOUT
+
Assuming transformer secondary, VIN, of 300 mVPP
Figure 27. Differential Input Drive
1. Calculate the swing across the input terminals (VIN_DIFF) by considering the voltage division from the
differential source (VIN) to the LMH6555 input terminals with differential input impedance RIN_DIFF:
VIN_DIFF = VIN · RIN_DIFF/ (2RS + RIN_DIFF)
(13)
whitespace
For Figure 27:
VIN_DIFF = 300 mVPP · 78 / (100 + 78) = 131.5 mVPP
14
Submit Documentation Feedback
(14)
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
LMH6555
www.ti.com
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
whitespace
2. Calculate each input pin swing to be ½ the swing determined in step 1:
VIN+ = VIN− = VIN_DIFF/ 2
(15)
whitespace
For Figure 27
VIN+ = VIN− = 131.5 mVPP/ 2 = 65.7 mVPP
whitespace
3. Determine the DC average of the two inputs (VI_CM) by using the following expression:
VI_CM = 12.6 mA · RE · RS / (RS + RG + RE)
where
•
•
RE = 25Ω
RG = 39Ω (both internal to the LMH6555)
(16)
whitespace
For Figure 27:
RS = 50Ω → VI_CM = 15.75 / (RS+ 64)
VI_CM = 15.75/ (50+64) = 138.2 mV
(17)
whitespace
4. Calculate VOUT knowing the Insertion Gain (AV_DIFF):
VOUT = (VIN · / 2) · AV_DIFF
AV_DIFF = 2 · RF/ (2RS + RIN_DIFF)
where
•
•
RF= 430Ω
RIN_DIFF = 78Ω
(18)
whitespace
For Figure 27:
RS = 50Ω → AV_DIFF = 4.83 V/V
VOUT = (0.3 VPP/2) · 4.83 V/V= 724.5 mVPP
(19)
whitespace
The values determined with the procedure outlined here are shown in Figure 28.
0.3
VIN-
VOLTAGE (V)
0.2
65.7 mVPP @
VIN+
138 mV DC
0.1
0
V1
-0.1
V2
-0.2
-0.3
TIME
Figure 28. Input Voltage for Figure 27 Schematic
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
15
LMH6555
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
www.ti.com
SOURCE IMPEDANCE(S) AND THEIR EFFECT ON GAIN AND OFFSET
The source impedances RS1 and RS2, as shown in Figure 25 or Figure 27, affect gain and output offset. The
Electrical Characteristics and TYPICAL PERFORMANCE CHARACTERISTICS are generated with equal valued
source impedances RS1 and RS2, unless otherwise specified. Any mismatch between the values of these two
impedances would alter the gain and offset voltage.
OUTPUT OFFSET CONTROL AND ADJUSTMENT
There are applications which require that the LMH6555 differential output voltage be set by the user. An example
of such an application is a unipolar signal which is converted to a differential output by the LMH6555. In order to
utilize the full scale range of the ADC input, it is beneficial to shift the LMH6555 outputs to the limits of the ADC
analog input range under minimal signal condition. That is, one LMH6555 output is shifted close to the negative
limit of the ADC analog input and the other close to the positive limit of the ADC analog input. Then, under
maximum signal condition, with proper gain, the full scale range of the ADC input can be traversed and the ADC
input dynamic range is properly utilized. If this forced offset were not imposed, the ADC output codes would be
reduced to half of what the ADC is capable of producing, resulting in a significant reduction in ENOB. The choice
of the direction of this shift is determined by the polarity of the expected signal.
Another scenario where it may be necessary to shift the LMH6555 output offset voltage is in applications where it
is necessary to improve the specified Output Offset Voltage (differential mode), “VOOS”. Some ADC’s, including
the ADC081000/ ADC081500 (and their dual counterparts), have internal registers to correct for the driver’s
(LMH6555) VOOS. If the LMH6555 VOOS rating exceeds the maximum value allowed into this register, then
shifting the output is required for maximum ADC performance.
It is possible to affect output offset voltage by manipulating the value of one input resistance relative to the other
(e.g. RS1 relative to RS2 or vice versa). However, this will also alter the gain. Assuming that the source is applied
to the VIN+ side through RS1, Figure 29(A) shows the effect of varying RS1 on the overall gain and output offset
voltage. Figure 29(B) shows the same effects but this time for when the undriven side impedance, RS2, is varied.
2.90
2.90
100
(A)
2.80
2.80
GAIN
20
2.40
2.30
-20
2.20
RS2 = 50:
2.10
-60
SINGLE ENDED INPUT
2.00
APPLIED THROUGH RS1
40
45
50
55
60
65
-100
70
VOOS
60
2.60
2.50
20
GAIN
2.40
2.30
-20
VOOS (mV)
2.50
|VOUT/VIN| (V/V)
VOOS
2.60
2.70
60
VOOS (mV)
|VOUT/VIN| (V/V)
2.70
1.90
35
100
(B)
2.20
2.10 RS1 = 50:
SINGLE ENDED INPUT
2.00
APPLIED THROUGH RS1
1.90
35
40
45
50
55
-60
60
65
70
-100
RS2 (:)
RS1 (:)
Figure 29. Gain & Output Offset Voltage vs. Source Impedance Shift for Single Ended Input Drive
As can be seen in Figure 29, the source impedance of the input side being driven has a bigger effect on gain
than the undriven source impedance. RS1 and RS2 affect the output offset in opposite directions. Manipulating the
value of RS2 for offset control has another advantage over doing the same to RS1 and that is the signal input
termination is not affected by it. This is especially important in applications where the signal is applied to the
LMH6555 through a transmission line which needs to be terminated in its characteristic impedance for minimum
reflection.
For reference, Figure 30 shows the effect of source impedance misbalance on overall gain and output offset
voltage with differential input drive.
16
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
LMH6555
www.ti.com
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
2.90
100
2.80
VOOS
60
2.60
2.50
VOOS (mV)
|VOUT/VIN| (V/V)
2.70
20
2.40
GAIN
2.30
-20
2.20
2.10
2.00
-60
RS1 = 50:
DIFFERENTIAL DRIVE
1.90
-20
-15 -10
-5
0
5
10
15
-100
20
RS2 - RS1 (:)
Figure 30. Gain & Output Offset Voltage vs. Source Impedance Shift for Differential Input Drive
It is possible to manipulate output offset with little or no effect on source resistance balance, gain, and, cable
termination.
VX
VX
RX
RX
RS1
RS1
+
VIN
+
RL
100:
LMH6555
RS2
-
(a)
LMH6555
RS2
VIN
RL
100:
-
(b)
Figure 31. Differential Output Shift Circuits
RX, shown in Figure 31(a) and Figure 31(b), injects current into the input to achieve the required output shift. For
a positive shift, positive current would need to be injected into the VIN+ terminal (Figure 31(a)) and for a negative
shift, to the VIN− terminal (Figure 31(b)). Figure 32 shows the effect of RX on the output with VX = 3.3V or 5V, and
RS1 = RS2 = 50Ω.
1000
|VOOS| (mV)
VX = 5V
100
VX = 3.3V
10
1
0.1
1
10
100
1000
RX (k:)
Figure 32. LMH6555 Differential Output Shift Due to RX in Figure 31
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
17
LMH6555
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
www.ti.com
To shift the LMH6555 differential output negative by about 100 mV, referring to the plot in Figure 32, RX would be
chosen to be around 3.9 kΩ in the schematic of Figure 31(b) (using VX = VS = 3.3V).
In applications where VIN has a built-in non-zero offset voltage, or when RS1 and RS2 are not 50Ω, the Figure 32
plot cannot be used to estimate the required value for RX.
Consider the case of a more general offset correction application, shown in Figure 33(a), where RS1 = RS2 = 75Ω
and VIN has a built-in offset of −50 mV. It is necessary to shift the differential output offset voltage of the
LMH6555 to 0 mV. Figure 33(b) is the Thevenin equivalent of the circuit in Figure 33(a) assuming RX >> RS2.
VS = 3.3V
RS1
-
VIN
RX
VIN
RS2
75:
VOUT
+
VIN
with -50 mV
OFFSET
+
VOUT
RS2 || RX # 75:
RL
100:
LMH6555
VIN
VIN
-
RL
100:
LMH6555
RS2
RS1
75:
VOUT
+
VTH # -50 mV +
+
75:
3.3V
RX
VOUT
(b)
(a)
Figure 33. Offset Correction Example (RS = 75Ω)
From the gain expression in Equation 44 (see Appendix) (but with opposite polarity because VTH is applied to
VIN− instead):
-RF
VOUT
Ÿ
=
VTH 2RS + 78
-430:
(150 + 78):
§
x ¨¨-50 mV +
©
75
3.3V
RX
§
¨
¨
©
VOUT =
(20)
The expression derived for VOUT in Equation 20 can be set equal to zero to solve for RX resulting in RX = 4.95
kΩ. If the differential output offset voltage, VOOS, is also known, VOUT could be set to a value equal to –VOOS. For
example, if the VOOS for the particular LMH6555 is +30 mV, then the following nulls the differential output:
©
248
RX
§
¨
¨
©
§
VOUT = -30 mV = (-1.89) ¨¨-50 mV +
Ÿ RX = 3.76 k:
(21)
RX >> RS2 confirming the assumption made in the derivation. Note that Equation 21, which is derived based on
the configuration in Figure 31(b), will yield a real solution for RX if and only if:
VOOS t (VIN_OFFSET x 1.89)
For Figure 31(b) and with Rs = 75Ω
where
•
VIN_OFFSET is the source offset shown as −50 mV in Figure 33(a)
(22)
+
If Equation 22 were not satisfied, then Figure 31(a) offset correction, where RX is tied to the VIN side, should be
employed instead.
Alternatively, replace the VX and RX combination with a discrete current source or current sink. Because of a
current source’s high output impedance, there will be less gain imbalance. However, a current source might have
a relatively large output capacitance which could degrade high frequency performance.
INTERFACE DESIGN EXAMPLE
As shown in Figure 34 below, the LMH6555 can be used to interface an open collector output device (U1) to a
high speed ADC. In this application, the LMH6555 performs the task of amplifying and driving the 100Ω
differential input impedance of the ADC.
18
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
LMH6555
www.ti.com
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
VCC
RL2
RL1
RS1
RF1
RT2
RG1
50:
+
U1
RS2
RT1
RG2
VOUT-
VOUT+
ADC081000/
ADC081500
VCMO
50:
RF2
LMH6555
VCM_REF
VCM_REF buffer not shown
Figure 34. Differential Amplification and ADC Drive
For applications similar to the one shown in Figure 34, the following conditions should be maintained:
1. The LMH6555 differential output voltage has to comply with the ADC full scale voltage (800 mVPP in this
case).
2. The LMH6555 input Common Mode Voltage Range is observed. “CMVR”, as specified in Electrical
Characteristics, is to be between −0.3V and 2.0V for the specified CMRR.
3. U1 collector voltage swing must to be observed so that the U1 output transistors do not saturate. The
expected operating range of these output transistors is defined by the specifications and operating conditions
of U1.
Consider a numerical example (RL refers to RL1 & RL2, RS refers to RS1 & RS2).
Assume:
VCC = 10V, U1 peak-to-peak collector current (IPP) = 15 mAPP with 10 mA quiescent (IcQ), and minimum
operational U1 collector voltage = 6V.
Here are the series of steps to take in order to carry out this design:
a. Select the RL value which allows compliance with the U1 collector voltage (6V in this case) with 1V extra as
margin because of LMH6555 loading.
RL = [10 - (6+1)] V / (10+ 7.5) mA = 171Ω
Choose 169Ω, 1% resistors for RL
b. Find the value of RS to get the proper swing at the output (800 mVPP). To do so, convert the input stage into
its Norton equivalent as shown in Figure 35
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
19
LMH6555
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
www.ti.com
VCC
RL
12.6 mA
12.6 mA
RS
Q1
Vx
IcQ + IPP
U1
RG
RE
39:
25:
Q1
Ÿ
Vx
IN
RN
RE
25:
LMH6555
IN =
1
R L + RS + R G
(VCC ± IcQ RL)
COMMON
MODE
IPP RL
DIFFERENTIAL
RN = R L + RS + R G
Figure 35. Norton Equivalent of the Input Circuitry Tied to Q1 within the LMH6555 in Figure 34
IN = IN (common mode) + IN (differential)
IN (common mode) = (VCC – IcQ * RL) / (RL + RS + RG)
IN (differential) = IPP * RL / (RL + RS + RG)
(23)
The entirety of the Norton source differential component will flow through the feedback resistors within the
LMH6555 and generate an output. Therefore:
IN (differential) * RF = 800 mVPP
→ RS = (RL* IPP * RF/ 0.8) – RG – RL
where
•
•
RF = 430Ω
RG = 39Ω (RF and RG are internal LMH6555 resistances)
(24)
So, in this case:
RS = (169 * 15 mAPP * 430/ 0.8) – 39 – 169 = 1154Ω
Choose 1.15 kΩ, 1% resistors for RS
(25)
c. With RL and RS defined, ensure that the U1 collector voltage(s) minimum is not violated due to the loading
effect of the LMH6555 through RS. Also, it is important to ensure that the LMH6555's CMVR is also not
violated.
The “Vx” node voltage within the LMH6555 (see Figure 35) would need to be calculated. Use the Common
Mode component of the Norton equivalent source from above, and write the KCL at the Vx node as follows:
Vx / RE + Vx / RN = 12.6 mA + IN (common mode); with RE = 25Ω
Vx / RE + Vx / RN = 12.6 mA + (VCC – IcQ RL )/ (RL + RS + RG)
→Vx = 0.4595V
(26)
With Vx calculated, both the input voltage range (high and low) and the low end of the U1 collector voltage
(VC) can be derived to be within the acceptable range. If necessary, steps “a” through “c” would have to be
repeated to readjust these values.
VC = VX RL / RN + IN (RS + RG)
(27)
whitespace
IN_High = 7.05 mA, IN_Low = 5.19 mA (based on the values derived)
→VC_High = 0.4595 * 169 / 1358 + 7.05 mA (1150 + 39) = 8.44V
→VC_Low = 0.4595 * 169 / 1358 + 5.19 mA (1150 + 39) = 6.22V
(28)
whitespace
20
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
LMH6555
www.ti.com
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
VIN = VX (RN – RG) / RN + IN RG
→VIN_High = 0.4595 * (1358- 39) / 1358 + 7.05 mA * 39 = 0.721V
→VIN_Low = 0.4595 * (1358- 39) / 1358 + 5.19 mA * 39 = 0.649V
(29)
whitespace
Figure 36 shows the complete solution using the values derived above, with the node voltages marked on the
schematic for reference.
VCC
10V
RL2
169:
1%
RS1
1.15 k:
1%
RL1
169:
1%
0.65V to 0.72V
VIN+
LMH6555
VIN-
6.22V to 8.44V
10 mA + 15 mAPP
VOUT = 800 mVPP
ADC081000/
ADC081500
RS2
1.15 k:
1%
U1
Figure 36. Implementation #1 of Figure 34
Design Example
It is important to note that the matching of the resistors on either input side of the LMH6555 (RS1 to RS2 and RL1
to RL2) is very important for output offset voltage and gain balance. This is particularly true with values of RS
higher than the nominal 50Ω. Therefore, in this example, 1% or better resistor values are specified.
If the U1 collector voltage turns out to be too low due to the loading of the LMH6555, lower RL. Lower values of
RL result in lower RS which in turn increases the LMH6555's VI_CM because of increased pull up action towards
VCC. The upper limit on VI_CM is 2V. Figure 37 shows the 2nd implementation of this same application with
lowered values of RL and RS. Notice that the lower end of U1’s collector voltage and the upper end of LMH6555’s
VI_CM have both increased compared to the 1st implementation.
VCC
10V
RL
80.6:
1%
RL
80.6:
RS
1%
523:
1%
1.13V to 1.20V
VOUT = 800 mVPP
7.6V to 8.7V
VIN+
10 mA + 15 mAPP
LMH6555
VIN-
U1
ADC081000/
ADC081500
RS
523:
1%
Figure 37. Implementation #2 of Figure 34 Design Example
An alternative would be to AC couple the LMH6555 inputs. With this approach, the design steps would be very
similar to the ones outlined except that there would be no common mode interaction between the LMH6555 and
U1 and this results in fewer design constraints:
Vx / RE = 12.6 mA → Vx = 0.3150V
(30)
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
21
LMH6555
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
www.ti.com
For the component values shown in Figure 37 use:
1. VC_High = VCC – RL (IcQ + IPP / 2 - IN (differential) /2)
VC_Low = VCC – RL (IcQ - IPP / 2 + IN (differential) /2)
(31)
whitespace
IN (differential) = IPP * RL / (RL + RS + RG) = 1.88 mA (based on the values used.)
→VC_High = 10 – 80.6 (10 + 15 / 2 − 1.88 /2) mA = 8.67V
→VC_Low = 10 – 80.6 (10 − 15 / 2 + 1.88 /2) mA = 9.72V
(32)
whitespace
VIN = VX ± RG. IN (differential) /2
→VIN_High = 0.3150 + 39 * 1.88 mA /2 = 0.3517V
→VIN_Low = 0.3150 - 39 * 1.88 mA /2 = 0.2783V
(33)
Figure 38 shows the AC coupled implementation of the Figure 37 schematic along with the node voltages
marked to demonstrate the reduced VI_CM of the LMH6555 and the increase in the U1 collector voltage
minimum.
VCC
10V
RL1
80.6:
1%
RL2
80.6:
1%
CS1
RS1
523:
0.01 PF 1%
0.278V to 0.352V
VOUT = 800 mVPP
VIN+
8.67V to 9.72V
U1
ADC081000/
ADC081500
LMH6555
VIN-
10 mA + 15 mAPP
CS2
RS2
0.01 PF 523:
1%
Figure 38. AC Coupled Version of Figure 37
Note that the lower cut-off frequency is:
f_cut-off = 1 / (πReqCS) where Req = RS1+ RS2 + RIN_DIFF where RIN_DIFF ≈ 78Ω
(34)
So, for the component values shown (CS = 0.01 μF and RS1 = RS2 = 523Ω):
f_cut-off = 28.2 kHz
22
(35)
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
LMH6555
www.ti.com
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
DATA ACQUISITION APPLICATIONS
Figure 39 shows the LMH6555 used as the differential driver to the Texas Instruments ADC081500 running at
1.5G samples/second.
RF1
RS1
340 mVPP
RT2
VIN+ RG1
50:
VOUT = 0.8 VPP
50:
+
VIN
a
VIN- R
G2
-
RT1
50:
RS2
50:
LMH6555
VOUT+
ADC081000/
ADC081500
VCMO
SPI
3.3V
VCM_REF
RF2
+
LMV321
OPT
-
OPT
Figure 39. Schematic of the LMH6555 Interfaced to the ADC081500
In the schematic of Figure 39, the LMH6555 converts a single ended input into a differential output for direct
interface to the ADC's 100Ω differential input. An alternative approach to using the LMH6555 for this purpose,
would have been to use a balun transformer, as shown in Figure 40.
RS1
50:
1.6 VPP
6
1
4.7 nF
TO ADC
VIN+
800 mVPP
VIN
3
4
RS2
50:
4.7 nF
MINI CIRCUITS
TYPE
TCI-1-13M
TO ADC
VIN-
Figure 40. Single Ended to Differential Conversion
(AC only) with a Balun Transformer
In the circuit of Figure 40, the ADC will see a 100Ω differential driver which will swing the required 800 mVPP
when VIN is 1.6 VPP. The source (VIN) will see an overall impedance of 200Ω for the frequency range that the
transformer is specified to operate. Note that with this scheme, the signal to the ADC must be AC coupled,
because of the transformer’s minimum operating frequency which would prevent DC coupling. For the
transformer specified, the lower operating frequency is around 4.5 MHz and the input high pass filter’s −3 dB
bandwidth is around 340 kHz for the values shown (or (1/πREQC)Hz where REQ = 200Ω).
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
23
LMH6555
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
www.ti.com
Table 1 compares the LMH6555 solution (Figure 39) vs. that of the balun transformer coupling (Figure 40) for
various categories.
Table 1. ADC Input Coupling Schemes Compared
Preferred Solution
Category
LMH6555
Balun Transformer
Lower Power Consumption
✓
Lower Distortion
✓
Wider Dynamic Range
✓
DC Coupling & Broadband Applications
✓
Highest Gain & Phase Balance
✓
Input/ Output Broadband Impedance Matching (Highest Return Loss)
✓
Additional Gain
✓
ADC Input Protection against Overdrive
✓
Highest SNR
✓
✓
(see below)
Ability to Control Gain Flatness
GAIN FLATNESS
In applications where the full 1.2 GHz bandwidth of the LMH6555 is not necessary, it is possible to improve the
gain flatness frequency at the expense of bandwidth. Figure 41 shows CO placed across the LMH6555 output
terminals to reduce the frequency response gain peaking and thereby to increase the ±0.5 dB gain flatness
frequency.
RF1
RS1
340 mVPP
VIN
50:
a
VIN+
RT2
RG1
VIN- R
G2
50:
+
-
RT1
LMH6555
CO
ADC081000/
ADC081500
VCMO SPI
50:
RS2
50:
VOUT = 0.8 VPP
RF2
VCM_REF
3.3V
+
OPT
LMV321
-
OPT
Figure 41. Increasing ±0.5 dB Gain Flatness using External Output Capacitance, CO
Figure 42, Figure 43, and and Figure 44 show the FFT analysis results with the setup shown in Figure 39.
24
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
LMH6555
www.ti.com
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
10
0
-10
-20
Fundamental
(dBc)
-30
-40
-50
-60
-70
-80
-90
-100
-110
0
100 200 300 400 500 600 700
FREQUENCY (MHz)
Figure 42. LMH6555 FFT Result When Used as the Differential Driver to ADC081500
10
0
-10
-20
(dBc)
-30
-40
H4
24.91 MHz
H2
12.455 MHz
-50
-60
H8
49.819 MHz
H6
37.364 MHz
H10
62.274 MHz
-70
-80
-90
-100
-110
5
15 25 35 45 55 65 75
FREQUENCY (MHz)
(dBc)
Figure 43. LMH6555 FFT Result When Used as the Differential Driver to ADC081500
(Lower Fs/2 Region Magnified)
Fundamental
10
743.993 MHz
0
-10
-20
H7
-30
706.628 MHz
-40
H5
H3
H9
719.083 MHz
-50
731.538 MHz
694.174 MHz
-60
-70
-80
-90
-100
-110
675 685 695 705 715 725 735 745 755 765
FREQUENCY (MHz)
Figure 44. LMH6555 FFT Result When Used as the Differential Driver to ADC081500
(Upper Fs/2 Region Magnified)
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
25
LMH6555
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
www.ti.com
Figure 42, Figure 43, and Figure 44 information summary:
• Fundamental Test Frequency 744 MHz
• LMH6555 Output 0.8 VPP
• Sampling Rate: 1.5G samples/second
• 2nd Harmonic: −59 dBc @ ∼ 12 MHz or |1.5 GHz*1– 744 MHz*2|
• 3rd Harmonic: −57 dBc @ ∼ 732 MHz or |1.5 GHz*1- 744 MHz *3|
• 4th Harmonic −71 dBc @ ∼ 24 MHz or |1.5 GHz*2 – 744 MHz *4|
• 5th Harmonic −68 dBc @ ∼ 720 MHz or |1.5 GHz*2- 744 MHz*5|
• 6th Harmonic −68 dBc @ ∼ 36 MHz or |1.5 GHz*3- 744 MHz*6|
• THD −51.8 dBc
• SNR 43.4 dB
• Spurious Free Dynamic
• Range (SFDR): 57 dB
• SINAD 42.8 dB
• ENOB 6.8 bits
The LMH6555 is capable of driving a variety of National Semiconductor Analog to Digital Converters. This is
shown in Table 2, which offers a complete list of possible signal path ADC+ Amplifier combinations. The use of
the LMH6555 to drive an ADC is determined by the application and the desired sampling process (Nyquist
operation, sub-sampling or over-sampling). See application note (AN-236) for more details on the sampling
processes and application note (AN-1393) for details on “Using High Speed Differential Amplifiers to Drive
ADCs”. For more information regarding a particular ADC, refer to the particular ADC datasheet for details.
Table 2. Differential Input ADC’s Compatible with the LMH6555 Driver
ADC Part Number
Resolution (bits)
Single/Dual
ADC08D500
8
S
Speed (MSPS)
500
ADC081000
8
S
1000
ADC08D1000
8
D
1000
ADC08D1020
8
D
1000
ADC081500
8
S
1500
ADC08D1500
8
D
1500
ADC08D1520
8
D
1500
ADC083000
8
S
3000
ADC08B3000
8
S
3000
EXPOSED PAD WQFN PACKAGE
The LMH6555 is in a thermally enhanced package. The exposed pad (device bottom) is connected to the GND
pins. It is recommended, but not necessary, that the exposed pad be connected to the supply ground plane. The
thermal dissipation of the device is largely dependent on the connection of this pad. The exposed pad should be
attached to as much copper on the circuit board as possible, preferably external copper. However, it is very
important to maintain good high speed layout practices when designing a system board.
Here is a link to more information on the Texas Instruments 16-pin WQFN package:
http://www.ti.com/packaging
26
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
LMH6555
www.ti.com
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
EVALUATION BOARD
Texas Instruments suggests the following evaluation board as a guide for high frequency layout and as an aid in
device testing and characterization.
Device
Package
Evaluation Board Ordering ID
LMH6555
16-Pin WQFN
LMH6555EVAL
The evaluation board can be ordered when a device sample request is placed with Texas Instruments.
Appendix
Here is a more detailed analysis of the LMH6555, including the derivation of the expressions used throughout
APPLICATION INFORMATION.
INPUT STAGE
Because of the input stage cross-coupling, if the instantaneous values of the input node voltages (VIN+ and VIN−)
and current values are required, use the circuit of Figure 45 as the equivalent input stage for each input (VIN+ and
VIN−).
V
+
+
V
12.6 mA
Q1
VIN
12.6 mA
Q2
RG2
39:
RG1
39:
+
Vx
RE1
25:
Vy
-
VIN
RE2
25:
Figure 45. Equivalent Input Stage
Using this simplified circuit, one can assume a constant collector current, to simplify the analysis. This is a valid
approximation as the large open loop gain of the device will keep the two collector currents relatively constant.
First derive Q1 and Q2 emitter voltages. From there, derive the voltages at VIN+ and VIN−.
With the component values shown, it is possible to analyze the input circuits of Figure 45 in order to determine
Q1 and Q2 emitter voltages. This will result in a first order estimate of Q1 and Q2 emitter voltages. Since Q1 and
Q2 emitters are cross-coupled, the voltages derived would have to be equal. With the action of the common
mode amplifier, “ACM”, shown in Figure 24, these two emitters will be equalized. So, one other iteration can be
performed whereby both emitters are set to be equal to the average of the 1st derived emitter voltages. Using this
new emitter voltage, one could recalculate VIN+ and VIN− voltages. The values derived in this fashion will be
within ±10% of the measured values.
Single Ended Input Analysis
Here is an actual example to further clarify the procedure.
Consider the case where the LMH6555 is used as a single ended to differential converter shown in Figure 46.
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
27
LMH6555
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
www.ti.com
RS1
50:
VIN
+
RS2
50:
VIN
LMH6555
VIN
0.3 VPP
VOUT
-
RL
100:
-
+
VOUT
Figure 46. Single Ended Input Drive
The first task would be to derive the internal transistor emitter voltages based on the schematic of Figure 45
(assuming that there is no interaction between the stages.) Here is the derivation of VX and Vy:
+
25
Vy
25
+
Vx 0.15
±
Vx
89
Vy
89
0.279V
0.213V
= 12.6 mA Ÿ Vx =
= 12.6 mA Ÿ Vy = 0.246V
(36)
VX varies with VIN+ (0.213V with negative VIN swing and 0.279V with positive.) The values derived above assume
that the two halves of the input circuit do not interact with each other. They do through the common mode
amplifier and the input stage cross-coupling. Vx and Vy are equal to the average of Vy with either end of the
swing of VX. This is calculated below along with the derivation of VIN+ and VIN− based on this new average
emitter voltage (the average of VX and Vy.)
Vx + Vy
2
=
0.279 + 0.246
2
0.213 + 0.246
2
= 0.262V
Emitter
= Voltage
Swing
= 0.229V
±0.15V VIN+ = ± 0.15V ± 50
0.262V
0.229V
89
0.262V
0.213V
50
x 0.229V
VIN+ = 63.2 mV ; VIN- =
89
-
VIN =
0.147V
0.129V
(37)
−
+
With 0.3 VPP VIN, VIN experiences 150 mVPP (213 mV - 63.2 mV) of swing and VIN will swing by about 18.6
mVPP in the process (147 mV – 129 mV). The input voltages are shown in Figure 47.
0.3
VIN+
0.2
150 mVPP @
138 mV DC
VOLTAGE (V)
VIN0.1
VIN
0
18.6 mVPP @
138 mV DC
-0.1
-0.2
-0.3
TIME
Figure 47. Input Voltages for Figure 46 Schematic
28
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
LMH6555
www.ti.com
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
Using the calculated swing on VIN+ with known VIN, one can estimate the input impedance, RIN as follows:
RIN =
'VIN
'IIN
+
+
=
150 mV
(-1.26 + 4.26) mA
= 50:
(38)
Differential Input Analysis
Assume that the LMH6555 is used as a differential amplifier with a transformer with its Center Tap at ground as
shown in Figure 48:
RS1
50:
V1
VIN
+
VIN
V2
-
VOUT
LMH6555
RS2
50:
-
RL
100:
VOUT
+
Assuming transformer secondary, VIN, of 300 mVPP
Figure 48. Differential Input Drive
The input voltages (VIN+ and VIN−) can be derived using the technique explained previously. Assuming no
transformer output and referring to the schematic of Figure 45:
Vx
Vx
+
= 12.6 mA Ÿ Vx = Vy = 0.246V
25 50 + 39
+
VIN =
50
x 0.246 Ÿ VIN+ = VIN- = 0.138V
50 + 39
(39)
The peak VIN+ and VIN− voltages can be determined using the transformer output voltage. Assuming there is 0.3
VPP of signal across the transformer secondary, ½ of that, or 0.15 VPP (±75 mV peak), would appear at each
input side (V1 or V2 in Figure 48). Here is the derivation of the LMH6555 input terminal’s peak voltages.
Vx
25
+
Vx ± 0.075
89
= 12.6 mA Ÿ Vx =
262.4 mV
229.5 mV
(40)
When V1 swings positive, V2 will go negative by the same value, and vice versa. Therefore, the values derived
above for Vx can be used to determine the average emitter voltage, as described earlier:
Vx + Vy
2
+
=
262.4 mV + 229.5 mV
Emitter
= 245.9 mV =
Voltage
2
VIN = ±75 mV ± 50
+
VIN =
±75 mV ± 245.9 mV
89
105.3 mV
171.0 mV
and by symmetry: VIN = 171.0 mV
105.3 mV
(41)
With the transformer voltage of 0.3 VPP, each input (VIN+ and VIN−) swings from 105.3 mV to 171.0 mV or about
65.7 mVPP. The input voltages are shown in Figure 49.
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
29
LMH6555
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
www.ti.com
0.3
VIN-
VOLTAGE (V)
0.2
65.7 mVPP @
VIN+
138 mV DC
0.1
0
V1
-0.1
V2
-0.2
-0.3
TIME
Figure 49. Input Voltages for Figure 48 Schematic
Knowing the device input terminal voltages, one can estimate the differential input impedance as follows:
RIN_DIFF
RIN_DIFF + 100
=
0.131 VPP
0.3 VPP
Ÿ RIN_DIFF = 78:
(42)
This is comparable to RIN_DIFF found in Electrical Characteristics.
OUTPUT STAGE AND GAIN ANALYSIS
Differential gain is determined by the differential current flow through the feedback resistors RF1 and RF2 as
shown in Figure 24. Current through RF1 (or RF2) sets the VOUT− (or VOUT+) swing. The nominal value of these
resistors is close to 430Ω.
The LMH6555 output stage consists of two bipolar common emitter amplifiers with built in output resistances, RT1
and RT2, of 50Ω, as shown in Figure 50.
V+
RT2
50:
VOUT-
RL
100:
V+
RT1
50:
VOUT+
Figure 50. Output Stage Including External Load RL
With an output differential load, RL, of 100Ω, half the differential swing between the output emitters appears at
the LMH6555 output terminals as VOUT.
30
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
LMH6555
www.ti.com
SNOSAJ1C – NOVEMBER 2006 – REVISED MARCH 2011
With good matching between the input source impedances, RS1 and RS2 shown in Figure 46 and Figure 48, it is
possible to infer the gain and output swing by inspection. The differential input impedance of the LMH6555,
RIN_DIFF, is close to 78Ω.
In differential input drive applications, there is a balanced swing across the input terminals of the LMH6555, VIN+
and VIN−. So, by using the RIN_DIFF value, one determines the differential current flow through the input terminals
and from that the output swing and gain.
RS1
+
VIN
+
RL
VOUT
100:
+
LMH6555
-
RS2
VOUT =
VOUT
VIN
=
VIN x RF
2RS + RIN_DIFF
RF
2RS + 78:
=
430:
2RS + 78:
(43)
For the special case where RS1 = RS2 = RS = 50Ω we have:
for RS = 50: Ÿ
VOUT
VIN
=
430
178
= 2.42 V/V
(44)
The following is the expression for the Insertion Gain, AV_DIFF:
AV_DIFF =
=
VOUT
100:
VIN x
2RS + 100
VOUT/VIN
100/200
= 2 VOUT/VIN = 4.83 V/V
= 13.7 dB
(45)
The expressions above apply equally to the single ended input drive case as well, as long as RS1 = RS2 = 50Ω.
For the case of the single ended input drive:
AV_DIFF =
VOUT
VIN x
=
50
RS + 50
VOUT/VIN
50/100
= 2 VOUT/VIN = 4.83 V/V
= 13.7 dB
(46)
This is comparable to AV_DIFF found in Electrical Characteristics.
Submit Documentation Feedback
Copyright © 2006–2011, Texas Instruments Incorporated
Product Folder Links: LMH6555
31
PACKAGE OPTION ADDENDUM
www.ti.com
24-Jan-2013
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package Qty
Drawing
Eco Plan
Lead/Ball Finish
(2)
MSL Peak Temp
Op Temp (°C)
Top-Side Markings
(3)
(4)
LMH6555SQ/NOPB
ACTIVE
WQFN
RGH
16
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
L6555SQ
LMH6555SQE/NOPB
ACTIVE
WQFN
RGH
16
250
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
L6555SQ
LMH6555SQX/NOPB
ACTIVE
WQFN
RGH
16
4500
Green (RoHS
& no Sb/Br)
CU SN
Level-3-260C-168 HR
-40 to 85
L6555SQ
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
Only one of markings shown within the brackets will appear on the physical device.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
Samples
PACKAGE MATERIALS INFORMATION
www.ti.com
16-Nov-2012
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
LMH6555SQ/NOPB
WQFN
RGH
16
LMH6555SQE/NOPB
WQFN
RGH
LMH6555SQX/NOPB
WQFN
RGH
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
1000
178.0
12.4
4.3
4.3
1.3
8.0
12.0
Q1
16
250
178.0
12.4
4.3
4.3
1.3
8.0
12.0
Q1
16
4500
330.0
12.4
4.3
4.3
1.3
8.0
12.0
Q1
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
16-Nov-2012
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
LMH6555SQ/NOPB
WQFN
RGH
16
1000
203.0
190.0
41.0
LMH6555SQE/NOPB
WQFN
RGH
16
250
203.0
190.0
41.0
LMH6555SQX/NOPB
WQFN
RGH
16
4500
358.0
343.0
63.0
Pack Materials-Page 2
MECHANICAL DATA
RGH0016A
SQA16A (Rev A)
www.ti.com
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation
www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom
www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Applications Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2013, Texas Instruments Incorporated
Mouser Electronics
Authorized Distributor
Click to View Pricing, Inventory, Delivery & Lifecycle Information:
Texas Instruments:
LMH6555EVAL
Similar pages