ON NLV74HCT14ADR2G Hex schmitt-trigger inverter Datasheet

MC74HCT14A
Hex Schmitt-Trigger
Inverter with LSTTL
Compatible Inputs
High−Performance Silicon−Gate CMOS
http://onsemi.com
The MC74HCT14A may be used as a level converter for interfacing
TTL or NMOS outputs to high−speed CMOS inputs.
The HCT14A is useful to “square up” slow input rise and fall times.
Due to the hysteresis voltage of the Schmitt trigger, the HCT14A finds
applications in noisy environments.
SOIC−14 NB
D SUFFIX
CASE 751A
Features
•
•
•
•
•
•
•
•
•
Output Drive Capability: 10 LSTTL Loads
TTL/NMOS−Compatible Input Levels
Outputs Directly Interface to CMOS, NMOS, and TTL
Operating Voltage Range: 4.5 to 5.5 V
Low Input Current: 1.0 mA
In Compliance With the JEDEC Standard No. 7.0 A Requirements
Chip Complexity: 72 FETs or 18 Equivalent Gates
NLV Prefix for Automotive and Other Applications Requiring
Unique Site and Control Change Requirements; AEC−Q100
Qualified and PPAP Capable
These Devices are Pb−Free, Halogen Free and are RoHS Compliant
TSSOP−14
DT SUFFIX
CASE 948G
PIN ASSIGNMENT
A1
1
14
VCC
Y1
2
13
A6
A2
3
12
Y6
Y2
4
11
A5
A3
5
10
Y5
Y3
6
9
A4
GND
7
8
Y4
MARKING DIAGRAMS
LOGIC DIAGRAM
A1
1
2
3
4
14
14
HCT
14A
ALYWG
G
HCT14AG
AWLYWW
Y1
1
A2
A3
A4
5
6
9
8
11
10
1
SOIC−14 NB
Y2
A
L, WL
Y, YY
W, WW
G or G
Y3
TSSOP−14
= Assembly Location
= Wafer Lot
= Year
= Work Week
= Pb−Free Package
(Note: Microdot may be in either location)
Y4
FUNCTION TABLE
A5
A6
13
Y=A
12
Y6
PIN 14 = VCC
PIN 7 = GND
© Semiconductor Components Industries, LLC, 2014
October, 2014 − Rev. 14
Y5
Input
A
Output
Y
L
H
H
L
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 4 of this data sheet.
1
Publication Order Number:
MC74HCT14A/D
MC74HCT14A
MAXIMUM RATINGS
Symbol
VCC
Parameter
Value
Unit
DC Supply Voltage
(Referenced to GND)
−0.5 to +7.0
V
VI
DC Input Voltage
(Referenced to GND)
−0.5 to VCC + 0.5
V
VO
DC Output Voltage
(Referenced to GND)
−0.5 to VCC + 0.5
V
IIK
DC Input Diode Current
±20
mA
IOK
DC Output Diode Current
±25
mA
IO
DC Output Sink Current
±25
mA
ICC
DC Supply Current per Supply Pin
±50
mA
IGND
DC Ground Current per Ground Pin
±50
mA
TSTG
Storage Temperature Range
−65 to +150
_C
TL
Lead Temperature, 1 mm from Case for 10 Seconds
260
_C
TJ
Junction Temperature under Bias
+150
_C
qJA
Thermal Resistance
SOIC
TSSOP
125
170
_C/W
PD
Power Dissipation in Still Air at 85_C
SOIC
TSSOP
500
450
mW
MSL
Moisture Sensitivity
FR
Flammability Rating
VESD
ILatchup
Level 1
Oxygen Index: 30% − 35%
ESD Withstand Voltage
Latchup Performance
UL 94 V−0 @ 0.125 in
Human Body Model (Note 1)
Machine Model (Note 2)
Charged Device Model (Note 3)
Above VCC and Below GND at 85_C (Note 4)
> 4000
> 300
> 1000
V
±300
mA
Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality
should not be assumed, damage may occur and reliability may be affected.
1. Tested to EIA/JESD22−A114−A.
2. Tested to EIA/JESD22−A115−A.
3. Tested to JESD22−C101−A.
4. Tested to EIA/JESD78.
RECOMMENDED OPERATING CONDITIONS
Symbol
VCC
VI, VO
Parameter
Min
Max
Unit
DC Supply Voltage
(Referenced to GND)
4.5
5.5
V
DC Input Voltage, Output Voltage
(Referenced to GND)
0
VCC
V
−55
+125
_C
−
(Note 5)
ns
TA
Operating Temperature, All Package Types
tr, tf
Input Rise and Fall Time (Figure 1)
Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond
the Recommended Operating Ranges limits may affect device reliability.
5. No Limit when VI [ 50% VCC, ICC > 1 mA.
6. Unused inputs may not be left open. All inputs must be tied to a high−logic voltage level or a low−logic input voltage level.
http://onsemi.com
2
MC74HCT14A
DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)
Temperature Limit
VCC
Min
Max
Min
v125_C
Parameter
VT)max
Maximum Positive−Going
Input Threshold Voltage
VO = 0.1 V or VCC – 0.1 V
|Iout| ≤ 20 mA
4.5
5.5
VT)min
Minimum Positive−Going
Input Threshold Voltage
VO = 0.1 V or VCC – 0.1 V
|Iout| ≤ 20 mA
4.5
5.5
VT*max
Maximum Negative−Going
Input Threshold Voltage
VO = 0.1 V or VCC – 0.1 V
|Iout| ≤ 20 mA
4.5
5.5
VT*min
Minimum Negative−Going
Input Threshold Voltage
VO = 0.1 V or VCC – 0.1 V
|Iout| ≤ 20 mA
4.5
5.5
VH max
Maximum Hysteresis
Voltage
VO = 0.1 V or VCC – 0.1 V
|Iout| ≤ 20 mA
4.5
5.5
VH min
Minimum Hysteresis
Voltage
VO = 0.1 V or VCC – 0.1 V
|Iout| ≤ 20 mA
4.5
5.5
0.4
0.4
0.4
0.4
0.4
04
VOH
Minimum High−Level
Output Voltage
VI < VT*min
|Iout| ≤ 20 mA
4.5
5.5
4.4
5.4
4.4
5.4
4.4
5.4
VI < VT*min
|Iout| ≤ 4.0 mA
4.5
3.98
3.84
3.7
VI ≥ VT)max
|Iout| ≤ 20 mA
4.5
5.5
0.1
0.1
0.1
0.1
0.1
0.1
VI ≥ VT)max
|Iout| ≤ 4.0 mA
4.5
0.26
0.33
0.4
Maximum Low−Level
Output Voltage
Volts
v85_C
Symbol
VOL
Test Conditions
*55_C to 25_C
1.9
2.1
1.2
1.4
Max
1.9
2.1
1.2
1.4
1.2
1.4
0.5
0.6
Min
Unit
1.9
2.1
V
1.2
1.4
1.2
1.4
0.5
0.6
1.4
1.5
Max
V
1.2
1.4
0.5
0.6
1.4
1.5
1.4
1.5
V
V
IIK
Maximum Input
Leakage Current
VI = VCC or GND
5.5
±0.1
±1.0
±1.0
mA
ICC
Maximum Quiescent
Supply Current
(per package)
VI = VCC or GND
Iout = 0 mA
5.5
1.0
10
40
mA
DICC
Additional Quiescent
Supply Current
VI = 2.4 V, Any One Input
VI = VCC or GND, Other Inputs
lout = 0 mA
w*55_C
25_C to 125_C
2.9
2.4
5.5
mA
Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product
performance may not be indicated by the Electrical Characteristics if operated under different conditions.
AC CHARACTERISTICS (CL = 50 pF; Input tr = tf = 6.0 ns)
Guaranteed Limit
*55_C to 25_C
Symbol
Parameter
Test Conditions
Figures
Min
Max
tPLH,
tPHL
Maximum Propagation
Delay, Input A to Output
Y (L to H)
VCC = 5.0 V ±10%
CL = 50 pF, Input tr = tf = 6.0 ns
1&2
32
tTLH,
tTHL
Maximum Output
Transition Time, Any
Output
VCC = 5.0 V ±10%
CL = 50 pF, Input tr = tf = 6.0 ns
1&2
15
v85_C
Min
Max
v125_C
Min
Max
Unit
40
48
ns
19
22
ns
Typical @ 25°C, VCC = 5.0 V
CPD
Power Dissipation Capacitance, per Inverter (Note 7)
32
7. Used to determine the no−load dynamic power consumption: PD = CPD VCC2 f + ICC VCC .
http://onsemi.com
3
pF
MC74HCT14A
tr
tf
INPUT A 2.7 V
1.3 V
0.3 V
OUTPUT Y
3V
GND
tPLH
tPHL
90%
1.3 V
10%
tTLH
tTHL
Figure 1. Switching Waveforms
TEST POINT
OUTPUT
DEVICE
UNDER
TEST
CL *
*Includes all probe and jig capacitance.
Figure 2. Test Circuit
ORDERING INFORMATION
Device
MC74HCT14ADG
NLV74HCT14ADG*
MC74HCT14ADR2G
NLV74HCT14ADR2G*
MC74HCT14ADTR2G
NLV74HCT14ADTR2G*
Package
Shipping†
SOIC−14 NB
(Pb−Free)
55 Units / Rail
SOIC−14 NB
(Pb−Free)
2500 / Tape & Reel
TSSOP−14
(Pb−Free)
2500 / Tape & Reel
†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging
Specifications Brochure, BRD8011/D.
*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC−Q100 Qualified and PPAP
Capable.
http://onsemi.com
4
MC74HCT14A
PACKAGE DIMENSIONS
TSSOP−14
CASE 948G
ISSUE B
14X K REF
0.10 (0.004)
0.15 (0.006) T U
M
T U
V
S
NOTES:
1. DIMENSIONING AND TOLERANCING PER
ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A DOES NOT INCLUDE MOLD
FLASH, PROTRUSIONS OR GATE BURRS.
MOLD FLASH OR GATE BURRS SHALL NOT
EXCEED 0.15 (0.006) PER SIDE.
4. DIMENSION B DOES NOT INCLUDE
INTERLEAD FLASH OR PROTRUSION.
INTERLEAD FLASH OR PROTRUSION SHALL
NOT EXCEED 0.25 (0.010) PER SIDE.
5. DIMENSION K DOES NOT INCLUDE
DAMBAR PROTRUSION. ALLOWABLE
DAMBAR PROTRUSION SHALL BE 0.08
(0.003) TOTAL IN EXCESS OF THE K
DIMENSION AT MAXIMUM MATERIAL
CONDITION.
6. TERMINAL NUMBERS ARE SHOWN FOR
REFERENCE ONLY.
7. DIMENSION A AND B ARE TO BE
DETERMINED AT DATUM PLANE −W−.
S
S
N
2X
14
L/2
0.25 (0.010)
8
M
B
−U−
L
PIN 1
IDENT.
F
7
1
0.15 (0.006) T U
N
S
DETAIL E
ÇÇÇ
ÇÇÇ
ÉÉÉ
ÇÇÇ
ÉÉÉ
K
A
−V−
K1
J J1
DIM
A
B
C
D
F
G
H
J
J1
K
K1
L
M
SECTION N−N
−W−
C
0.10 (0.004)
−T− SEATING
PLANE
D
H
G
DETAIL E
MILLIMETERS
MIN
MAX
4.90
5.10
4.30
4.50
−−−
1.20
0.05
0.15
0.50
0.75
0.65 BSC
0.50
0.60
0.09
0.20
0.09
0.16
0.19
0.30
0.19
0.25
6.40 BSC
0_
8_
SOLDERING FOOTPRINT*
7.06
1
0.65
PITCH
14X
0.36
14X
1.26
DIMENSIONS: MILLIMETERS
*For additional information on our Pb−Free strategy and soldering
details, please download the ON Semiconductor Soldering and
Mounting Techniques Reference Manual, SOLDERRM/D.
http://onsemi.com
5
INCHES
MIN MAX
0.193 0.200
0.169 0.177
−−− 0.047
0.002 0.006
0.020 0.030
0.026 BSC
0.020 0.024
0.004 0.008
0.004 0.006
0.007 0.012
0.007 0.010
0.252 BSC
0_
8_
MC74HCT14A
PACKAGE DIMENSIONS
SOIC−14 NB
CASE 751A−03
ISSUE K
D
A
B
14
NOTES:
1. DIMENSIONING AND TOLERANCING PER
ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSION b DOES NOT INCLUDE DAMBAR
PROTRUSION. ALLOWABLE PROTRUSION
SHALL BE 0.13 TOTAL IN EXCESS OF AT
MAXIMUM MATERIAL CONDITION.
4. DIMENSIONS D AND E DO NOT INCLUDE
MOLD PROTRUSIONS.
5. MAXIMUM MOLD PROTRUSION 0.15 PER
SIDE.
8
A3
E
H
L
1
0.25
M
DETAIL A
7
B
13X
M
DIM
A
A1
A3
b
D
E
e
H
h
L
M
b
0.25
M
C A
S
B
S
X 45 _
M
A1
e
DETAIL A
h
A
C
SEATING
PLANE
MILLIMETERS
MIN
MAX
1.35
1.75
0.10
0.25
0.19
0.25
0.35
0.49
8.55
8.75
3.80
4.00
1.27 BSC
5.80
6.20
0.25
0.50
0.40
1.25
0_
7_
INCHES
MIN
MAX
0.054 0.068
0.004 0.010
0.008 0.010
0.014 0.019
0.337 0.344
0.150 0.157
0.050 BSC
0.228 0.244
0.010 0.019
0.016 0.049
0_
7_
SOLDERING FOOTPRINT*
6.50
14X
1.18
1
1.27
PITCH
14X
0.58
DIMENSIONS: MILLIMETERS
*For additional information on our Pb−Free strategy and soldering
details, please download the ON Semiconductor Soldering and
Mounting Techniques Reference Manual, SOLDERRM/D.
ON Semiconductor and the
are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.
SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC’s product/patent coverage may be accessed
at www.onsemi.com/site/pdf/Patent−Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation
or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and
specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets
and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each
customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended,
or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which
the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or
unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and
expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim
alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable
copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
LITERATURE FULFILLMENT:
Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA
Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada
Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada
Email: [email protected]
N. American Technical Support: 800−282−9855 Toll Free
USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81−3−5817−1050
http://onsemi.com
6
ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local
Sales Representative
MC74HCT14A/D
Similar pages